







SN74AHC125-Q1 SCLS525B - JULY 2003 - REVISED JUNE 2023

# SN74AHC125-Q1 Automotive Quadruple Bus Buffer Gate with 3-State Outputs

### 1 Features

Texas

INSTRUMENTS

- **Qualified for Automotive Applications**
- EPIC<sup>™</sup> (Enhanced-Performance Implanted • CMOS) Process
- Operating Range 2-V to 5.5-V  $V_{CC}$
- ٠ Latch-Up Performance Exceeds 250 mA Per JESD 17

## 2 Description

The SN74AHC125 is a quadruple bus buffer gate featuring independent line drivers with 3-state outputs. Each output is disabled when the associated outputenable ( $\overline{OE}$ ) input is high. When  $\overline{OE}$  is low, the respective gate passes the data from the A input to its Y output.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### **Package Information**

| PART NUMBER   | PACKAGE        | PACKAGE SIZE <sup>2</sup> |
|---------------|----------------|---------------------------|
|               | D (SOIC, 14)   | 8.65 mm × 6 mm            |
| SN74AHC125-Q1 | PW (TSSOP, 14) | 5.00 mm × 6.4 mm          |
|               | BQA (WQFN, 14) | 3 mm × 2.5 mm             |

For all available packages, see the orderable addendum at (1) the end of the data sheet.

The package size (length × width) is a nominal value and (2)includes pins, where applicable.



Figure 2-1. Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 Features1                                                     | 5.9 Operating Characteristics6                        |
|-----------------------------------------------------------------|-------------------------------------------------------|
| 2 Description1                                                  | 6 Parameter Measurement Information7                  |
| 3 Revision History                                              | 7 Detailed Description8                               |
| 4 Pin Configuration and Functions                               | 7.1 Functional Block Diagram8                         |
| 5 Specifications4                                               | 7.2 Device Functional Modes8                          |
| 5.1 Absolute Maximum Ratings4                                   | 8 Device and Documentation Support9                   |
| 5.2 ESD Ratings4                                                | 8.1 Documentation Support9                            |
| 5.3 Recommended Operating Conditions4                           | 8.2 Receiving Notification of Documentation Updates9  |
| 5.4 Thermal Information5                                        | 8.3 Support Resources                                 |
| 5.5 Electrical Characteristics5                                 | 8.4 Trademarks9                                       |
| 5.6 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V5        | 8.5 Electrostatic Discharge Caution9                  |
| 5.7 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V \dots 6$ | 8.6 Glossary9                                         |
| 5.8 Noise Characteristics                                       | 9 Mechanical, Packaging, and Orderable Information 10 |

# **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (April 2008) to Revision B (June 2023)                                                                                                                                          | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, D Functional Modes, Device and Documentation Support section, and Mechanical, Packaging, and Order |      |
| •  | Information section                                                                                                                                                                                    |      |
| •  | Updated thermal values for PW package from $R\theta JA = 113$ to 147.7, all values in °C/W<br>Added thermal value for BQA package: $R\theta JA = 88.3$ , all values in °C/W                            | 5    |



# **4** Pin Configuration and Functions



## Figure 4-1. D or PW Package (Top View)

| Р               | IN  | I/O | DESCRIPTION    |
|-----------------|-----|-----|----------------|
| NAME            | NO. | 1/0 | DESCRIPTION    |
| 1 OE            | 1   | I   | Output enable  |
| 1A              | 2   | I   | Input          |
| 1Y              | 3   | 0   | Output         |
| 2 OE            | 4   | I   | Output enable  |
| 2A              | 5   | I   | Input          |
| 2Y              | 6   | 0   | Output         |
| 3 OE            | 8   | I   | Output enable  |
| 3A              | 9   | I   | Input          |
| 3Y              | 10  | I   | Output         |
| 4 OE            | 13  | I   | Output enable  |
| 4A              | 12  | I   | Input          |
| 4Y              | 11  | 0   | Output         |
| GND             | 7   | -   | Ground         |
| V <sub>CC</sub> | 14  | I   | Supply voltage |



# 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                             |                                           |                                          | MIN  | MAX                   | UNIT |
|-----------------------------|-------------------------------------------|------------------------------------------|------|-----------------------|------|
| V <sub>cc</sub>             | Supply voltage range                      |                                          | -0.5 | 7                     | V    |
| V <sub>I</sub> <sup>1</sup> | Input voltage range                       | Input voltage range                      |      | 7                     | V    |
| V <sub>0</sub> <sup>1</sup> | Output voltage range                      | Output voltage range                     |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>             | Input clamp current                       | (V <sub>1</sub> < 0)                     |      | -20                   | mA   |
| I <sub>OK</sub>             | Output clamp current                      | $(V_{O} < 0 \text{ or } V_{O} > V_{CC})$ |      | ±20                   | mA   |
| I <sub>O</sub>              | Continuous output current                 | $(V_{O} = 0 \text{ to } V_{CC})$         |      | ±25                   | mA   |
|                             | Continuous current through $V_{CC}$ or GN | D                                        |      | ±50                   | mA   |
| T <sub>stg</sub>            | Storage temperature range                 |                                          | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 5.2 ESD Ratings

|                               |                                                                                        |                                                                                  | VALUE | UNIT |
|-------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|------|
| Viene Electrostatic discharge | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | ±2000                                                                            | V     |      |
| V <sub>(ESD)</sub>            |                                                                                        | Charged device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level C4B | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>1</sup>

|                 |                                    |                                 | MIN  | MAX             | UNIT |
|-----------------|------------------------------------|---------------------------------|------|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                 | 2    | 5.5             | V    |
|                 |                                    | V <sub>CC</sub> = 2 V           | 1.5  |                 |      |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 3 V           | 2.1  |                 | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V         | 3.85 |                 |      |
|                 |                                    | V <sub>CC</sub> = 2 V           |      | 0.5             |      |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 3 V           |      | 0.9             | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V         |      | 1.65            |      |
| VI              | Input voltage                      |                                 | 0    | 5.5             | V    |
| Vo              | Output voltage                     |                                 | 0    | V <sub>CC</sub> | V    |
|                 |                                    | V <sub>CC</sub> = 2 V           |      | -50             | μA   |
| I <sub>ОН</sub> | High-level output current          | $V_{CC} = 3.3 V \pm 0.3 V$      |      | -4              | m۸   |
|                 |                                    | $V_{CC} = 5 V \pm 0.5 V$        |      | -8              | mA   |
|                 |                                    | V <sub>CC</sub> = 2 V           |      | 50              | mA   |
| I <sub>OL</sub> | Low-level output current           | $V_{CC} = 3.3 V \pm 0.3 V$      |      | 4               | m۸   |
|                 |                                    | $V_{CC} = 5 V \pm 0.5 V$        |      | 8               | mA   |
| A+/ A>/         | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V |      | 100             | po// |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 5 V ± 0.5 V   |      | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                 | -40  | 125             | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### **5.4 Thermal Information**

|                  |                                                       |          | SN74AHC125-Q | 1          |      |
|------------------|-------------------------------------------------------|----------|--------------|------------|------|
|                  | THERMAL METRIC                                        | D (SOIC) | PW (TSSOP)   | BQA (WQFN) | UNIT |
|                  |                                                       | 14 PINS  | 14 PINS      | 14 PINS    |      |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance <sup>(1)</sup> | 86       | 147.7        | 88.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

### **5.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                   | V               | Τ <sub>Α</sub> | = 25°C |       | MIN MAX | MAY   | UNIT |
|-----------------|---------------------------------------------------|-----------------|----------------|--------|-------|---------|-------|------|
| FARAWETER       |                                                   | V <sub>cc</sub> | MIN            | TYP    | MAX   | IVIIIN  | IVIAA | UNIT |
|                 |                                                   | 2 V             | 1.9            | 2      |       | 1.9     |       |      |
|                 | I <sub>OH</sub> = -50μA                           | 3 V             | 2.9            | 3      |       | 2.9     |       |      |
| V <sub>OH</sub> |                                                   | 4.5 V           | 4.4            | 4.5    |       | 4.4     |       | V    |
|                 | I <sub>OH</sub> = -4 mA                           | 3 V             | 2.58           |        |       | 2.48    |       |      |
|                 | I <sub>OH</sub> = -8 mA                           | 4.5 V           | 3.94           |        |       | 3.8     |       |      |
|                 |                                                   | 2 V             |                |        | 0.1   |         | 0.1   |      |
|                 | I <sub>OL</sub> = 50μA                            | 3 V             |                |        | 0.1   |         | 0.1   |      |
| V <sub>OL</sub> |                                                   | 4.5 V           |                |        | 0.1   |         | 0.1   | V    |
|                 | I <sub>OL</sub> = 4 mA                            | 3 V             |                |        | 0.36  |         | 0.5   |      |
|                 | I <sub>OL</sub> = 8 mA                            | 4.5 V           |                |        | 0.36  |         | 0.5   |      |
| l <sub>l</sub>  | V <sub>I</sub> = 5.5 V or GND                     | 0 V to 5.5 V    |                |        | ±0.1  |         | ±1    | μA   |
| I <sub>OZ</sub> | V <sub>O</sub> = V <sub>CC</sub> or GND           | 5.5 V           |                |        | ±0.25 |         | ±2.5  | μA   |
| I <sub>CC</sub> | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$ | 5.5 V           |                |        | 4     |         | 40    | μA   |
| C <sub>i</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND           | 5 V             |                | 4      | 10    |         |       | pF   |

## 5.6 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM (INPUT) T |             | T <sub>A</sub> = 25°C  |     | MIN MAX |      | UNIT   |       |      |
|------------------|----------------|-------------|------------------------|-----|---------|------|--------|-------|------|
| FARAMETER        |                | 10 (001901) | CAPACITANCE            | MIN | TYP     | MAX  | IVIIIN | IVIAA | UNIT |
| t <sub>PLH</sub> | А              | Y           | C <sub>L</sub> = 15 pF |     | 5.6     | 8    | 1      | 9.5   | ns   |
| t <sub>PHL</sub> | A              | Ι           | 0L = 15 pr             |     | 5.6     | 8    | 1      | 9.5   | 115  |
| t <sub>PZH</sub> | OE             | Y           | C <sub>L</sub> = 15 pF |     | 5.4     | 8    | 1      | 9.5   | ns   |
| t <sub>PZL</sub> |                | I           | CL = 13 pr             |     | 5.4     | 8    | 1      | 9.5   | 115  |
| t <sub>PHZ</sub> | ŌĒ             | Y           | C <sub>1</sub> = 15 pF |     | 7       | 9.7  | 1      | 11.5  | ns   |
| t <sub>PLZ</sub> | UE             | T           | CL = 15 pr             |     | 7       | 9.7  | 1      | 11.5  | 115  |
| t <sub>PLH</sub> | А              | Y           | C <sub>L</sub> = 50 pF |     | 8.1     | 11.5 | 1      | 13    | ns   |
| t <sub>PHL</sub> | A              | T           | CL = 50 pF             |     | 8.1     | 11.5 | 1      | 13    | 115  |
| t <sub>PZH</sub> | ŌĒ             | Y           | C <sub>L</sub> = 50 pF |     | 7.9     | 11.5 | 1      | 13    | ns   |
| t <sub>PZL</sub> | OL             | I           | CL = 30 pr             |     | 7.9     | 11.5 | 1      | 13    | 115  |
| t <sub>PHZ</sub> | ŌĒ             | Y           | C = 50  pc             |     | 9.5     | 13.2 | 1      | 15    | 20   |
| t <sub>PLZ</sub> | 0E             | T           | C <sub>L</sub> = 50 pF |     | 9.5     | 13.2 | 1      | 15    | ns   |



# 5.7 Switching Characteristics, V<sub>CC</sub> = 5 V $\pm$ 0.5 V

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM (INPUT) |             | T <sub>A</sub> = 25°C   |     | MIN MAX |     | UNIT   |       |      |
|------------------|--------------|-------------|-------------------------|-----|---------|-----|--------|-------|------|
| PARAMETER        |              | 10 (001901) | CAPACITANCE             | MIN | TYP     | MAX | IVIIIN | IVIAA | UNIT |
| t <sub>PLH</sub> | A            | Y           | C <sub>L</sub> = 15 pF  |     | 3.8     | 5.5 | 1      | 6.5   | ns   |
| t <sub>PHL</sub> | A            | I           | CL = 13 pr              |     | 3.8     | 5.5 | 1      | 6.5   | 115  |
| t <sub>PZH</sub> | OE           | Y           | C <sub>L</sub> = 15 pF  |     | 3.6     | 5.1 | 1      | 6     | ns   |
| t <sub>PZL</sub> |              | I           | CL = 13 pr              |     | 3.6     | 5.1 | 1      | 6     | 115  |
| t <sub>PHZ</sub> | ŌĒ           | Y           | C <sub>L</sub> = 15 pF  |     | 4.6     | 6.8 | 1      | 8     | ns   |
| t <sub>PLZ</sub> | UE           | T           | CL = 15 pr              |     | 4.6     | 6.8 | 1      | 8     | 115  |
| t <sub>PLH</sub> | А            | Y           | C <sub>L</sub> = 50 pF  |     | 5.3     | 7.5 | 1      | 8.5   | ns   |
| t <sub>PHL</sub> | A            | I           | CL = 30 pr              |     | 5.3     | 7.5 | 1      | 8.5   | 115  |
| t <sub>PZH</sub> | ŌĒ           | Y           | $C_{1} = 50 \text{ pc}$ |     | 5.1     | 7.1 | 1      | 8     | 20   |
| t <sub>PZL</sub> | UE           | Ť           | C <sub>L</sub> = 50 pF  |     | 5.1     | 7.1 | 1      | 8     | ns   |
| t <sub>PHZ</sub> | ŌĒ           | Y           | C <sub>L</sub> = 50 pF  |     | 6.1     | 8.8 | 1      | 10    | 20   |
| t <sub>PLZ</sub> | UE           | Ť           | CL - 50 PF              |     | 6.1     | 8.8 | 1      | 10    | ns   |

### **5.8 Noise Characteristics**

 $V_{CC}$  = 5 V,  $C_L$  = 50 pF,  $T_A$  = 25°C <sup>(1)</sup>

|                    | PARAMETER                                     | MIN | MAX  | UNIT |
|--------------------|-----------------------------------------------|-----|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 3.5 |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     | 1.5  | V    |

(1) Characteristics are for surface-mount packages only.

## **5.9 Operating Characteristics**

 $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

| PARAMETER       |                               | TEST     | TYP       | UNIT |    |
|-----------------|-------------------------------|----------|-----------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 14   | pF |



### **6** Parameter Measurement Information



- A. CL includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1$  MHz,  $Z_{O} = 50 \Omega$ ,  $t_{f} \leq 3$  ns,  $t_{f} \leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

| TEST                               | S1              |
|------------------------------------|-----------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open            |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND             |
| Open Drain                         | V <sub>CC</sub> |



# 7 Detailed Description

## 7.1 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)



Figure 7-2. Logic Symbol<sup>†</sup>

t

### 7.2 Device Functional Modes

| Table 7-1. | Function | Tahlo | (Each | Buffor) |
|------------|----------|-------|-------|---------|
|            | FUNCTION | lable | (Each | Duiler) |

| 11 | NPUTS | OUTPUT Y |
|----|-------|----------|
| OE | A     | OUTFOLL  |
| L  | Н     | н        |
| L  | L     | L        |
| Н  | Х     | Z        |

<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



### 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 8.1 Documentation Support

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |  |  |  |  |
|---------------|----------------|--------------|------------------------|---------------------|------------------------|--|--|--|--|--|--|
| SN74AHC125-Q1 | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |

#### Table 8-1. Related Links

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                    |        |              |         |      |      |              | (6)           |                     |              |                |         |
| SN74AHC125QDRG4Q1  | ACTIVE | SOIC         | D       | 14   | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | AHC125Q        | Samples |
| SN74AHC125QPWRG4Q1 | ACTIVE | TSSOP        | PW      | 14   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | AHC125Q        | Samples |
| SN74AHC125QPWRQ1   | ACTIVE | TSSOP        | PW      | 14   | 2000 | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | AHC125Q        | Samples |
| SN74AHC125QWBQARQ1 | ACTIVE | WQFN         | BQA     | 14   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | AC125Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHC125-Q1 :

- Catalog : SN74AHC125
- Enhanced Product : SN74AHC125-EP
- Military : SN54AHC125

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74AHC125QPWRG4Q1         | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC125QPWRQ1           | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHC125QWBQARQ1         | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Aug-2023



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHC125QPWRG4Q1 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74AHC125QPWRQ1   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHC125QWBQARQ1 | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **BQA 14**

2.5 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **BQA0014B**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **BQA0014B**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **BQA0014B**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated