# IRFP240, IRFP241, IRFP242, IRFP243 18A and 20A, 200V and 150V, 0.18 and 0.22 Ohm, N-Channel Power MOSFETs January 1998 #### **Features** - 18A and 20A, 200V and 150V - $r_{DS(ON)} = 0.18\Omega$ and $0.22\Omega$ - Single Pulse Avalanche Energy Rated - · SOA is Power Dissipation Limited - Nanosecond Switching Speeds - · Linear Transfer Characteristics - · High Input Impedance - Related Literature - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards" ### Description These are N-Channel enhancement mode silicon gate power field effect transistors. They are advanced power MOSFETs designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits. Formerly developmental type TA17422. #### Ordering Information | PART NUMBER | PACKAGE | BRAND | |-------------|---------|---------| | IRFP240 | TO-247 | IRFP240 | | IRFP241 | TO-247 | IRFP241 | | IRFP242 | TO-247 | IRFP242 | | IRFP243 | TO-247 | IRFP243 | NOTE: When ordering, include the entire part number. #### Symbol #### Packaging #### JEDEC STYLE TO-247 #### IRFP240, IRFP241, IRFP242, IRFP243 #### Absolute Maximum Ratings T<sub>C</sub> = 25°C, Unless Otherwise Specified IRFP240 IRFP242 UNITS IRFP241 IRFP243 200 150 200 150 Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) . . . . . . $V_{DGR}$ 200 200 ٧ 150 150 20 20 18 18 Α $T_C = 100^{\circ}C$ ..... 12 12 11 11 80 80 72 72 Α Gate to Source Voltage......V<sub>GS</sub> ±20 ±20 ±20 v ±20 Maximum Power Dissipation.....PD 150 150 150 150 W W/°C 1.2 1.2 1.2 1.2 Single Pulse Avalanche Energy Rating (Note 4) . . . . . . . EAS 510 510 510 510 mЈ -55 to 150 -55 to 150 -55 to 150 -55 to 150 ٥С Maximum Temperature for Soldering Leads at 0.063in (1.6mm) from Case for 10s . . . . . . . . T<sub>L</sub> ٥С 300 300 300 300 Package Body for 10s, See Techbrief 334 . . . . . . . . T<sub>pkg</sub> ٥С 260 260 260 260 CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $125^{\circ}C$ . #### **Electrical Specifications** T<sub>C</sub> = 25°C, Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA, (Figure 10) | | | | | | IRFP240, IRFP242 | | | | - | - | ٧ | | IRFP241, IRFP243 | | | | - | - | ٧ | | Gate to Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2.0 | - | 4.0 | ٧ | | Zero-Gate Voltage Drain Current | IDSS | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V | - | - | 25 | μΑ | | | | $V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V,<br>$T_{J}$ = 125°C | 1 | - | 250 | μΑ | | On-State Drain Current (Note 2)<br>IRFP240, IRFP241 | I <sub>D(ON)</sub> | V <sub>DS</sub> > I <sub>D(ON) x</sub> r <sub>DS(ON)MAX</sub> , V <sub>GS</sub> = 11V, (Figure 7) | | - | - | А | | IRFP242, IRFP243 | | | | - | - | Α | | Gate to Source Leakage | IGSS | V <sub>GS</sub> = ±20V | - | - | ±100 | пA | | Drain to Source On Resistance (Note 2)<br>IRFP240, IRFP241 | <sup>r</sup> DS(ON) | V <sub>GS</sub> = 10V, I <sub>D</sub> = 10A, (Figures 8, 9) | | 0.14 | 0.18 | Ω | | IRFP242, IRFP243 | | | | 0.20 | 0.22 | Ω | | Forward Transconductance (Note 2) | 9fs | V <sub>DS</sub> ≥ 50V, I <sub>D</sub> = 11A | 7.3 | 11 | - | S | | Turn-On Delay Time | t <sub>d</sub> (ON) | $\begin{split} &V_{DD}=100V,\ I_D\approx 18A,\ R_G=9.1\Omega,\ V_{GS}=10V,\\ &R_L=5.4\Omega,\ (\text{Figures }17,\ 18)\\ &MOSFET \ Switching \ Times \ are \ essentially \ Independent \ of \ Operating \ Temperature \end{split}$ | | 14 | 21 | ns | | Rise Time | t <sub>r</sub> | | | 51 | 77 | ns | | Turn-Off Delay Time | ધ(OFF) | | | 45 | 68 | ns | | Fall Time | t <sub>f</sub> | | | 36 | 54 | ns | | Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | $V_{GS} = 10V$ , $I_D = 18A$ , $V_{DS} = 0.8 \times Rated BV_{DSS}$ , $I_{G(REF)} = 1.5mA$ , (Figure 14, 19, 20) | - | 43 | 60 | пC | | Gate to Source Charge | Q <sub>gs</sub> | Gate Charge is Essentially Independent of Operating Temperature | | 10 | - | пC | | Gate to Drain "Miller" Charge | Q <sub>gd</sub> | | | 32 | - | пC | | Input Capacitance | C <sub>ISS</sub> | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1.0MHz, (Figure 11) | | 1275 | - | pF | | Output Capacitance | Coss | | | 500 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | 160 | - | рF | #### IRFP240, IRFP241, IRFP242, IRFP243 Electrical Specifications $T_C = 25$ °C, Unless Otherwise Specified (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|------|------|-------| | Internal Drain Inductance | L <sub>D</sub> | Measured Between<br>the Contact Screw on<br>Header that is Closer<br>to Source and Gate<br>Pins and Center of Die | Modified MOSFET Symbol Showing the Internal Devices Inductances | - | 5.0 | - | nH | | Internal Source Inductance | L <sub>S</sub> | Measured from the<br>Source Lead, 6mm<br>(0.25in) from Header<br>to Source Bonding<br>Pad | G ELS | - | 12.5 | - | nΗ | | Junction to Case | R <sub>0</sub> JC | | | - | - | 0.83 | °C/W | | Junction to Ambient | $R_{\theta JA}$ | Free Air Operation | | - | - | 30 | °C/W | #### Source to Drain Diode Specifications | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------|--------------------------------------------------------------|-----------------------------------|-----|-----|-----|-------| | Continuous Source to Drain Current | I <sub>SD</sub> | Modified MOSFET | <b>9</b> D | - | - | 20 | Α | | Pulse Source to Drain Current (Note 3) | <sup>I</sup> SDM | Symbol Showing the<br>Integral Reverse<br>P-N Junction Diode | G S S | 1 | 1 | 80 | А | | Source to Drain Diode Voltage (Note 2) | $V_{SD}$ | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , | V <sub>GS</sub> = 0V, (Figure 13) | - | - | 2.0 | V | | Reverse Recovery Time | t <sub>rr</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , | dl <sub>SD</sub> /dt = 100A/μs | 120 | 250 | 530 | ns | | Reverse Recovered Charge | Q <sub>RR</sub> | $T_J = 25^{\circ}C$ , $I_{SD} = 18A$ , | dl <sub>SD</sub> /dt = 100A/μs | 1.3 | 2.6 | 5.6 | μC | #### NOTES: - 2. Pulse test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2%. - 3. Repetitive rating: pulse width limited by Max junction temperature. See Transient Thermal Impedance curve (Figure 3). - 4. $V_{DD}$ = 50V, starting $T_J$ = 25°C, L = 1.9mH, $R_{GS}$ = 50 $\Omega$ , peak $I_{AS}$ = 20A (Figures 14, 15). #### Typical Performance Curves Unless Otherwise Specified FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE ## Typical Performance Curves Unless Otherwise Specified (Continued) 1.5 3.0 V<sub>GS</sub> = 10V 2.4 10 NOTE: Heating effect of $2\mu s$ pulse is minimal. FIGURE 8. DRAIN TO SOURCE ON RESISTANCE GATE VOLTAGE AND DRAIN CURRENT FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE VS JUNCTION TEMPERATURE FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE VS JUNCTION TEMPERATURE FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE #### Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE #### Test Circuits and Waveforms FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 16. UNCLAMPED ENERGY WAVEFORMS FIGURE 17. SWITCHING TIME TEST CIRCUIT FIGURE 18. RESISTIVE SWITCHING WAVEFORMS #### Test Circuits and Waveforms (Continued) V<sub>DD</sub> Q<sub>g</sub>(TOT) V<sub>GS</sub> V<sub>DS</sub> O FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORMS All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. #### Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS #### NORTH AMERICA Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321 #### **EUROPE** Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### ASIA Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400