# **MPC8245 Integrated Processor Hardware Specifications** The MPC8245 combines a PowerPC<sup>TM</sup> MPC603e processor core built on Power Architecture<sup>TM</sup> technology with a PCI bridge so that system designers can rapidly design systems using peripherals designed for PCI and the other standard interfaces. Also, a high-performance memory controller supports various types of ROM and SDRAM. The MPC8245 is the second of a family of products that provide system-level support for industry-standard interfaces with an MPC603e processor core. This hardware specification describes pertinent electrical and physical characteristics of the MPC8245. For functional characteristics of the processor, refer to the *MPC8245 Integrated Processor Reference Manual* (MPC8245UM). For published errata or updates to this document, visit the website listed on the back cover of the document. ## 1 Overview The MPC8245 integrated processor is composed of a peripheral logic block and a 32-bit superscalar MPC603e core, as shown in Figure 1. #### Contents | 1. | Overview | |----|------------------------------------------| | 2. | Features | | 3. | General Parameters | | 4. | Electrical and Thermal Characteristics 5 | | 5. | Package Description 32 | | 6. | PLL Configurations 40 | | 7. | System Design | | 8. | Document Revision History 57 | | 9. | Ordering Information 63 | | | | Figure 1. MPC8245 Block Diagram MPC8245 Integrated Processor Hardware Specifications, Rev. 9 The peripheral logic integrates a PCI bridge, dual universal asynchronous receiver/transmitter (DUART), memory controller, DMA controller, PIC interrupt controller, a message unit (and I<sub>2</sub>O interface), and an I<sup>2</sup>C controller. The processor core is a full-featured, high-performance processor with floating-point support, memory management, a 16-Kbyte instruction cache, a 16-Kbyte data cache, and power management features. The integration reduces the overall packaging requirements and the number of discrete devices required for an embedded system. An internal peripheral logic bus interfaces the processor core to the peripheral logic. The core can operate at a variety of frequencies, allowing the designer to trade off performance for power consumption. The processor core is clocked from a separate PLL that is referenced to the peripheral logic PLL. This allows the microprocessor and the peripheral logic block to operate at different frequencies while maintaining a synchronous bus interface. The interface uses a 64- or 32-bit data bus (depending on memory data bus width) and a 32-bit address bus along with control signals that enable the interface between the processor and peripheral logic to be optimized for performance. PCI accesses to the MPC8245 memory space are passed to the processor bus for snooping when snoop mode is enabled. The general-purpose processor core and peripheral logic serve a variety of embedded applications. The MPC8245 can be used as either a PCI host or PCI agent controller. ## 2 Features Major features of the MPC8245 are as follows: - Processor core - High-performance, superscalar processor core - Integer unit (IU), floating-point unit (FPU) (software enabled or disabled), load/store unit (LSU), system register unit (SRU), and branch processing unit (BPU) - 16-Kbyte instruction cache - 16-Kbyte data cache - Lockable L1 caches—Entire cache or on a per-way basis up to three of four ways - Dynamic power management: 60x nap, doze, and sleep modes - Peripheral logic - Peripheral logic bus - Various operating frequencies and bus divider ratios - 32-bit address bus, 64-bit data bus - Full memory coherency - Decoupled address and data buses for pipelining of peripheral logic bus accesses - Store gathering on peripheral logic bus-to-PCI writes - Memory interface - Up to 2 Gbytes of SDRAM memory - High-bandwidth data bus (32- or 64-bit) to SDRAM - Programmable timing supporting SDRAM - One to eight banks of 16-, 64-, 128-, 256-, or 512-Mbit memory devices MPC8245 Integrated Processor Hardware Specifications, Rev. 9 #### **Features** - Write buffering for PCI and processor accesses - Normal parity, read-modify-write (RMW), or ECC - Data-path buffering between memory interface and processor - Low-voltage TTL logic (LVTTL) interfaces - 272 Mbytes of base and extended ROM/Flash/PortX space - Base ROM space for 8-bit data path or same size as the SDRAM data path (32- or 64-bit) - Extended ROM space for 8-, 16-, 32-bit gathering data path, 32- or 64-bit (wide) data path - PortX: 8-, 16-, 32-, or 64-bit general-purpose I/O port using ROM controller interface with programmable address strobe timing, data ready input signal (DRDY), and 4 chip selects ## — 32-bit PCI interface - Operates up to 66 MHz - PCI 2.2-compatible - PCI 5.0-V tolerance - Dual address cycle (DAC) for 64-bit PCI addressing (master only) - Accesses to PCI memory, I/O, and configuration spaces - Selectable big- or little-endian operation - Store gathering of processor-to-PCI write and PCI-to-memory write accesses - Memory prefetching of PCI read accesses - Selectable hardware-enforced coherency - PCI bus arbitration unit (five request/grant pairs) - PCI agent mode capability - Address translation with two inbound and outbound units (ATU) - Internal configuration registers accessible from PCI - Two-channel integrated DMA controller (writes to ROM/PortX not supported) - Direct mode or chaining mode (automatic linking of DMA transfers) - Scatter gathering—Read or write discontinuous memory - 64-byte transfer queue per channel - Interrupt on completed segment, chain, and error - Local-to-local memory - PCI-to-PCI memory - Local-to-PCI memory - PCI memory-to-local memory ## Message unit - Two doorbell registers - Two inbound and two outbound messaging registers - I<sub>2</sub>O message interface - I<sup>2</sup>C controller with full master/slave support that accepts broadcast messages 5 - Programmable interrupt controller (PIC) - Five hardware interrupts (IRQs) or 16 serial interrupts - Four programmable timers with cascade - Two (dual) universal asynchronous receiver/transmitters (UARTs) - Integrated PCI bus and SDRAM clock generation - Programmable PCI bus and memory interface output drivers - System-level performance monitor facility - Debug features - Memory attribute and PCI attribute signals - Debug address signals - MIV signal—Marks valid address and data bus cycles on the memory bus - Programmable input and output signals with watchpoint capability - Error injection/capture on data path - IEEE Std 1149.1® (JTAG)/test interface ## 3 General Parameters The following list summarizes the general parameters of the MPC8245: Technology 0.25-µm CMOS, five-layer metal Die size 49.2 mm<sup>2</sup> Transistor count 4.5 million Logic design Fully-static Packages Surface-mount 352 tape ball grid array (TBGA) Core power supply $1.90 \text{ V} \pm 200 \text{ mV}$ DC for 266 and 300 MHz $2.05 \text{ V} \pm 150 \text{ mV}$ DC for 333 and 350 MHz (nominal, see Table 2 for details and recommended operating conditions) I/O power supply 3.0- to 3.6-V DC ## 4 Electrical and Thermal Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8245. ## 4.1 DC Electrical Characteristics This section covers ratings, conditions, and other DC electrical characteristics. MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## 4.1.1 Absolute Maximum Ratings The tables in this section describe the MPC8245 DC electrical characteristics. Table 1 provides the absolute maximum ratings. **Table 1. Absolute Maximum Ratings** | Characteristic <sup>1</sup> | Symbol | Range | Unit | |----------------------------------------------|--------------------------------------|-----------------------|------| | Supply voltage—CPU core and peripheral logic | V <sub>DD</sub> | -0.3 to 2.25 | V | | Supply voltage—memory bus drivers | GV <sub>DD</sub> | -0.3 to 3.6 | V | | Supply voltage—PCI and standard I/O buffers | OV <sub>DD</sub> | -0.3 to 3.6 | V | | Supply voltage—PLLs | AV <sub>DD</sub> /AV <sub>DD</sub> 2 | -0.3 to 2.1 | V | | Supply voltage—PCI reference | LV <sub>DD</sub> | -0.3 to 5.4 | V | | Input voltage <sup>2</sup> | V <sub>in</sub> | -0.3 to 3.6 | V | | Operational die-junction temperature range | T <sub>j</sub> | 0 to 105 <sup>3</sup> | •C | | Storage temperature range | T <sub>stg</sub> | -55 to 150 | •C | ## Notes: - 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. - 2. PCI inputs with $LV_{DD}$ = 5 V ± 5% V DC may be correspondingly stressed at voltages exceeding $LV_{DD}$ + 0.5 V DC. - 3. Note that this temperature range does not apply to the 400 MHz parts. For details, refer to the hardware specifications addendum MPC8245ECSO2AD. ## 4.1.2 Recommended Operating Conditions Table 2 provides the recommended operating conditions for the MPC8245. Some voltage values do not apply to the 400-MHz parts. For details, refer to the hardware specifications addendum MPC8245ECSO2AD. Table 2. Recommended Operating Conditions<sup>1</sup> | Characteristic | Symbol | Recommended<br>Value | Unit | Notes | |----------------------------------------|--------------------|----------------------|------|----------| | Supply voltage | V <sub>DD</sub> | 1.90 ± 200 mV V | V | 4, 7 | | | | 2.05 ± 150 mV | V | 5, 7 | | I/O buffer supply for PCI and standard | OV <sub>DD</sub> | $3.3 \pm 0.3$ | ٧ | 7 | | Supply voltages for memory bus drivers | GV <sub>DD</sub> | 3.3 ± 5% | ٧ | 9 | | CPU PLL supply voltage | $AV_DD$ | 1.90 ± 200 mV V | V | 4, 7, 12 | | | | 2.05 ± 150 mV | V | 5, 7, 12 | | PLL supply voltage—peripheral logic | AV <sub>DD</sub> 2 | 1.90 ± 200 mV V | V | 4, 7, 12 | | | | 2.05 ± 150 mV | V | 5, 7, 12 | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 7 Table 2. Recommended Operating Conditions<sup>1</sup> (continued) | Characteristic | | Symbol | Recommended<br>Value | Unit | Notes | |--------------------------|------------------|------------------|----------------------|------|-----------| | PCI reference | | LV <sub>DD</sub> | 5.0 ± 5% | V | 2, 10, 11 | | | | | $3.3 \pm 0.3$ | V | 3, 10, 11 | | Input voltage | PCI inputs | V <sub>in</sub> | 0 to 3.6 or 5.75 | V | 2, 3 | | | All other inputs | | 0 to 3.6 | V | 6 | | Die-junction temperature | | T <sub>j</sub> | 0 to 105 | •C | | #### Notes: - 1. These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. - 2. PCI pins are designed to withstand $LV_{DD}$ + 5% V DC when $LV_{DD}$ is connected to a 5.0-V DC power supply. - 3. PCI pins are designed to withstand LV<sub>DD</sub> + 0.5 V DC when LV<sub>DD</sub> is connected to a 3.3-V DC power supply. - 4. The voltage range of 1.7-2.1 V applies to parts marked as having a maximum CPU speed of 266 and 300 MHz. See Table 7. - 5. The voltage range of the 1.9–2.2 V applies to parts marked as having a maximum CPU speed of 333 and 350 MHz. See Table 7. ## Cautions: - Input voltage (V<sub>in</sub>) must not be greater than the supply voltage (V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>) by more than 2.5 V at all times, including during power-on reset. Input voltage (V<sub>in</sub>) must not be greater than GV<sub>DD</sub>/OV<sub>DD</sub> by more than 0.6 V at all times, including during power-on reset. - 7. $OV_{DD}$ must not exceed $V_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/$ - 8. V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 must not exceed OV<sub>DD</sub> by more than 0.6 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 9. GV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 1.8 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - $10.\text{LV}_{DD}$ must not exceed $V_{DD}/\text{AV}_{DD}/\text{AV}_{DD}$ 2 by more than 5.4 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - $11.LV_{DD}$ must not exceed $OV_{DD}$ by more than 3.0~V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 12. This voltage is the input to the filter discussed in Section 7.1, "PLL Power Supply Filtering," and not necessarily the voltage at the $AV_{DD}$ pin, which may be reduced from $V_{DD}$ by the filter. MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Figure 2 shows supply voltage sequencing and separation cautions. ## Notes: - 1. Numbers associated with waveform separations correspond to caution numbers listed in Table 2. - 2. See the Cautions section of Table 2 for details on this topic. - 3. See Table 8 for details on PLL relock and reset signal assertion timing requirements. - 4. Refer to Table 10 for additional information on reset configuration pin setup timing requirements. - 5. HRST\_CPU/HRST\_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM\_SYNC\_IN clock cycle for the device to be in the nonreset state. - 6. PLL\_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST\_CTRL and HRST\_CPU in order to be latched. Figure 2. Supply Voltage Sequencing and Separation Cautions MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Figure 3 shows the undershoot and overshoot voltage of the memory interface. Figure 3. Overshoot/Undershoot Voltage Figure 4 and Figure 5 show the undershoot and overshoot voltage of the PCI interface for the 3.3- and 5-V signals, respectively. Figure 4. Maximum AC Waveforms for 3.3-V Signaling MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Figure 5. Maximum AC Waveforms for 5-V Signaling ## 4.1.3 DC Electrical Characteristics Table 3 provides the DC electrical characteristics for the MPC8245 at recommended operating conditions. ## **Table 3. DC Electrical Specifications** At recommended operating conditions (see Table 2) | Characteristic | Condition <sup>3</sup> | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------|------------------------------------|------|-------| | Input high voltage | PCI only, except PCI_SYNC_IN | V <sub>IH</sub> | $0.65 \times \text{OV}_{\text{DD}}$ | LV <sub>DD</sub> | V | 1 | | Input low voltage | PCI only, except<br>PCI_SYNC_IN | V <sub>IL</sub> | _ | $0.3 \times \text{OV}_{\text{DD}}$ | V | | | Input high voltage | All other pins, including PCI_SYNC_IN (GV <sub>DD</sub> = 3.3 V) | V <sub>IH</sub> | 2.0 | 3.3 | V | | | Input low voltage | All inputs, including PCI_SYNC_IN | V <sub>IL</sub> | GND | 0.8 | V | | | Input leakage current for pins using DRV_PCI driver | $0.5 \text{ V} \le \text{V}_{in} \le 2.7 \text{ V}$<br>@ $\text{LV}_{DD} = 4.75 \text{ V}$ | Ι <sub>L</sub> | _ | ±70 | μΑ | 4 | | Input leakage current for all others | $\begin{aligned} \text{LV}_{DD} &= 3.6 \text{ V} \\ \text{GV}_{DD} &\leq 3.465 \text{ V} \end{aligned}$ | ΙL | _ | ±10 | μΑ | 4 | | Output high voltage | I <sub>OH</sub> = driver-dependent<br>(GV <sub>DD</sub> = 3.3 V) | V <sub>OH</sub> | 2.4 | _ | V | 2 | | Output low voltage | I <sub>OL</sub> = driver-dependent<br>(GV <sub>DD</sub> = 3.3 V) | V <sub>OL</sub> | _ | 0.4 | V | 2 | ## Table 3. DC Electrical Specifications (continued) At recommended operating conditions (see Table 2) | Characteristic | Condition <sup>3</sup> | Symbol | Min | Max | Unit | Notes | |----------------|---------------------------|-----------------|-----|------|------|-------| | Capacitance | $V_{in} = 0 V, f = 1 MHz$ | C <sub>in</sub> | 1 | 16.0 | pF | | #### Notes: - 1. See Table 17 for pins with internal pull-up resistors. - 2. See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 17. - 3. These specifications are for the default driver strengths indicated in Table 4. - Leakage current is measured on input and output pins in the high-impedance state. The leakage current is measured for nominal OV<sub>DD</sub>/LV<sub>DD</sub>, and V<sub>DD</sub> or both OV<sub>DD</sub>/LV<sub>DD</sub> and V<sub>DD</sub> must vary in the same direction. ## 4.1.4 Output Driver Characteristics Table 4 provides information on the characteristics of the output drivers referenced in Table 17. The values are preliminary estimates from an IBIS model and are not tested. Table 4. Drive Capability of MPC8245 Output Pins <sup>5</sup> | Driver Type | Programmable<br>Output Impedance<br>(Ω) | Supply<br>Voltage | Іон | I <sub>OL</sub> | Unit | Notes | |--------------|-----------------------------------------|--------------------------|------|-----------------|------|---------| | DRV_STD_MEM | 20 (default) | OV <sub>DD</sub> = 3.3 V | 36.6 | 18.0 | mA | 2, 4, 6 | | | 40 | | 18.6 | 9.2 | mA | 2, 4, 6 | | DRV_PCI | 20 | | 12.0 | 12.4 | mA | 1, 3 | | | 40 (default) | | 6.1 | 6.3 | mA | 1, 3 | | DRV_MEM_CTRL | 6 (default) | GV <sub>DD</sub> = 3.3 V | 89.0 | 42.3 | mA | 2, 4 | | DRV_PCI_CLK | 20<br>40 | | 36.6 | 18.0 | mA | 2, 4 | | DRV_MEM_CLK | | | 18.6 | 9.2 | mA | 2, 4 | #### Notes: - 1. For DRV\_PCI, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.33-V label by interpolating between the 0.3- and 0.4-V table entries' current values that correspond to the PCI $V_{OH} = 2.97 = 0.9 \times OV_{DD}$ (OV<sub>DD</sub> = 3.3 V) where table entry voltage = OV<sub>DD</sub> PCI $V_{OH}$ . - 2. For all others with $GV_{DD}$ or $OV_{DD} = 3.3$ V, $I_{OH}$ read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.9-V table entry that corresponds to the $V_{OH} = 2.4$ V where table entry voltage = $GV_{DD}/OV_{DD} V_{OH}$ . - 3. For DRV\_PCI, $I_{OL}$ read from the IBIS listing in the pull-down mode, I(Min) column, at 0.33 V = PCI $V_{OL}$ = 0 $\times$ OV<sub>DD</sub> (OV<sub>DD</sub> = 3.3 V) by interpolating between the 0.3- and 0.4-V table entries. - For all others with GV<sub>DD</sub> or OV<sub>DD</sub> = 3.3 V, I<sub>OL</sub> read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4-V table entry. - 5. See driver bit details for output driver control register (0x73) in the MPC8245 Integrated Processor Reference Manual. - 6. See Chip Errata No. 19 in the MPC8245/MPC8241 RISC Microprocessor Chip Errata. Freescale Semiconductor MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## 4.1.5 Power Characteristics Table 5 provides power consumption data for the MPC8245. **Table 5. Power Consumption** | Mada | PCI Bus Clock/Memory Bus Clock/CPU Clock Frequency (MHz) | | | | | | | | Note - | |----------------------|----------------------------------------------------------|--------------|----------------------|--------------|----------------------|-----------|------------|------|---------| | Mode | 66/66/266 | 66/133/266 | 66/66/300 66/100/300 | | 33/83/333 66/133/333 | | 66/100/350 | Unit | Notes | | Typical | 1.7<br>(1.5) | 2.0<br>(1.8) | 1.8<br>(1.7) | 2.0<br>(1.8) | 2.0 | 2.3 | 2.2 | W | 1, 5 | | Max—FP | 2.2<br>(1.9) | 2.4<br>(2.1) | 2.3<br>(2.0) | 2.5<br>(2.2) | 2.6 | 2.8 | 2.8 | W | 1, 2 | | Max—INT | 1.8<br>(1.6) | 2.1<br>(1.8) | 2.0<br>(1.8) | 2.1<br>(1.8) | 2.2 | 2.4 | 2.4 | W | 1, 3 | | Doze | 1.1<br>(1.0) | 1.4<br>(1.3) | 1.2<br>(1.1) | 1.4<br>(1.3) | 1.4 | 1.6 | 1.5 | W | 1, 4, 6 | | Nap | 0.4<br>(0.4) | 0.7<br>(0.7) | 0.4<br>(0.4) | 0.6<br>(0.6) | 0.5 | 0.7 | 0.6 | W | 1, 4, 6 | | Sleep | 0.2<br>(0.2) | 0.4<br>(0.4) | 0.2<br>(0.4) | 0.3<br>(0.3) | 0.3 | 0.4 | 0.3 | W | 1, 4, 6 | | | | | 1/0 | Power Supp | lies <sup>10</sup> | | | | | | М | Mode Min | | | | | Max | | Unit | Notes | | Typ—OV <sub>DD</sub> | ) | | 134 (121) | | | 334 (301) | | mW | 7, 8 | | Typ—GV <sub>DD</sub> | ) | | 324 (292) | | | 800 (720) | | mW | 7, 9 | ## Notes: - 1. The values include $V_{DD}$ , $AV_{DD}$ , and $AV_{DD}$ 2 but do not include I/O supply power. Information on $OV_{DD}$ and $GV_{DD}$ supply power is captured in the I/O power supplies section of this table. Values shown in parenthesis ( ) indicate power consumption at $V_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}/AV_{DD}$ - Maximum—FP power is measured at V<sub>DD</sub> = 2.1 V with dynamic power management enabled while running an entirely cache-resident, looping, floating-point multiplication instruction. - 3. Maximum—INT power is measured at V<sub>DD</sub> = 2.1 V with dynamic power management enabled while running entirely cache-resident, looping, integer instructions. - 4. Power saving mode maximums are measured at $V_{DD} = 2.1 \text{ V}$ while the device is in doze, nap, or sleep mode. - 5. Typical power is measured at $V_{DD} = AV_{DD} = 2.0 \text{ V}$ , $OV_{DD} = 3.3 \text{ V}$ where a nominal FP value, a nominal INT value, and a value where there is a continuous flush of cache lines with alternating ones and zeros on 64-bit boundaries to local memory are averaged. - 6. Power saving mode data measured with only two PCI\_CLKs and two SDRAM\_CLKs enabled. - 7. The typical minimum I/O power values were results of the MPC8245 performing cache resident integer operations at the slowest frequency combination of 33:66:200 (PCI:Mem:CPU) MHz. - 8. The typical maximum OV<sub>DD</sub> value resulted from the MPC8245 operating at the fastest frequency combination of 66:100:350 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros to PCI memory. - The typical maximum GV<sub>DD</sub> value resulted from the MPC8245 operating at the fastest frequency combination of 66:100:350 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros on 64-bit boundaries to local memory. - 10. Power consumption of PLL supply pins (AV $_{DD}$ and AV $_{DD}$ 2) < 15 mW. Guaranteed by design and not tested. MPC8245 Integrated Processor Hardware Specifications, Rev. 9 13 ## 4.2 Thermal Characteristics Table 6 provides the package thermal characteristics for the MPC8245. For details, see Section 7.8, "Thermal Management." **Table 6. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | Notes | |----------------------------------------------------------------|----------------|-------|------|-------| | Junction-to-ambient natural convection (Single-layer board—1s) | $R_{ heta JA}$ | 16.1 | •C/W | 1, 2 | | Junction-to-ambient natural convection (Four-layer board—2s2p) | $R_{ hetaJMA}$ | 12.0 | •C/W | 1, 3 | | Junction-to-ambient (@200 ft/min) (Single-layer board—1s) | $R_{ hetaJMA}$ | 11.6 | •C/W | 1, 3 | | Junction-to-ambient (@200 ft/min)<br>(Four layer board—2s2p) | $R_{ hetaJMA}$ | 9.0 | •C/W | 1, 3 | | Junction-to-board | $R_{ heta JB}$ | 4.8 | •C/W | 4 | | Junction-to-case | $R_{ hetaJC}$ | 1.8 | •C/W | 5 | | Junction-to-package top (natural convection) | $\Psi_{JT}$ | 1.0 | •C/W | 6 | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate used for case temperature. - 6. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. ## 4.3 AC Electrical Characteristics After fabrication, functional parts are sorted by maximum processor core frequency as shown in Table 7 and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (PCI\_SYNC\_IN) clock frequency and the settings of the PLL\_CFG[0:4] signals. Parts are sold by maximum processor core frequency. See Section 9, "Ordering Information," for details on ordering parts. #### **Electrical and Thermal Characteristics** Table 7 provides the operating frequency information for the MPC8245 at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . | Table 7. | Operating | Frequency 1 | |----------|-----------|-------------| |----------|-----------|-------------| | Characteristic <sup>2, 3</sup> | 266 MHz | 300 MHz | 333 MHz | 350 MHz | Unit | |--------------------------------|---------------------------------------------------------------------------------------------|---------------------|---------|---------------------|-------| | Ondiacteristic | $V_{DD}/AV_{DD}/AV_{DD}2 = 1.7-2.1 \text{ V}$ $V_{DD}/AV_{DD}/AV_{DD}2 = 1.9-2.2 \text{ V}$ | | | | Offic | | Processor frequency (CPU) | 100–266 | 100–300 | 100–333 | 100–350 | MHz | | Memory bus frequency | 50–133 | 50–100 <sup>4</sup> | 50–133 | 50–100 <sup>4</sup> | MHz | | PCI input frequency | 25–66 | | | | | #### Notes: - 1. For details, refer to the hardware specifications addendum MPC8245ECSO2AD. - 2. **Caution:** The PCI\_SYNC\_IN frequency and PLL\_CFG[0:4] settings must be chosen such that the resulting peripheral logic/memory bus frequency and CPU (core) frequencies do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:4] signal description in Section 6, "PLL Configurations," for valid PLL\_CFG[0:4] settings and PCI\_SYNC\_IN frequencies. - See Table 18 and Table 19 for details on VCO limitations for memory and CPU VCO frequencies of various PLL configurations. - 4. No available PLL\_CFG[0:4] settings support 133-MHz memory interface operation at 300- and 350-MHz CPU operation, since the multipliers do not allow a 300:133 and 350:133 ratio relation. However, running these parts at slower processor speeds may produce ratios that run above 100 MHz. See Table 18 for the PLL settings. ## 4.3.1 Clock AC Specifications Table 8 provides the clock AC timing specifications at recommended operating conditions, as defined in Section 4.3.2, "Input AC Timing Specifications." These specifications are for the default driver strengths indicated in Table 4. **Table 8. Clock AC Timing Specifications** At recommended operating conditions (see Table 2) with $LV_{DD}$ = 3.3 V $\pm$ 0.3 V | Num | Characteristics and Conditions | Min | Max | Unit | Notes | |------|----------------------------------------------------------------------------------------|-----------------|-----------------|------|---------| | 1 | Frequency of operation (PCI_SYNC_IN) | 25 | 66 | MHz | | | 2, 3 | PCI_SYNC_IN rise and fall times | _ | 2.0 | ns | 1 | | 4 | PCI_SYNC_IN duty cycle measured at 1.4 V | 40 | 60 | % | | | 5a | PCI_SYNC_IN pulse width high measured at 1.4 V | 6 | 9 | ns | 2 | | 5b | PCI_SYNC_IN pulse width low measured at 1.4 V | 6 | 9 | ns | 2 | | 7 | PCI_SYNC_IN jitter | _ | 200 | ps | | | 8a | PCI_CLK[0:4] skew (pin-to-pin) | _ | 250 | ps | | | 8b | SDRAM_CLK[0:3] skew (pin-to-pin) | _ | 190 | ps | 3 | | 10 | Internal PLL relock time | _ | 100 | μs | 2, 4, 5 | | 15 | DLL lock range with DLL_EXTEND = 0 (disabled) and normal tap delay; (default DLL mode) | See Figure 7 | | ns | 6 | | 16 | DLL lock range for other modes | See Figure 8 th | rough Figure 10 | ns | 6 | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## Table 8. Clock AC Timing Specifications (continued) At recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | Num | Characteristics and Conditions | Min | Max | Unit | Notes | |-----|-------------------------------------|-----|-----|------|-------| | 17 | Frequency of operation (OSC_IN) | 25 | 66 | MHz | | | 19 | OSC_IN rise and fall times | _ | 5 | ns | 7 | | 20 | OSC_IN duty cycle measured at 1.4 V | 40 | 60 | % | | | 21 | OSC_IN frequency stability | _ | 100 | ppm | | ### Notes: - 1. Rise and fall times for the PCI\_SYNC\_IN input are measured from 0.4 to 2.4 V. - 2. Specification value at maximum frequency of operation. - 3. Pin-to-pin skew includes quantifying the additional amount of clock skew (or jitter) from the DLL besides any intentional skew added to the clocking signals from the variable length DLL synchronization feedback loop, that is, the amount of variance between the internal sys\_logic\_clk and the SDRAM\_SYNC\_IN signal after the DLL is locked. While pin-to-pin skew between SDRAM\_CLKs can be measured, the relationship between the internal sys\_logic\_clk and the external SDRAM\_SYNC\_IN cannot be measured and is guaranteed by design. - 4. Relock time is guaranteed by design and characterization. Relock time is not tested. - 5. Relock timing is guaranteed by design. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and PCI\_SYNC\_IN are reached during the reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRST\_CPU/HRST\_CTRL must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the reset sequence. - 6. DLL\_EXTEND is bit 7 of the PMC2 register <72>. N is a non-zero integer (see Figure 7 through Figure 10). T<sub>clk</sub> is the period of one SDRAM\_SYNC\_OUT clock cycle in ns. T<sub>loop</sub> is the propagation delay of the DLL synchronization feedback loop (PC board runner) from SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN in ns; 6.25 inches of loop length (unloaded PC board runner) corresponds to approximately 1 ns of delay. For details about how Figure 7 through Figure 10 may be used refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines, for details on MPC8245 memory clock design. - 7. Rise and fall times for the OSC\_IN input is guaranteed by design and characterization. OSC\_IN input rise and fall times are not tested. Figure 6 shows the PCI\_SYNC\_IN input clock timing diagram with the labeled number items listed in Table 8. Figure 6. PCI\_SYNC\_IN Input Clock Timing Diagram MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Figure 7 through Figure 10 show the DLL locking range loop delay vs. frequency of operation. These graphs define the areas of DLL locking for various modes. The gray areas show where the DLL locks. #### **Electrical and Thermal Characteristics** Register settings that define each DLL mode are shown in Table 9. **Table 9. DLL Mode Definition** | DLL Mode | Bit 2 of Configuration<br>Register at 0x76 | Bit 7 of Configuration<br>Register at 0x72 | |------------------------------------|--------------------------------------------|--------------------------------------------| | Normal tap delay,<br>No DLL extend | 0 | 0 | | Normal tap delay,<br>DLL extend | 0 | 1 | | Max tap delay,<br>No DLL extend | 1 | 0 | | Max tap delay,<br>DLL extend | 1 | 1 | The DLL\_MAX\_DELAY bit can lengthen the amount of time through the delay line by increasing the time between each of the 128 tap points in the delay line. Although this increased time makes it easier to guarantee that the reference clock is within the DLL lock range, there may be slightly more jitter in the output clock of the DLL; that is, the phase comparator shifts the clock between adjacent tap points. Refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1, for details on DLL modes and memory design. The value of the current tap point after the DLL locks can be determined by reading bits 6–0 (DLL\_TAP\_COUNT) of the DLL tap count register (DTCR, located at offset 0xE3). These bits store the value (binary 0 through 127) of the current tap point and can indicate whether the DLL advances or decrements as it maintains the DLL lock. Therefore, for evaluation purposes, DTCR can be read for all DLL modes that support the T<sub>loop</sub> value used for the trace length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN. The DLL mode with the smallest tap point value in the DTCR should be used because the bigger the tap point value, the more jitter that can be expected for clock signals. Note that keeping a DLL mode that is locked below tap point decimal 12 is not recommended. Figure 7. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL\_Extend=0 and Normal Tap Delay Figure 8. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL\_Extend=1 and Normal Tap Delay Figure 9. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL\_Extend=0 and Max Tap Delay Figure 10. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL\_Extend=1 and Max Tap Delay #### 4.3.2 **Input AC Timing Specifications** Table 10 provides the input AC timing specifications at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . MPC8245 Integrated Processor Hardware Specifications, Rev. 9 20 Freescale Semiconductor | Table 10. In | put AC | Timing S | pecifications | |--------------|--------|----------|---------------| |--------------|--------|----------|---------------| | Num | Characteristic | Min | Max | Unit | Notes | |------|-------------------------------------------------------------------------|----------------------|-----|------|---------| | 10a | PCI input signals valid to PCI_SYNC_IN (input setup) | 3.0 | _ | ns | 1, 3 | | 10b | Memory input signals valid to sys_logic_clk (input setup) | | | | | | 10b0 | Tap 0, register offset <0x77>, bits 5–4 = 0b00 | 2.6 | _ | ns | 2, 3, 6 | | 10b1 | Tap 1, register offset <0x77>, bits 5–4 = 0b01 | 1.9 | _ | | | | 10b2 | Tap 2, register offset <0x77>, bits 5-4 = 0b10 (default) | 1.2 | _ | | | | 10b3 | Tap 3, register offset <0x77>, bits 5–4 = 0b11 | 0.5 | 1 | | | | 10c | PIC, misc. debug input signals valid to sys_logic_clk (input setup) | 3.0 | _ | ns | 2, 3 | | 10d | I <sup>2</sup> C input signals valid to sys_logic_clk (input setup) 3.0 | | _ | ns | 2, 3 | | 10e | Mode select inputs valid to HRST_CPU/HRST_CTRL (input setup) | 9 × t <sub>CLK</sub> | _ | ns | 2, 3–5 | | 11 | T <sub>os</sub> —SDRAM_SYNC_IN to sys_logic_clk offset time | 0.4 | 1.0 | ns | 7 | | 11a | sys_logic_clk to memory signal inputs invalid (input hold) | | | | | | 11a0 | Tap 0, register offset <0x77>, bits 5–4 = 0b00 | 0 | _ | ns | 2, 3, 6 | | 11a1 | Tap 1, register offset <0x77>, bits 5–4 = 0b01 | 0.7 | _ | | | | 11a2 | Tap 2, register offset <0x77>, bits 5-4 = 0b10 (default) | 1.4 | _ | | | | 11a3 | Tap 3, register offset <0x77>, bits 5–4 = 0b11 | 2.1 | _ | | | | 11b | HRST_CPU/HRST_CTRL to mode select inputs invalid (input hold) 0 | | _ | ns | 2, 3, 5 | | 11c | PCI_SYNC_IN to Inputs invalid (input hold) | 1.0 | _ | ns | 1, 2, 3 | ## Notes: - 1. All PCI signals are measured from OV<sub>DD</sub>/2 of the rising edge of PCI\_SYNC\_IN to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V PCI signaling levels. See Figure 12. - 2. All memory and related interface input signal specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the memory bus clock, sys\_logic\_clk. sys\_logic\_clk is the same as PCI\_SYNC\_IN in 1:1 mode but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11. - 3. Input timings are measured at the pin. - t<sub>CLK</sub> is the time of one SDRAM\_SYNC\_IN clock cycle. - 5. All mode select input signals specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the HRST\_CPU/HRST\_CTRL signal. See Figure 13. - 6. The memory interface input setup and hold times are programmable to four possible combinations by programming bits 5–4 of register offset <0x77> to select the desired input setup and hold times. - 7. T<sub>os</sub> represents a timing adjustment for SDRAM\_SYNC\_IN with respect to sys\_logic\_clk. Due to the internal delay present on the SDRAM\_SYNC\_IN signal with respect to the sys\_logic\_clk inputs to the DLL, the resulting SDRAM clocks become offset by the delay amount. To maintain phase-alignment of the memory clocks with respect to sys\_logic\_clk, the feedback trace length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN must be shortened to accommodate this range. The feedback trace length is relative to the SDRAM clock output trace lengths. We recommend that the length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN be shortened by 0.7 ns because that is the midpoint of the range of T<sub>os</sub> and allows the impact from the range of T<sub>os</sub> to be reduced. Additional analyses of trace lengths and SDRAM loading must be performed to optimize timing. For details on trace measurements and the problem of T<sub>os</sub>, refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines. Figure 11 and Figure 12 show the input/output timing diagrams referenced to SDRAM\_SYNC\_IN and PCI\_SYNC\_IN, respectively. #### Notes: VM = Midpoint voltage (1.4 V). 10b-d = Input signals valid timing. 11a = Input hold time of SDRAM\_SYNC\_IN to memory. 12b-d = sys\_logic\_clk to output valid timing. 13b = Output hold time for non-PCI signals. 14b = SDRAM-SYNC\_IN to output high-impedance timing for non-PCI signals. Tos = Offset timing required to align sys\_logic\_clk with SDRAM\_SYNC\_IN. The SDRAM\_SYNC\_IN signal is adjusted by the DLL to accommodate for internal delay. This causes SDRAM\_SYNC\_IN to appear before sys\_logic\_clk once the DLL locks. Figure 11. Input/Output Timing Diagram Referenced to SDRAM\_SYNC\_IN Figure 12. Input/Output Timing Diagram Referenced to PCI\_SYNC\_IN Figure 13 shows the input timing diagram for mode select signals. Figure 13. Input Timing Diagram for Mode Select Signals ## 4.3.3 Output AC Timing Specification Table 11 provides the processor bus AC timing specifications for the MPC8245 at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3~V \pm 0.3~V$ . See Figure 11 for the input/output timing diagram referenced to $sys\_logic\_clk$ . All output timings assume a purely resistive $50-\Omega$ load (see Figure 14 for the AC test load for the MPC8245). Output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system. These specifications are for the default driver strengths indicated in Table 4. | Num | Characteristic | Min | Max | Unit | Notes | |------|---------------------------------------------------------------------------|-----|------|------|---------| | 12a | PCI_SYNC_IN to output valid, see Figure 15 | | | | | | 12a0 | Tap 0, PCI_HOLD_DEL=00, [MCP,CKE] = 11, 66 MHz PCI (default) | _ | 6.0 | ns | 1, 3 | | 12a1 | Tap 1, PCI_HOLD_DEL=01, [MCP,CKE] = 10 | _ | 6.5 | | | | 12a2 | Tap 2, PCI_HOLD_DEL=10, [MCP,CKE] = 01, 33 MHz PCI | _ | 7.0 | | | | 12a3 | Tap 3, PCI_HOLD_DEL=11, [MCP,CKE] = 00 | | 7.5 | | | | 12b | sys_logic_clk to output valid (memory control, address, and data signals) | | 4.0 | ns | 2 | | 12c | sys_logic_clk to output valid (for all others) | | 7.0 | ns | 2 | | 12d | sys_logic_clk to output valid (for I <sup>2</sup> C) | | 5.0 | ns | 2 | | 12e | sys_logic_clk to output valid (ROM/Flash/PortX) | _ | 6.0 | ns | 2 | | 13a | Output hold (PCI), see Figure 15 | | | | | | 13a0 | Tap 0, PCI_HOLD_DEL=00, [MCP,CKE] = 11, 66-MHz PCI (default) | 2.0 | _ | ns | 1, 3, 4 | | 13a1 | Tap 1, PCI_HOLD_DEL=01, [MCP,CKE] = 10 | 2.5 | _ | | | | 13a2 | Tap 2, PCI_HOLD_DEL=10, [MCP,CKE] = 01, 33-MHz PCI | 3.0 | _ | | | | 13a3 | Tap 3, PCI_HOLD_DEL=11, [MCP,CKE] = 00 | 3.5 | _ | | | | 13b | Output hold (all others) | 1.0 | _ | ns | 2 | | 14a | PCI_SYNC_IN to output high impedance (for PCI) | _ | 14.0 | ns | 1, 3 | **Table 11. Output AC Timing Specifications** MPC8245 Integrated Processor Hardware Specifications, Rev. 9 #### **Electrical and Thermal Characteristics** **Table 11. Output AC Timing Specifications (continued)** | Num | Characteristic | | Max | Unit | Notes | |-----|---------------------------------------------------------|--|-----|------|-------| | 14b | sys_logic_clk to output high impedance (for all others) | | 4.0 | ns | 2 | #### Notes: - 1. All PCI signals are measured from GV<sub>DD</sub>/2 of the rising edge of PCI\_SYNC\_IN to 0.285 × OV<sub>DD</sub> or 0.615 × OV<sub>DD</sub> of the signal in question for 3.3 V PCI signaling levels. See Figure 12. - 2. All memory and related interface output signal specifications are specified from the VM = 1.4 V of the rising edge of the memory bus clock, sys\_logic\_clk to the TTL level (0.8 or 2.0 V) of the signal in question. sys\_logic\_clk is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11. - 3. PCI bused signals are composed of the following signals: <u>LOCK</u>, <u>IRDY</u>, <u>C/BE[3:0]</u>, PAR, <u>TRDY</u>, <u>FRAME</u>, <u>STOP</u>, <u>DEVSEL</u>, <u>PERR</u>, <u>SERR</u>, AD[31:0], <u>REQ[4:0]</u>, <u>GNT[4:0]</u>, <u>IDSEL</u>, and <u>INTA</u>. - 4. To meet minimum output hold specifications relative to PCI\_SYNC\_IN for both 33- and 66-MHz PCI systems, the MPC8245 has a programmable output hold delay for PCI signals (the PCI\_SYNC\_IN to output valid timing is also affected). The initial value of the output hold delay is determined by the values on the MCP and CKE reset configuration signals; the values on these two signals are inverted and stored as the initial settings of PCI\_HOLD\_DEL = PMCR2[5, 4] (power management configuration register 2 <0x72>), respectively. Since MCP and CKE have internal pull-up resistors, the default value of PCI\_HOLD\_DEL after reset is 0b00. Further output hold delay values are available by programming the PCI\_HOLD\_DEL value of the PMCR2 configuration register. Figure 15 shows the PCI\_HOLD\_DEL effect on output valid and hold times. Figure 14 provides the AC test load for the MPC8245. Figure 14. AC Test Load for the MPC8245 Figure 15 provides the PCI\_HOLD\_DEL effect on output valid and hold times. Figure 15. PCI\_HOLD\_DEL Effect on Output Valid and Hold Times # 4.3.4 I<sup>2</sup>C AC Timing Specifications Table 12 provides the $I^2C$ input AC timing specifications for the MPC8245 at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . | Num | Characteristic | Min | Max | Unit | Notes | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------------| | 1 | Start condition hold time | 4.0 | | CLKs | 1, 2 | | 2 | Clock low period<br>(time before the MPC8245 will drive SCL low as a<br>transmitting slave after detecting SCL low as<br>driven by an external master) | 8.0 + (16 × 2 <sup>FDR[4:2]</sup> ) × (5 –<br>4({FDR[5],FDR[1]} == b'10) –<br>3({FDR[5],FDR[1]} == b'11) –<br>2({FDR[5],FDR[1]} == b'00) –<br>1({FDR[5],FDR[1]} == b'01)) | | CLKs | 1, 2, 4, 5 | Table 12. I<sup>2</sup>C Input AC Timing Specifications MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## **Electrical and Thermal Characteristics** Table 12. I<sup>2</sup>C Input AC Timing Specifications (continued) | Num | Characteristic | Min | Max | Unit | Notes | |-----|------------------------------------------------------------------------------------------------|-----|-----|------|---------| | 3 | SCL/SDA rise time (from 0.5 V to 2.4 V) | _ | 1 | ms | | | 4 | Data hold time | 0 | _ | ns | 2 | | 5 | SCL/SDA fall time (from 2.4 V to 0.5 V) | _ | 1 | ms | | | 6 | Clock high period<br>(time needed to either receive a data bit or<br>generate a START or STOP) | 5.0 | | CLKs | 1, 2, 5 | | 7 | Data setup time | 3.0 | 1 | ns | 3 | | 8 | Start condition setup time (for repeated start condition only) | 4.0 | 1 | CLKs | 1,2 | | 9 | Stop condition setup time | 4.0 | _ | CLKs | 1, 2 | #### Notes: - 1. Units for these specifications are in SDRAM\_CLK units. - 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register, I2CFDR. Therefore, these timings are relative to qualified signals. The qualified SCL and SDA are delayed in comparison to real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times 2 plus 1 SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17 for the I<sup>2</sup>C timing diagram II. - 3. Timing is relative to the sampling clock (not SCL). - 4. FDR[x] refers to the frequency divider register I2CFDR bit x. - 5. Input clock low and high periods in combination with the FDR value in the frequency divider register (I2CFDR) determine the maximum I<sup>2</sup>C input frequency. See Table 13. Table 13 provides the I<sup>2</sup>C frequency divider register (I2CFDR) information for the MPC8245. Table 13. MPC8245 Maximum I<sup>2</sup>C Input Frequency | FDR | Divider <sup>2</sup> | | Max I <sup>2</sup> C Input | Frequency <sup>1</sup> | | |-------------------------|---------------------------------------|-----------------------|----------------------------|------------------------|------------------------| | Hex <sup>2</sup> | (Dec) | SDRAM_CLK<br>@ 33 MHz | SDRAM_CLK<br>@ 50 MHz | SDRAM_CLK<br>@ 100 MHz | SDRAM_CLK<br>@ 133 MHz | | 20, 21 | 160, 192 | 1.13 MHz | 1.72 MHz | 3.44 MHz | 4.58 MHz | | 22, 23, 24, 25 | 224, 256, 320, 384 | 733 | 1.11 MHz | 2.22 MHz | 2.95 MHz | | 0, 1 | 288, 320 | 540 | 819 | 1.63 MHz | 2.18 MHz | | 2, 3, 26, 27, 28,<br>29 | 384, 448, 480, 512, 640,<br>768 | 428 | 649 | 1.29 MHz | 1.72 MHz | | 4, 5 | 576, 640 | 302 | 458 | 917 | 1.22 MHz | | 6, 7, 2A, 2B, 2C,<br>2D | 768, 896, 960, 1024,<br>1280, 1536 | 234 | 354 | 709 | 943 | | 8, 9 | 1152, 1280 | 160 | 243 | 487 | 648 | | A, B, 2E,<br>2F, 30, 31 | 1536, 1792, 1920,<br>2048, 2560, 3072 | 122 | 185 | 371 | 494 | | C, D | 2304, 2560 | 83 | 125 | 251 | 335 | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Table 13. MPC8245 Maximum I<sup>2</sup>C Input Frequency (continued) | FDR | Divider <sup>2</sup> | | Max I <sup>2</sup> C Inpu | Max I <sup>2</sup> C Input Frequency <sup>1</sup> | | | | |---------------------------|---------------------------------------------|-----------------------|---------------------------|---------------------------------------------------|------------------------|--|--| | Hex <sup>2</sup> | (Dec) | SDRAM_CLK<br>@ 33 MHz | SDRAM_CLK<br>@ 50 MHz | SDRAM_CLK<br>@ 100 MHz | SDRAM_CLK<br>@ 133 MHz | | | | E, F, 32,<br>33, 34, 35 | 3072, 3584, 3840,<br>4096, 5120, 6144 | 62 | 95 | 190 | 253 | | | | 10, 11 | 4608, 5120 | 42 | 64 | 128 | 170 | | | | 12, 13, 36,<br>37, 38, 39 | 6144, 7168, 7680,<br>8192, 10240, 12288 | 31 | 48 | 96 | 128 | | | | 14, 15 | 9216, 10240 | 21 | 32 | 64 | 85 | | | | 16, 17, 3A,<br>3B, 3C, 3D | 12288, 14336, 15360,<br>16384, 20480, 24576 | 16 | 24 | 48 | 64 | | | | 18, 19 | 18432, 20480 | 10 | 16 | 32 | 43 | | | | 1A, 1B,<br>3E, 3F | 24576, 28672,<br>30720, 32768 | 8 | 12 | 24 | 32 | | | | 1C, 1D | 36864, 40960 | 5 | 8 | 16 | 21 | | | | 1E, 1F | 49152, 61440 | 4 | 6 | 12 | 16 | | | ## Notes: - 1. Values are in kHz unless otherwise specified. - 2. FDR Hex and Divider (Dec) values are listed in corresponding order. - 3. Multiple divider (Dec) values generate the same input frequency, but each divider (Dec) value generates a unique output frequency as shown in Table 14. Table 14 provides the $I^2C$ output AC timing specifications for the MPC8245 at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . Figure 16 through Figure 19 show the $I^2C$ timing diagrams. Table 14. I<sup>2</sup>C Output AC Timing Specifications | Num | Characteristic | Min | Max | Unit | Notes | |-----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------| | 1 | Start condition hold time | $(FDR[5] == 0) \times (D_{FDR}/16)/2N + (FDR[5] == 1) \times (D_{FDR}/16)/2M$ | _ | CLKs | 1, 2, 3 | | 2 | Clock low period | D <sub>FDR</sub> /2 | _ | CLKs | 1, 2, 3 | | 3 | SCL/SDA rise time (from 0.5 to 2.4 V) | _ | _ | ms | 4 | | 4 | Data hold time | 8.0 + (16 × 2 <sup>FDR[4:2]</sup> ) × (5 –<br>4({FDR[5],FDR[1]} == b'10) –<br>3({FDR[5],FDR[1]} == b'11) –<br>2({FDR[5],FDR[1]} == b'00) –<br>1({FDR[5],FDR[1]} == b'01)) | _ | CLKs | 1, 2, 3 | | 5 | SCL/SDA fall time (from 2.4 to 0.5 V) | _ | < 5 | ns | 5 | | 6 | Clock high time | D <sub>FDR</sub> /2 | _ | CLKs | 1, 2, 3 | ## MPC8245 Integrated Processor Hardware Specifications, Rev. 9 | Num | Characteristic | Min | Max | Unit | Notes | |-----|----------------------------------------------------------------|-------------------------------------------------------|-----|------|---------| | 7 | Data setup time<br>(MPC8245 as a master only) | (D <sub>FDR</sub> /2) – (output data hold time) | | CLKs | 1, 3 | | 8 | Start condition setup time (for repeated start condition only) | D <sub>FDR</sub> + (output start condition hold time) | _ | CLKs | 1, 2, 3 | | 9 | Stop condition setup time | 4.0 | _ | CLKs | 1, 2 | ## Notes: - 1. Units for these specifications are in SDRAM\_CLK units. - 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register, I2CFDR. Therefore, these timings are relative to qualified signals. The qualified SCL and SDA are delayed signals in comparison to real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times 2 plus 1 SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17. - 3. D<sub>FDR</sub> is the decimal divider number indexed by the value of FDR[5:0]. Refer to Table 10-5 in the MPC8245 Integrated Processor Reference Manual. FDR[x] refers to bit x of the frequency divider register, I2CFDR. N is equal to a variable number resulting from the divide (data hold time value) equal to a number less than 16. M is equal to a variable number resulting from the divide (data hold time value) equal to a number less than 9. - 4. Since SCL and SDA are open-drain outputs, which the MPC8245 can only drive low, the time required for SCL or SDA to reach a high level depends on external signal capacitance and pull-up resistor values. - 5. Specified at a nominal 50-pF load. Figure 16. I<sup>2</sup>C Timing Diagram I Figure 17. I<sup>2</sup>C Timing Diagram II MPC8245 Integrated Processor Hardware Specifications, Rev. 9 28 Freescale Semiconductor Note: DFFSR filter clock is the SDRAM CLK clock times DFFSR value. Figure 18. I<sup>2</sup>C Timing Diagram III Note: The delay is the local memory clock times DFFSR times two plus one local memory clock. Figure 19. I<sup>2</sup>C Timing Diagram IV (Qualified Signal) ## 4.3.5 PIC Serial Interrupt Mode AC Timing Specifications Table 15 provides the PIC serial interrupt mode AC timing specifications for the MPC8245 at recommended operating conditions (see Table 2) with $GV_{DD} = 3.3 \text{ V} \pm 5\%$ and $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . | Num | Characteristic | Min | Max | Unit | Notes | |-----|-------------------------------------------|----------------------------|----------------------------|------|-------| | 1 | S_CLK frequency | 1/14 SDRAM_SYNC_IN | 1/2 SDRAM_SYNC_IN | MHz | 1 | | 2 | S_CLK duty cycle | 40 | 60 | % | _ | | 3 | S_CLK output valid time | _ | 6 | ns | _ | | 4 | Output hold time | 0 | _ | ns | _ | | 5 | S_FRAME, S_RST output valid time | _ | 1 sys_logic_clk period + 6 | ns | 2 | | 6 | S_INT input setup time to S_CLK | 1 sys_logic_clk period + 2 | _ | ns | 2 | | 7 | S_INT inputs invalid (hold time) to S_CLK | _ | 0 | ns | 2 | **Table 15. PIC Serial Interrupt Mode AC Timing Specifications** ## Notes: - 1. See the MPC8245 Integrated Processor Reference Manual for a description of the PIC interrupt control register (ICR) and S\_CLK frequency programming. - 2. S\_RST, S\_FRAME, and S\_INT shown in Figure 20 and Figure 21, depict timing relationships to sys\_logic\_clk and S\_CLK and do not describe functional relationships between S\_RST, S\_FRAME, and S\_INT. The MPC8245 Integrated Processor Reference Manual describes the functional relationships between these signals. - 3. The sys\_logic\_clk waveform is the clocking signal of the internal peripheral logic from the output of the peripheral logic PLL; sys\_logic\_clk is the same as SDRAM\_SYNC\_IN when the SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN feedback loop is implemented and the DLL is locked. See the MPC8245 Integrated Processor Reference Manual for a complete clocking description. MPC8245 Integrated Processor Hardware Specifications, Rev. 9 7 8 9 10 Input data hold time TCK to output data valid TMS, TDI data setup time TCK to output high impedance Figure 20. PIC Serial Interrupt Mode Output Timing Diagram Figure 21. PIC Serial Interrupt Mode Input Timing Diagram ## 4.3.6 IEEE 1149.1 (JTAG) AC Timing Specifications Table 16 provides the JTAG AC timing specifications for the MPC8245 while in the JTAG operating mode at recommended operating conditions (see Table 2) with $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . Timings are independent of the system clock (PCI\_SYNC\_IN). | Num | Characteristic | Min | Max | Unit | Notes | |-----|-----------------------------------------|-----|-----|------|-------| | | TCK frequency of operation | 0 | 25 | MHz | | | 1 | TCK cycle time | 40 | _ | ns | | | 2 | TCK clock pulse width measured at 1.5 V | 20 | _ | ns | | | 3 | TCK rise and fall times | 0 | 3 | ns | | | 4 | TRST setup time to TCK falling edge | 10 | _ | ns | 1 | | 5 | TRST assert time | 10 | _ | ns | | | 6 | Input data setup time | 5 | _ | ns | 2 | Table 16. JTAG AC Timing Specification (Independent of PCI\_SYNC\_IN) MPC8245 Integrated Processor Hardware Specifications, Rev. 9 15 0 0 5 ns ns ns ns 30 30 3 3 Table 16. JTAG AC Timing Specification (Independent of PCI\_SYNC\_IN) (continued) | Num | Characteristic | Min | Max | Unit | Notes | |-----|----------------------------|-----|-----|------|-------| | 11 | 11 TMS, TDI data hold time | | _ | ns | | | 12 | TCK to TDO data valid | 0 | 15 | ns | | | 13 | TCK to TDO high impedance | 0 | 15 | ns | | ## Notes: - 1. TRST is an asynchronous signal. The setup time is for test purposes only. - 2. Nontest (other than TDI and TMS) signal input timing with respect to TCK. - 3. Nontest (other than TDO) signal output timing with respect to TCK. Figure 22 through Figure 25 show the different timing diagrams. Figure 22. JTAG Clock Input Timing Diagram Figure 23. JTAG TRST Timing Diagram Figure 24. JTAG Boundary Scan Timing Diagram MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Figure 25. Test Access Port Timing Diagram # 5 Package Description This section details package parameters, pin assignments, and dimensions. ## 5.1 Package Parameters The MPC8245 uses a 35 mm $\times$ 35 mm, cavity-up, 352-pin tape ball grid array (TBGA) package. The package parameters are as follows. Package Outline $35 \text{ mm} \times 35 \text{ mm}$ Interconnects 352 Pitch 1.27 mm Solder Balls ZU (TBGA package)—62 Sn/36 Pb/2 Ag VV (Lead-free version of package)—95.5 Sn/4.0 Ag/0.5 Cu Solder Ball Diameter 0.75 mm Maximum Module Height 1.65 mm Co-Planarity Specification 0.15 mm Maximum Force 6.0 lbs. total, uniformly distributed over package (8 grams/ball) MPC8245 Integrated Processor Hardware Specifications, Rev. 9 #### **Pin Assignments and Package Dimensions** 5.2 Figure 26 shows the top surface, side profile, and pinout of the MPC8245, 352 TBGA package. - 2. All measurements are in millimeters (mm). Figure 26. MPC8245 Package Dimensions and Pinout Assignments MPC8245 Integrated Processor Hardware Specifications, Rev. 9 # 5.3 Pinout Listings Table 17 provides the pinout listing for the MPC8245, 352 TBGA package. Table 17. MPC8245 Pinout Listing | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-----------------------|------------| | | PCI Into | erface Signals | | | - | | C/BE[3:0] | P25 K23 F23 A25 | I/O | $OV_{DD}$ | DRV_PCI | 6, 15 | | DEVSEL | H26 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15 | | FRAME | J24 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15 | | ĪRDY | K25 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15 | | LOCK | J26 | Input | $OV_{DD}$ | _ | 8 | | AD[31:0] | V25 U25 U26 U24 U23 T25 T26<br>R25 R26 N26 N25 N23 M26 M25<br>L25 L26 F24 E26 E25 E23 D26<br>D25 C26 A26 B26 A24 B24 D19<br>B23 B22 D22 C22 | I/O | OV <sub>DD</sub> | DRV_PCI | 6, 15 | | PAR | G25 | I/O | $OV_{DD}$ | DRV_PCI | 15 | | GNT[3:0] | W25 W24 W23 V26 | Output | $OV_{DD}$ | DRV_PCI | 6, 15 | | GNT4/DA5 | W26 | Output | $OV_{DD}$ | DRV_PCI | 7, 15, 14 | | REQ[3:0] | Y25 AA26 AA25 AB26 | Input | $OV_{DD}$ | _ | 6, 12 | | REQ4/DA4 | Y26 | I/O | $OV_{DD}$ | _ | 12, 14 | | PERR | G26 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15, 18 | | SERR | F26 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15, 16 | | STOP | H25 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15 | | TRDY | K26 | I/O | $OV_{DD}$ | DRV_PCI | 8, 15 | | ĪNTA | AC26 | Output | OV <sub>DD</sub> | DRV_PCI | 10, 15, 16 | | IDSEL | P26 | Input | $OV_{DD}$ | _ | | | | Memory I | nterface Signal | ls | | • | | MDL[0:31] | AD17 AE17 AE15 AF15 AC14<br>AE13 AF13 AF12 AF11 AF10 AF9<br>AD8 AF8 AF7 AF6 AE5 B1 A1 A3<br>A4 A5 A6 A7 D7 A8 B8 A10 D10<br>A12 B11 B12 A14 | I/O | GV <sub>DD</sub> | DRV_STD_MEM | 5, 6 | | MDH[0:31] | AC17 AF16 AE16 AE14 AF14<br>AC13 AE12 AE11 AE10 AE9 AE8<br>AC7 AE7 AE6 AF5 AC5 E4 A2 B3<br>D4 B4 B5 D6 C6 B7 C9 A9 B10<br>A11 A13 B13 A15 | I/O | GV <sub>DD</sub> | DRV_STD_MEM | 6 | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Table 17. MPC8245 Pinout Listing (continued) | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |-----------------------|-------------------------------|----------------|------------------|-----------------------|---------| | DQM[0:7] | AB1 AB2 K3 K2 AC1 AC2 K1 J1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 6 | | CS[0:7] | Y4 AA3 AA4 AC4 M2 L2 M1 L1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 6 | | FOE | H1 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 3, 4 | | RCS0 | N4 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 3, 4 | | RCS1 | N2 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | | | RCS2/TRIG_IN | AF20 | I/O | $OV_{DD}$ | 6 ohms | 10, 14 | | RCS3/TRIG_OUT | AC18 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 14 | | SDMA[1:0] | W1 W2 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 3, 4, 6 | | SDMA[11:2] | N1 R1 R2 T1 T2 U4 U2 U1 V1 V3 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 6 | | DRDY | B20 | Input | $OV_{DD}$ | _ | 9, 10 | | SDMA12/SRESET | B16 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | | SDMA13/TBEN | B14 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | | SDMA14/<br>CHKSTOP_IN | D14 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | | SDBA1 | P1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | | | SDBA0 | P2 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | | | PAR[0:7] | AF3 AE3 G4 E2 AE4 AF4 D2 C2 | I/O | GV <sub>DD</sub> | DRV_STD_MEM | 6 | | SDRAS | AD1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 3 | | SDCAS | AD2 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 3 | | CKE | H2 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 3, 4 | | WE | AA1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | | | ĀS | Y1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 3, 4 | | | PIC Co | ontrol Signals | • | | • | | IRQ0/S_INT | C19 | Input | OV <sub>DD</sub> | _ | | | IRQ1/S_CLK | B21 | I/O | OV <sub>DD</sub> | DRV_PCI | | | IRQ2/S_RST | AC22 | I/O | OV <sub>DD</sub> | DRV_PCI | | | IRQ3/S_FRAME | AE24 | I/O | OV <sub>DD</sub> | DRV_PCI | | | IRQ4/L_INT | A23 | I/O | OV <sub>DD</sub> | DRV_PCI | | | | I <sup>2</sup> C Co | ontrol Signals | I | | 1 | | SDA | AE20 | I/O | OV <sub>DD</sub> | DRV_STD_MEM | 10, 16 | | SCL | AF21 | I/O | OV <sub>DD</sub> | DRV_STD_MEM | 10, 16 | | | 1 | | 1 | | 1 | ## **Package Description** Table 17. MPC8245 Pinout Listing (continued) | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |-------------------------|-------------|--------------------|------------------|-----------------------------------|------------| | | DUA | RT Control Signals | 1 | | - | | SOUT1/PCI_CLK0 | AC25 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 13, 14 | | SIN1/PCI_CLK1 | AB25 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 13, 14, 26 | | SOUT2/RTS1/<br>PCI_CLK2 | AE26 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 13, 14 | | SIN2/CTS1/<br>PCI_CLK3 | AF25 | I | GV <sub>DD</sub> | DRV_MEM_CTRL | 13, 14, 26 | | | CI | ock-Out Signals | 1 | | 1 | | PCI_CLK0/SOUT1 | AC25 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 13, 14 | | PCI_CLK1/SIN1 | AB25 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 13, 14, 26 | | PCI_CLK2/RTS1/<br>SOUT2 | AE26 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 13, 14 | | PCI_CLK3/CTS1/<br>SIN2 | AF25 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 13, 14, 26 | | PCI_CLK4/DA3 | AF26 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 13, 14 | | PCI_SYNC_OUT | AD25 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | | | PCI_SYNC_IN | AB23 | Input | GV <sub>DD</sub> | _ | | | SDRAM_CLK [0:3] | D1 G1 G2 E1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL<br>or<br>DRV_MEM_CLK | 6, 21 | | SDRAM_SYNC_OUT | C1 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL<br>or<br>DRV_MEM_CLK | 21 | | SDRAM_SYNC_IN | H3 | Input | GV <sub>DD</sub> | _ | | | CKO/DA1 | B15 | Output | OV <sub>DD</sub> | DRV_STD_MEM | 14 | | OSC_IN | AD21 | Input | $OV_{DD}$ | _ | 19 | | | Misc | ellaneous Signals | | | | | HRST_CTRL | A20 | Input | OV <sub>DD</sub> | _ | 27 | | HRST_CPU | A19 | Input | OV <sub>DD</sub> | _ | 27 | | MCP | A17 | Output | OV <sub>DD</sub> | DRV_STD_MEM | 3, 4, 17 | | NMI | D16 | Input | OV <sub>DD</sub> | _ | | | SMI | A18 | Input | OV <sub>DD</sub> | _ | 10 | | SRESET/SDMA12 | B16 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | | TBEN/SDMA13 | B14 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Table 17. MPC8245 Pinout Listing (continued) | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|-----------------------|-------------| | QACK/DA0 | F2 | Output | OV <sub>DD</sub> | DRV_STD_MEM | 4, 14, 25 | | CHKSTOP_IN/<br>SDMA14 | D14 | I/O | GV <sub>DD</sub> | DRV_MEM_CTRL | 10, 14 | | TRIG_IN/RCS2 | AF20 | I/O | OV <sub>DD</sub> | _ | 10, 14 | | TRIG_OUT/RCS3 | AC18 | Output | GV <sub>DD</sub> | DRV_MEM_CTRL | 14 | | MAA[0:2] | AF2 AF1 AE1 | Output | GV <sub>DD</sub> | DRV_STD_MEM | 3, 4, 6 | | MIV | A16 | Output | OV <sub>DD</sub> | _ | 24 | | PMAA[0:1] | AD18 AF18 | Output | OV <sub>DD</sub> | DRV_STD_MEM | 3, 4, 6, 15 | | PMAA[2] | AE19 | Output | OV <sub>DD</sub> | DRV_STD_MEM | 4, 6, 15 | | | Test/Con | figuration Signals | 5 | | 1 | | PLL_CFG[0:4]/ A22 B19 A21 B18 B17 DA[10:6] | | I/O | $OV_DD$ | DRV_STD_MEM | 6, 14, 20 | | TEST0 | AD22 | Input | OV <sub>DD</sub> | _ | 1, 9 | | RTC | Y2 | Input | GV <sub>DD</sub> | _ | 11 | | TCK | AF22 | Input | OV <sub>DD</sub> | _ | 9, 12 | | TDI | AF23 | Input | OV <sub>DD</sub> | _ | 9, 12 | | TDO | AC21 | Output | $OV_{DD}$ | _ | 24 | | TMS | AE22 | Input | $OV_{DD}$ | _ | 9, 12 | | TRST | AE23 | Input | OV <sub>DD</sub> | _ | 9, 12 | | | Power an | d Ground Signals | 6 | | | | GND | AA2 AA23 AC12 AC15 AC24 AC3<br>AC6 AC9 AD11 AD14 AD16 AD19<br>AD23 AD4 AE18 AE2 AE21 AE25<br>B2 B25 B6 B9 C11 C13 C16 C23<br>C4 C8 D12 D15 D18 D21 D24 D3<br>F25 F4 H24 J25 J4 L24 L3 M23<br>M4 N24 P3 R23 R4 T24 T3 V2<br>V23 W3 | Ground | _ | _ | | | LV <sub>DD</sub> | AC20 AC23 D20 D23 G23 P23<br>Y23 | Reference<br>voltage<br>3.3 V, 5.0 V | LV <sub>DD</sub> | _ | | | GV <sub>DD</sub> | AB3 AB4 AC10 AC11 AC8 AD10<br>AD13 AD15 AD3 AD5 AD7 C10<br>C12 C3 C5 C7 D13 D5 D9 E3 G3<br>H4 K4 L4 N3 P4 R3 U3 V4 Y3 | Power for<br>memory drivers<br>3.3 V | GV <sub>DD</sub> | _ | | | $OV_{DD}$ | PCI/Stnd 3.3 V | OV <sub>DD</sub> | _ | | | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## **Package Description** Table 17. MPC8245 Pinout Listing (continued) | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |---------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-----------------------|-----------| | $V_{DD}$ | AA24 AC16 AC19 AD12 AD6 AD9<br>C15 C18 C21 D11 D8 F3 H23 J3<br>L23 M3 R24 T4 V24 W4 | Power for core<br>1.8/2.0 V | V <sub>DD</sub> | _ | 22 | | No Connect | D17 | _ | _ | _ | 23 | | $AV_DD$ | C17 | Power for PLL<br>(CPU core logic)<br>1.8/2.0 V | AV <sub>DD</sub> | _ | 22 | | AV <sub>DD</sub> 2 | AF24 | Power for PLL<br>(peripheral<br>logic)<br>1.8/2.0 V | AV <sub>DD</sub> 2 | _ | 22 | | | Debug/M | anufacturing Pins | <b>3</b> | | | | DA0/QACK | F2 | Output | $OV_{DD}$ | DRV_STD_MEM | 4, 10, 25 | | DA1/CKO | B15 | Output | $OV_{DD}$ | DRV_STD_MEM | 14 | | DA2 | C25 | Output | $OV_{DD}$ | DRV_PCI | 2 | | DA3/PCI_CLK4 | AF26 | Output | GV <sub>DD</sub> | DRV_PCI_CLK | 14 | | DA4/REQ4 | Y26 | I/O | $OV_{DD}$ | _ | 12, 14 | | DA5/GNT4 | W26 | Output | OV <sub>DD</sub> | DRV_PCI | 7, 15, 14 | | DA[10:6]/<br>PLL_CFG[0:4] | A22 B19 A21 B18 B17 | I/O | $OV_DD$ | DRV_STD_MEM | 6, 14, 20 | | DA[11] | AD26 | Output | $OV_{DD}$ | DRV_PCI | 2 | | DA[12:13] | AF17 AF19 | Output | $OV_{DD}$ | DRV_STD_MEM | 2, 6 | ## Table 17. MPC8245 Pinout Listing (continued) | Name | Pin Numbers | Туре | Power<br>Supply | Output<br>Driver Type | Notes | |-----------|-------------|--------|-----------------|-----------------------|-------| | DA[14:15] | F1 J2 | Output | $GV_DD$ | DRV_MEM_CTRL | 2, 6 | #### Notes: - 1. Place a pull-up resistor of 120 $\Omega$ or less on the $\overline{\text{TEST0}}$ pin. - 2. Treat these pins as no connects (NC) unless debug address functionality is used. - 3. This pin has an internal pull-up resistor that is enabled only in the reset state. The value of the internal pull-up resistor is not guaranteed but is sufficient to ensure that a logic 1 is read into configuration bits during reset if the signal is left unterminated. - 4. This pin is a reset configuration pin. - 5. DL[0] is a reset configuration pin with an internal pull-up resistor that is enabled only in the reset state. The value of the internal pull-up resistor is not guaranteed but is sufficient to ensure that a logic 1 is read into configuration bits during reset. - 6. Multi-pin signals such as AD[31:0] and MDL[0:31] have their physical package pin numbers listed in an order corresponding to the signal names. Example: AD0 is on pin C22, AD1 is on pin D22, ..., AD31 is on pin V25. - 7. GNT4 is a reset configuration pin with an internal pull-up resistor that is enabled only in the reset state. - 8. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this PCI control pin to LV<sub>DD</sub>. - 9. $V_{IH}$ and $V_{IL}$ for these signals are the same as the PCI $V_{IH}$ and $V_{IL}$ entries in Table 3. - 10. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>. - 11. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to GV<sub>DD</sub>. - 12. This pin has an internal pull-up resistor that is enabled at all times. The value of the internal pull-up resistor is not guaranteed but is sufficient to prevent unused inputs from floating. - 13. An external PCI clocking source or fan-out buffer may be required for the MPC8245 DUART functionality since PCI\_CLK[0:3] are not available in DUART mode. Only PCI\_CLK4 is available in DUART mode. - 14. This pin is a multiplexed signal and appears more than once in this table. - 15. This pin is affected by the programmable PCI\_HOLD\_DEL parameter. - 16. This pin is an open-drain signal. - 17. This pin can be programmed as driven (default) or as open-drain (in MIOCR 1). - 18. This pin is a sustained three-state pin as defined by the PCI Local Bus Specification. - 19. OSC IN uses the 3.3-V PCI interface driver, which is 5-V tolerant. See Table 2 for details. - 20. PLL\_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST\_CTRL and HRST\_CPU in order to be latched. - 21. SDRAM\_CLK[0:3] and SDRAM\_SYNC\_OUT signals use DRV\_MEM\_CTRL for chip Rev 1.1 (A). These signals use DRV\_MEM\_CLK for chip Rev 1.2 (B). - 22. The 266- and 300-MHz part offerings can run at a source voltage of 1.8 $\pm$ 100 mV or 2.0 $\pm$ 100 mV. Source voltage should be 2.0 $\pm$ 100 mV for 333- and 350-MHz parts. - 23. This pin is LAVDD on the MPC8240. It is an NC on the MPC8245, which should not pose a problem when an MPC8240 is replaced with an MPC8245. - 24. The driver capability of this pin is hardwired to 40 $\Omega$ and cannot be changed. - 25. A weak pull-up resistor (2–10 $k\Omega$ ) should be placed on this pin to OV<sub>DD</sub> so that a 1 can be detected at reset if an external memory clock is not used and PLL[0:4] does not select a half-clock frequency ratio. - 26. Typically, the serial port has sufficient drivers in the RS232 transceiver to drive the CTS pin actively as an input. No pullups are needed in this case. - 27. HRST\_CPU/HRST\_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM\_SYNC\_IN clock cycle for the device to be in the nonreset state ## **PLL Configurations** 6 The internal PLLs are configured by the PLL\_CFG[0:4] signals. For a given PCI\_SYNC\_IN (PCI bus) frequency, the PLL configuration signals set both the peripheral logic/memory bus PLL (VCO) frequency of operation for the PCI-to-memory frequency multiplying and the MPC603e CPU PLL (VCO) frequency of operation for memory-to-CPU frequency multiplying. The PLL configurations are shown in Table 18 and Table 19. Table 18. PLL Configurations (266- and 300-MHz Parts) | | | 20 | 66-MHz Part | 9 | 300-MHz Part <sup>9</sup> | | | Multipliers | | |------------|-----------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Ref. No. | PLL_CFG<br>[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | 0 | 00000 <sup>12</sup> | 25–35 <sup>5</sup> | 75–105 | 188–263 | 25–40 <sup>5,7</sup> | 75–120 | 188–300 | 3 (2) | 2.5 (2) | | 1 | 00001 <sup>12</sup> | 25–29 <sup>5</sup> | 75–88 | 225–264 | 25–33 <sup>5</sup> | 75–99 | 225–297 | 3 (2) | 3 (2) | | 2 | 00010 <sup>11</sup> | 50 <sup>18</sup> –59 <sup>5,7</sup> | 50–59 | 225–266 | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 225–297 | 1 (4) | 4.5 (2) | | 3 | 00011 <sup>11,14</sup> | 50 <sup>17</sup> –66 <sup>1</sup> | 50–66 | 100–133 | 50 <sup>17</sup> –66 <sup>1</sup> | 50–66 | 100–133 | 1 (Bypass) | 2 (4) | | 4 | 00100 <sup>12</sup> | 25–46 <sup>4</sup> | 50–92 | 100–184 | 25–46 <sup>4</sup> | 50–92 | 100–184 | 2 (4) | 2 (4) | | 6 | 00110 <sup>15</sup> | Bypass | | | Bypass | | | Bypass | | | 7<br>Rev B | 00111 <sup>14</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 1 (Bypass) | 3 (2) | | 7<br>Rev D | 00111 <sup>14</sup> | | | | Not av | ailable | | | | | 8 | 01000 <sup>12</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 1 (4) | 3 (2) | | 9 | 01001 <sup>12</sup> | 45 <sup>6</sup> –66 <sup>1</sup> | 90–132 | 180–264 | 45 <sup>6</sup> –66 <sup>1</sup> | 90–132 | 180–264 | 2 (2) | 2 (2) | | Α | 01010 <sup>12</sup> | 25–29 <sup>5</sup> | 50–58 | 225–261 | 25–33 <sup>5</sup> | 50–66 | 225–297 | 2 (4) | 4.5 (2) | | В | 01011 <sup>12</sup> | 45 <sup>3</sup> –59 <sup>5</sup> | 68–88 | 204–264 | 45 <sup>3</sup> –66 <sup>1</sup> | 68–99 | 204–297 | 1.5 (2) | 3 (2) | | С | 01100 <sup>12</sup> | 36 <sup>6</sup> –46 <sup>4</sup> | 72–92 | 180–230 | 36 <sup>6</sup> –46 <sup>4</sup> | 72–92 | 180–230 | 2 (4) | 2.5 (2) | | D | 01101 <sup>12</sup> | 45 <sup>3</sup> –50 <sup>5</sup> | 68–75 | 238–263 | 45 <sup>3</sup> –57 <sup>5</sup> | 68–85 | 238–298 | 1.5 (2) | 3.5 (2) | | Е | 01110 <sup>12</sup> | 30 <sup>6</sup> –44 <sup>5</sup> | 60–88 | 180–264 | 30 <sup>6</sup> –46 <sup>4</sup> | 60–92 | 180–276 | 2 (4) | 3 (2) | | F | 01111 <sup>12</sup> | 25 <sup>5</sup> | 75 | 263 | 25–28 <sup>5</sup> | 75–85 | 263–298 | 3 (2) | 3.5 (2) | | 10 | 10000 <sup>12</sup> | 30 <sup>6</sup> -44 <sup>2,5</sup> | 90–132 | 180–264 | 30 <sup>6</sup> –44 <sup>2</sup> | 90–132 | 180–264 | 3 (2) | 2 (2) | | 11 | 10001 <sup>12</sup> | 25–26 <sup>5,7</sup> | 100–106 | 250–266 | 25–29 <sup>2</sup> | 100–116 | 250–290 | 4 (2) | 2.5 (2) | | 12 | 10010 <sup>12</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 90–99 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 90–99 | 180–198 | 1.5 (2) | 2 (2) | Table 18. PLL Configurations (266- and 300-MHz Parts) (continued) | | | 2 | 66-MHz Part | 9 | 30 | 300-MHz Part <sup>9</sup> | | | Multipliers | | | |-------------|-----------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--|--| | Ref. No. | PLL_CFG<br>[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | | | 13 | 10011 <sup>12</sup> | | Not available | | 25 <sup>2,7</sup> | 100 | 300 | 4 (2) | 3 (2) | | | | 14 | 10100 <sup>12</sup> | 26 <sup>6</sup> –38 <sup>5</sup> | 52–76 | 182–266 | 26 <sup>6</sup> –42 <sup>5</sup> | 52-84 | 182–294 | 2 (4) | 3.5 (2) | | | | 15 | 10101 <sup>12</sup> | Not available | | | 27 <sup>3</sup> –30 <sup>5,7</sup> | 68–75 | 272–300 | 2.5 (2) | 4 (2) | | | | 16 | 10110 <sup>12</sup> | 25–33 <sup>5</sup> | 50–66 | 200–264 | 25–37 <sup>5</sup> | 50–74 | 200–296 | 2 (4) | 4 (2) | | | | 17 | 10111 <sup>12</sup> | 25–33 <sup>5</sup> | 100–132 | 200–264 | 25–33 <sup>2</sup> | 100–132 | 200–264 | 4 (2) | 2 (2) | | | | 18 | 11000 <sup>12</sup> | 27 <sup>3</sup> –35 <sup>5</sup> | 68–88 | 204–264 | 27 <sup>3</sup> –40 <sup>5,7</sup> | 68–100 | 204–300 | 2.5 (2) | 3 (2) | | | | 19 | 11001 <sup>12</sup> | 36 <sup>6</sup> –53 <sup>5</sup> | 72–106 | 180–265 | 36 <sup>6</sup> –59 <sup>2</sup> | 72–118 | 180–295 | 2 (2) | 2.5 (2) | | | | 1A | 11010 <sup>12</sup> | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 200–264 | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 200–264 | 1 (4) | 4 (2) | | | | 1B | 11011 <sup>12</sup> | 34 <sup>3</sup> –44 <sup>5</sup> | 68–88 | 204–264 | 34 <sup>3</sup> –50 <sup>5,7</sup> | 68–100 | 204–300 | 2 (2) | 3 (2) | | | | 1C | 11100 <sup>12</sup> | 44 <sup>3</sup> –59 <sup>5</sup> | 66–88 | 198–264 | 44 <sup>3</sup> –66 <sup>1</sup> | 66–99 | 198–297 | 1.5 (2) | 3 (2) | | | | 1D | 11101 <sup>12</sup> | 48 <sup>6</sup> –66 <sup>1</sup> | 72–99 | 180–248 | 48 <sup>6</sup> –66 <sup>1</sup> | 72–99 | 180–248 | 1.5 (2) | 2.5 (2) | | | | 1E<br>Rev B | 11110 <sup>8</sup> | Not usable | | | Not usable | | | Off | Off | | | | 1E<br>Rev D | 11110 | 33 <sup>3</sup> –38 <sup>5</sup> | 66–76 | 231–266 | 33 <sup>3</sup> –42 <sup>5</sup> | 66–84 | 231–294 | 2(2) | 3.5(2) | | | Table 18. PLL Configurations (266- and 300-MHz Parts) (continued) | | | 20 | 266-MHz Part <sup>9</sup> 300-MHz Part <sup>9</sup> | | Multipliers | | | | | |----------|-----------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Ref. No. | PLL_CFG<br>[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/<br>MemBus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | 1F | 11111 <sup>8</sup> | Not usable | | | Not usable | | | Off | Off | ## Notes: - 1. Limited by the maximum PCI input frequency (66 MHz). - 2 Limited by the maximum system memory interface operating frequency (100 MHz @ 300 MHz CPU). - 3. Limited by the minimum memory VCO frequency (133 MHz). - 4. Limited due to the maximum memory VCO frequency (372 MHz). - 5. Limited by the maximum CPU operating frequency. - 6. Limited by the minimum CPU VCO frequency (360 MHz). - 7. Limited by the maximum CPU VCO frequency (maximum marked CPU speed X 2). - 8. In clock-off mode, no clocking occurs inside the MPC8245, regardless of the PCI\_SYNC\_IN input. - 9. Range values are rounded down to the nearest whole number (decimal place accuracy removed). - 10. PLL\_CFG[0:4] settings not listed are reserved. - 11. Multiplier ratios for this PLL\_CFG[0:4] setting differ from the MPC8240 and are not backward-compatible. - 12. PCI\_SYNC\_IN range for this PLL\_CFG[0:4] setting differs from or does not exist on the MPC8240 and may not be fully backward-compatible. - 13. Bits 7–4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value. - 14. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode. - 15. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation, and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode. - 16. Limited by the maximum system memory interface operating frequency (133 MHz @ 266 MHz CPU). - 17. Limited by the minimum CPU operating frequency (100 MHz). - 18. Limited by the minimum memory bus frequency (50 MHz). Table 19. PLL Configurations (333- and 350-MHz Parts) | | | 33 | 33 MHz Part <sup>9</sup> | ) | 350 MHz Part <sup>9</sup> | | | | Multipliers | | |-----|-----------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--| | Ref | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | | 0 | 00000 <sup>12</sup> | 25–44 <sup>16</sup> | 75–132 | 188–330 | 25–44 <sup>16</sup> | 75–132 | 188–330 | 3 (2) | 2.5 (2) | | | 1 | 00001 <sup>12</sup> | 25–37 <sup>5,7</sup> | 75–111 | 225–333 | 25–38 <sup>5</sup> | 75–114 | 225–342 | 3 (2) | 3 (2) | | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Table 19. PLL Configurations (333- and 350-MHz Parts) (continued) | | | 33 | 33 MHz Part <sup>9</sup> | ) | 35 | 50 MHz Part <sup>9</sup> | ) | Multipliers | | |------------|-----------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Ref | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | 2 | 00010 <sup>11</sup> | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 225–297 | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 225–297 | 1 (4) | 4.5 (2) | | 3 | 00011 <sup>11,14</sup> | 50 <sup>17</sup> –66 <sup>1</sup> | 50–66 | 100–133 | 50 <sup>17</sup> –66 <sup>1</sup> | 50–66 | 100–133 | 1 (Bypass) | 2 (4) | | 4 | 00100 <sup>12</sup> | 25–46 <sup>4</sup> | 50–92 | 100-184 | 25–46 <sup>4</sup> | 50–92 | 100–184 | 2 (4) | 2 (4) | | 6 | 00110 <sup>15</sup> | | Bypass | | | Bypass | | Вура | iss | | 7<br>Rev B | 00111 <sup>14</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 1 (Bypass) | 3 (2) | | 7<br>Rev D | 00111 <sup>14</sup> | 1 | Not available | | 25 | 100 | 350 | 4(2) | 3.5(2) | | 8 | 01000 <sup>12</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 60–66 | 180–198 | 1 (4) | 3 (2) | | 9 | 01001 <sup>12</sup> | 45 <sup>6</sup> –66 <sup>1</sup> | 90–132 | 180–264 | 45 <sup>6</sup> –66 <sup>1</sup> | 90–132 | 180–264 | 2 (2) | 2 (2) | | Α | 01010 <sup>12</sup> | 25–37 <sup>5,7</sup> | 50–74 | 225–333 | 25–38 <sup>5</sup> | 50–76 | 225–342 | 2 (4) | 4.5 (2) | | В | 01011 <sup>12</sup> | 45 <sup>3</sup> –66 <sup>1</sup> | 68–99 | 204–297 | 45 <sup>3</sup> –66 <sup>1</sup> | 68–99 | 204–297 | 1.5 (2) | 3 (2) | | С | 01100 <sup>12</sup> | 36 <sup>6</sup> –46 <sup>4</sup> | 72–92 | 180–230 | 36 <sup>6</sup> –46 <sup>4</sup> | 72–92 | 180–230 | 2 (4) | 2.5 (2) | | D | 01101 <sup>12</sup> | 45 <sup>3</sup> –63 <sup>5,7</sup> | 68–95 | 238–333 | 45 <sup>3</sup> –66 <sup>1</sup> | 68–99 | 238–347 | 1.5 (2) | 3.5 (2) | | Е | 01110 <sup>12</sup> | 30 <sup>6</sup> –46 <sup>4</sup> | 60–92 | 180–276 | 30 <sup>6</sup> –46 <sup>4</sup> | 60–92 | 180–276 | 2 (4) | 3 (2) | | F | 01111 <sup>12</sup> | 25–31 <sup>5</sup> | 75–93 | 263–326 | 25–33 <sup>5</sup> | 75–99 | 263–347 | 3 (2) | 3.5 (2) | | 10 | 10000 <sup>12</sup> | 30 <sup>6</sup> –44 <sup>2</sup> | 90–132 | 180–264 | 30 <sup>6</sup> –44 <sup>2</sup> | 90–132 | 180–264 | 3 (2) | 2 (2) | | 11 | 10001 <sup>12</sup> | 25–33 <sup>2,16</sup> | 100–132 | 250-330 | 25–33 <sup>2,16</sup> | 100–132 | 250–330 | 4 (2) | 2.5 (2) | | 12 | 10010 <sup>12</sup> | 60 <sup>6</sup> –66 <sup>1</sup> | 90–99 | 180–198 | 60 <sup>6</sup> –66 <sup>1</sup> | 90–99 | 180–198 | 1.5 (2) | 2 (2) | | 13 | 10011 <sup>12</sup> | 25–27 <sup>5</sup> | 100–108 | 300–324 | 25–29 <sup>5</sup> | 100–116 | 300–348 | 4 (2) | 3 (2) | | 14 | 10100 <sup>12</sup> | 26 <sup>6</sup> –47 <sup>4</sup> | 52–94 | 182–329 | 26 <sup>6</sup> –47 <sup>4</sup> | 52–94 | 182–329 | 2 (4) | 3.5 (2) | | 15 | 10101 <sup>12</sup> | 27 <sup>3</sup> –33 <sup>5</sup> | 68–83 | 272–332 | 27 <sup>3</sup> –34 <sup>5</sup> | 68–85 | 272–340 | 2.5 (2) | 4 (2) | | 16 | 10110 <sup>12</sup> | 25–41 <sup>5</sup> | 50–82 | 200–328 | 25–43 <sup>5</sup> | 50–86 | 200–344 | 2 (4) | 4 (2) | | 17 | 10111 <sup>12</sup> | 25–33 <sup>2</sup> | 100–132 | 200–264 | 25–33 <sup>2</sup> | 100–132 | 200–264 | 4 (2) | 2 (2) | | 18 | 11000 <sup>12</sup> | 27 <sup>3</sup> –44 <sup>5</sup> | 68–110 | 204–330 | 27 <sup>3</sup> –46 <sup>5</sup> | 68–115 | 204–345 | 2.5 (2) | 3 (2) | | 19 | 11001 <sup>12</sup> | 36 <sup>6</sup> –66 <sup>1</sup> | 72–132 | 180–330 | 36 <sup>6</sup> –66 <sup>1</sup> | 72–132 | 180–330 | 2 (2) | 2.5 (2) | | 1A | 11010 <sup>12</sup> | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 200–264 | 50 <sup>18</sup> –66 <sup>1</sup> | 50–66 | 200–264 | 1 (4) | 4 (2) | | 1B | 11011 <sup>12</sup> | 34 <sup>3</sup> –55 <sup>5</sup> | 68–110 | 204–330 | 34 <sup>3</sup> –58 <sup>5</sup> | 68–116 | 204–348 | 2 (2) | 3 (2) | | 1C | 11100 <sup>12</sup> | 44 <sup>3</sup> –66 <sup>1</sup> | 66–99 | 198–297 | 44 <sup>3</sup> –66 <sup>1</sup> | 66–99 | 198–297 | 1.5 (2) | 3 (2) | | 1D | 11101 <sup>12</sup> | 48 <sup>6</sup> –66 <sup>1</sup> | 72–99 | 180–248 | 48 <sup>6</sup> –66 <sup>1</sup> | 72–99 | 180–248 | 1.5 (2) | 2.5(2) | Table 19. PLL Configurations (333- and 350-MHz Parts) (continued) | | | 333 MHz Part <sup>9</sup> | | | 350 MHz Part <sup>9</sup> | | | Multipliers | | |-------------|-----------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Ref | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph<br>Logic/Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem<br>VCO) | Mem-to-<br>CPU<br>(CPU<br>VCO) | | 1E<br>Rev B | 11110 <sup>8</sup> | | Not usable | | | Not usable | | | Off | | 1E<br>Rev D | 11110 | 33 <sup>3</sup> –47 <sup>5</sup> | 66–94 | 231–329 | 33 <sup>3</sup> –50 <sup>2,5,7</sup> | 66–100 | 231–350 | 2(2) | 3.5(2) | | 1F | 11111 <sup>8</sup> | Not usable | | | Not usable | | | Off | Off | #### Notes: - 1. Limited by the maximum PCI input frequency (66 MHz). - 2. Limited by the maximum system memory interface operating frequency (100 MHz @ 350 MHz CPU). - 3. Limited by the minimum memory VCO frequency (132 MHz). - 4. Limited due to the maximum memory VCO frequency (372 MHz). - 5. Limited by the maximum CPU operating frequency. - 6. Limited by the minimum CPU VCO frequency (360 MHz). - 7. Limited by the maximum CPU VCO frequency (Maximum marked CPU speed X 2). - 8. In clock-off mode, no clocking occurs inside the MPC8245, regardless of the PCI\_SYNC\_IN input. - 9. Range values are rounded down to the nearest whole number (decimal place accuracy removed). - PLL\_CFG[0:4] settings not listed are reserved. - 11. Multiplier ratios for this PLL\_CFG[0:4] setting differ from or do not exist on the MPC8240 and are not backward-compatible. - 12. PCI\_SYNC\_IN range for this PLL\_CFG[0:4] setting differs from the MPC8240 and may not be fully backward-compatible. - 13. Bits 7–4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value. - 14. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode. - 15. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation, and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode. - 16. Limited by the maximum system memory interface operating frequency (133 MHz @ 333 MHz CPU). - 17. Limited by the minimum CPU operating frequency (100 MHz). - 18. Limited by the minimum memory bus frequency (50 MHz). 45 # 7 System Design This section provides electrical and thermal design recommendations for successful application of the MPC8245. # 7.1 PLL Power Supply Filtering The $AV_{DD}$ and $AV_{DD}2$ power signals on the MPC8245 provide power to the peripheral logic/memory bus PLL and the MPC603e processor PLL. To ensure stability of the internal clocks, the power supplied to the $AV_{DD}$ and $AV_{DD}2$ input signals should be filtered of any noise in the 500-kHz to 10-MHz resonant frequency range of the PLLs. Two separate circuits similar to the one shown in Figure 27 using surface mount capacitors with minimum effective series inductance (ESL) is recommended for $AV_{DD}$ and $AV_{DD}2$ power signal pins. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), using multiple small capacitors of equal value is recommended over using multiple values. Place the circuits as closely as possible to the respective input signal pins to minimize noise coupled from nearby circuits. Routing from the capacitors to the input signal pins should be as direct as possible with minimal inductance of vias. Figure 27. PLL Power Supply Filter Circuit # 7.2 Decoupling Recommendations Due to its dynamic power management feature, large address and data buses, and high operating frequencies, the MPC8245 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8245 system, and the MPC8245 itself requires a clean, tightly regulated source of power. Therefore, place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $IV_{DD}$ pin. These decoupling capacitors should receive their power from dedicated power planes in the PCB, with short traces to minimize inductance. These capacitors should have a value of 0.1 $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603, oriented such that connections are made along the length of the part. In addition, several bulk storage capacitors should be distributed around the PCB, feeding the $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should be distributed around the PCB, feeding the $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should be about a smaller chip capacitors. # 7.3 Connection Recommendations To ensure reliable operation, connect unused inputs to an appropriate signal level. Tie unused active-low inputs to OV<sub>DD</sub>. Connect unused active-high inputs tie to GND. All NC signals must remain unconnected. Power and ground connections must be made to all external V<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, LV<sub>DD</sub>, and GND pins. The PCI\_SYNC\_OUT signal is to be routed halfway out to the PCI devices and returned to the PCI\_SYNC\_IN input of the MPC8245. The SDRAM\_SYNC\_OUT signal is to be routed halfway out to the SDRAM devices and then returned to the SDRAM\_SYNC\_IN input of the MPC8245. The trace length can be used to skew or adjust the timing window as needed. See the Tundra *Tsi107*<sup>TM</sup> *Design Guide* (AN1849) and Freescale application notes AN2164, *MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1* and AN2746, *MPC8245/MPC8241 Memory Clock Design Guidelines: Part 2* for details. Note that there is an SDRAM\_SYNC\_IN to PCI\_SYNC\_IN time requirement (refer to Table 10 for the input AC timing specifications). # 7.4 Pull-Up/Pull-Down Resistor Requirements The data bus input receivers are normally turned off when no read operation is in progress; therefore, they do not require pull-up resistors on the bus. The data bus signals are: MDH[0:31], MDL[0:31], and PAR[0:7]. If the 32-bit data bus mode is selected, the input receivers of the unused data and parity bits (MDL[0:31] and PAR[4:7]) are disabled, and their outputs drive logic zeros when they would otherwise normally be driven. For this mode, these pins do not require pull-up resistors and should be left unconnected to minimize possible output switching. The $\overline{TEST0}$ pin requires a pull-up resistor of 120 $\Omega$ or less connected to $OV_{DD}$ . RTC should have weak pull-up resistors (2–10 k $\Omega$ ) connected to GV<sub>DD</sub>. The following signals should be pulled up to $OV_{DD}$ with weak pull-up resistors (2–10 k $\Omega$ ): SDA, SCL, $\overline{SMI}$ , $\overline{SRESET/SDMA12}$ , $\overline{TBEN/SDMA13}$ , $\overline{CHKSTOP_IN/SDMA14}$ , $\overline{TRIG_IN/RCS2}$ , $\overline{INTA}$ , $\overline{QACK/DA0}$ and $\overline{DRDY}$ . Note that $\overline{QACK/DA0}$ should be left without a pull-up resistor only if an external clock is used because this signal enables internal clock flipping logic when it is low on reset, which is necessary when the PLL[0:4] signals select a half-clock frequency ratio and an external PLL is used to drive the SDRAM device. It is recommended that the following PCI control signals be pulled up to $LV_{DD}$ (the clamping voltage) with weak pull-up resistors (2–10 k $\Omega$ ): $\overline{DEVSEL}$ , $\overline{FRAME}$ , $\overline{IRDY}$ , $\overline{LOCK}$ , $\overline{PERR}$ , $\overline{SERR}$ , $\overline{STOP}$ , and $\overline{TRDY}$ . The resistor values may need to be adjusted stronger to reduce induced noise on specific board designs. The following pins have internal pull-up resistors enabled at all times: $\overline{REQ}[3:0]$ , $\overline{REQ4}/DA4$ , TCK, TDI, TMS, and $\overline{TRST}$ . See Table 17. The following pins have internal pull-up resistors enabled only while device is in the reset state: GNT4/DA5, MDL0, FOE, RCS0, SDRAS, SDCAS, CKE, AS, MCP, MAA[0:2], and PMAA[0:2]. See Table 17. The following pins are reset configuration pins: <u>GNT4/DA5</u>, MDL[0], <u>FOE</u>, <u>RCS0</u>, CKE, <u>AS</u>, <u>MCP</u>, QACK/DA0, MAA[0:2], PMAA[0:2], SDMA[1:0], MDH[16:31], and PLL\_CFG[0:4]/DA[10:15]. These pins are sampled during reset to configure the device. The PLL\_CFG[0:4] signals are sampled a few clocks after the negation of HRST\_CPU and HRST\_CTRL. Reset configuration pins should be tied to GND via $1-k\Omega$ pull-down resistors to ensure a logic 0 level is read into the configuration bits during reset if the default logic 1 level is not desired. Any other unused active low input pins should be tied to a logic-one level through weak pull-up resistors $(2-10 \text{ k}\Omega)$ to the appropriate power supply listed in Table 17. Unused active high input pins should be tied to GND through weak pull-down resistors (2–10 k $\Omega$ ). #### 7.5 PCI Reference Voltage—LV<sub>DD</sub> The MPC8245 PCI reference voltage (LV<sub>DD</sub>) pins should be connected to a $3.3 \pm 0.3$ V power supply if interfacing the MPC8245 into a 3.3-V PCI bus system. Similarly, the LV<sub>DD</sub> pins should be connected to a $5.0 \text{ V} \pm 5\%$ power supply if interfacing the MPC8245 into a 5-V PCI bus system. For either reference voltage, the MPC8245 always performs 3.3-V signaling as described in the PCI Local Bus Specification (Rev. 2.2). The MPC8245 tolerates 5-V signals when interfaced into a 5-V PCI bus system. #### 7.6 MPC8245 Compatibility with MPC8240 The MPC8245 AC timing specifications are backward-compatible with those of the MPC8240, except for the requirements of item 11 in Table 10. Timing adjustments are needed as specified for T<sub>os</sub> (SDRAM\_SYNC\_IN to sys\_logic\_clk offset) time requirements. The MPC8245 does not support the SDRAM flow-through memory interface. The nominal core V<sub>DD</sub> power supply changes from 2.5 V on the MPC8240 to 1.8/2.0 V on the MPC8245. See Table 2. For example, the MPC8245 PLL CFG[0:4] setting 0x02 (0b00010) has a different PCI-to-Mem and Mem-to-CPU multiplier ratio than the same setting on the MPC8240, so it is not backward-compatible. See Table 18. Most of the MPC8240 PLL CFG[0:4] settings are subsets of the PCI SYNC IN input frequency range accepted by the MPC8245. However, the parts are not fully backward-compatible since the ranges of the two parts do not always match. Modes 0x8 and 0x18 of the MPC8245 are not compatible with settings 0x8 and 0x18 on the MPC8240. See Table 18 and Table 19. Two reset configuration signals on the MPC8245 are not used as reset configuration signals on the MPC8240: SDMA0 and SDMA1. The SDMA0 reset configuration pin selects between the MPC8245 DUART and the MPC8240 backward-compatible mode PCI CLK[0:4] functionality on these multiplexed signals. The default state (logic 1) of SDMA0 selects the MPC8240 backward-compatible mode of PCI CLK[0:4] functionality while a logic 0 state on the SDMA0 signal selects DUART functionality. In DUART mode, four of the five PCI clocks, PCI\_CLK[0:3], are not available. The SDMA1 reset configuration pin selects between MPC8245 extended ROM functionality and MPC8240 backward-compatible functionality on the multiplexed signals: TBEN, CHKSTOP\_IN, MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Freescale Semiconductor 47 ## **System Design** SRESET, TRIG\_IN, and TRIG\_OUT. The default state (logic 1) of SDMA1 selects the MPC8240 backward-compatible mode functionality, while a logic 0 state on the SDMA1 signal selects extended ROM functionality. In extended ROM mode, the TBEN, CHKSTOP\_IN, SRESET, TRIG\_IN, and TRIG\_OUT functionalities are not available. The driver names and pin capability of the MPC8245 and the MPC8240 differ slightly. Refer to the drive capability table (for the ODCR register at 0x73) in the MPC8240 Integrated Processor Hardware Specifications and Table 4. The programmable PCI output valid and output hold feature controlled by bits in the power management configuration register 2 (PMCR2) <0x72> differs slightly in the MPC8245. For the MPC8240, three bits, PMCR2[6:4] = PCI\_HOLD\_DEL, are used to select 1 of 8 possible PCI output timing configurations. PMCR2[6:5] are software-controllable but are initially set by the reset configuration state of the $\overline{\text{MCP}}$ and CKE signals, respectively. Software can change PMCR2[4]. The default configuration for PMCR2[6:4] = 0b110 since the $\overline{\text{MCP}}$ and CKE signals have internal pull-up resistors, but this default configuration does not select 33- or 66-MHz PCI operation output timing parameters for the MPC8240. Software makes this selection. For the MPC8245, only two bits in the power management configuration register 2 (PMCR2), PMCR2[5:4] = PCI\_HOLD\_DEL, control the variable PCI output timing. PMCR2[5:4] are software controllable but are initially set by the inverted reset configuration state of the $\overline{\text{MCP}}$ and CKE signals, respectively. The default configuration for PMCR2[5:4] = 0b00 since the $\overline{\text{MCP}}$ and CKE signals have internal pull-up resistors and the values from these signals are inverted; this default configuration selects 66-MHz PCI operation output timing parameters. There are four programmable PCI output timing configurations on the MPC8245. See Table 11. Voltage sequencing requirements for the MPC8245 are similar to those for the MPC8240, with two exceptions in the MPC8245. In the MPC8245, the non-PCI input voltages ( $V_{in}$ ) must not be greater than $GV_{DD}$ or $OV_{DD}$ by more than 0.6 V at all times, including during power-on reset (see Caution 5 in Table 2). Second, $LV_{DD}$ must not exceed $OV_{DD}$ by more than 3.0 V at any time, including during power-on reset (see Caution 10 in Table 2); the allowable separation between $LV_{DD}$ and $OV_{DD}$ is 3.6 V for the MPC8240. There is no LAV<sub>DD</sub> input voltage supply signal on the MPC8245 since the SDRAM clock delay-locked loop (DLL) has power supplied internally. Signal D17 should be treated as a NC for the MPC8245. Application note AN2128 highlights the differences between the MPC8240 and the MPC8245. # 7.7 JTAG Configuration Signals Boundary scan testing is enabled through the JTAG interface signals. The $\overline{TRST}$ signal is optional in the IEEE 1149.1 specification but is provided on all processors that implement the Power Architecture technology. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, more reliable power-on reset performance can be obtained if the $\overline{TRST}$ signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying $\overline{TRST}$ to $\overline{HRESET}$ is not practical. The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG, with additional status monitoring signals. The COP port must independently assert HRESET or TRST to control the processor. If the target system has independent MPC8245 Integrated Processor Hardware Specifications, Rev. 9 reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 28 allows the COP port to independently assert $\overline{\text{HRESET}}$ or $\overline{\text{TRST}}$ , while ensuring that the target can drive $\overline{\text{HRESET}}$ as well. If the JTAG interface and COP header will not be used, $\overline{\text{TRST}}$ should be tied to $\overline{\text{HRESET}}$ through a 0- $\Omega$ isolation resistor so that it is asserted when the system reset signal ( $\overline{\text{HRESET}}$ ) is asserted, ensuring that the JTAG scan chain is initialized during power-on. Although Freescale recommends that the COP header be designed into the system as shown in Figure 28, if this is not possible, the isolation resistor will allow future access to $\overline{\text{TRST}}$ in the case where a JTAG interface may need to be wired onto the system in debug situations. The COP interface has a standard header for connection to the target system based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). Typically, pin 14 is removed as a connector key. There is no standardized way to number the COP header shown in Figure 28. Consequently, different emulator vendors number the pins differently. Some pins are numbered top-to-bottom and left-to-right while others use left-to-right then top-to-bottom and still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 28 is common to all known emulators. ## Note: - <sup>1</sup> QACK is an output and is not required at the COP header for emulation. - <sup>2</sup> RUN/STOP normally found on pin 5 of the COP header is not implemented on the MPC8245. Connect pin 5 of the COP header to OV<sub>DD</sub> with a 1-k $\Omega$ pull-up resistor. - $^3$ CKSTP\_OUT normally on pin 15 of the COP header is not implemented on the MPC8245. Connect pin 15 of the COP header to OV<sub>DD</sub> with a 10-k $\Omega$ pull-up resistor. - <sup>4</sup> Pin 14 is not physically present on the COP header. - <sup>5</sup> SRESET functions as output SDMA12 in extended ROM mode. - <sup>6</sup> CHKSTOP\_IN functions as output SDMA14 in extended ROM mode. - <sup>7</sup> The COP port and target board should be able to independently assert HRESET and TRST to the processor to control the processor as shown. - 8 If the JTAG interface is implemented, connect HRESET from the target source to TRST from the COP header through an AND gate to TRST of the part. If the JTAG interface is not implemented, connect HRESET from the target source to TRST of the part through a 0-Ω isolation resistor. Figure 28. COP Connector Diagram MPC8245 Integrated Processor Hardware Specifications, Rev. 9 # 7.8 Thermal Management This section provides thermal management information for the tape ball grid array (TBGA) package for air-cooled applications. Depending on the application environment and the operating frequency, heat sinks may be required to maintain junction temperature within specifications. Proper thermal control design primarily depends on the system-level design: the heat sink, airflow, and thermal interface material. To reduce the die-junction temperature, heat sinks can be attached to the package by several methods: adhesive, spring clip to holes in the printed-circuit board or package, or mounting clip and screw assembly. Figure 29 displays a package-exploded cross-sectional view of a TBGA package with several heat sink options. Figure 29. Package-Exploded Cross-Sectional View with Several Heat Sink Options Figure 30 depicts the die junction-to-ambient thermal resistance for four typical cases: - A heat sink is not attached to the TBGA package, and there exists high board-level thermal loading from adjacent components. - A heat sink is not attached to the TBGA package, and there is low board-level thermal loading from adjacent components. - A heat sink (for example, ChipCoolers) is attached to the TBGA package, and there is high board-level thermal loading from adjacent components. - A heat sink (for example, ChipCoolers) is attached to the TBGA package, and there is low board-level thermal loading from adjacent components. Figure 30. Die Junction-to-Ambient Resistance The board designer can choose between several types of heat sinks to place on the MPC8245. Several commercially-available heat sinks for the MPC8245 are provided by the following vendors: Aavid Thermalloy 603-224-9988 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com Alpha Novatech 408-749-7601 473 Sapena Ct. #15 Santa Clara, CA 95054 Internet: www.alphanovatech.com International Electronic Research Corporation (IERC) 818-842-7277 413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com Tyco Electronics 800-522-6752 Chip Coolers<sup>TM</sup> P.O. Box 3668 Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com MPC8245 Integrated Processor Hardware Specifications, Rev. 9 Wakefield Engineering 33 Bridge St. Pelham, NH 03076 603-635-5102 Internet: www.wakefield.com Selection of an appropriate heat sink depends on thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Other heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances and may or may not need airflow. # 7.8.1 Internal Package Conduction Resistance The intrinsic conduction thermal resistance paths for the TBGA cavity-down packaging technology shown in Figure 31 are as follows: - Die junction-to-case thermal resistance - Die junction-to-ball thermal resistance Figure 31 depicts the primary heat transfer path for a package with an attached heat sink mounted on a printed-circuit board. (Note the internal versus external package resistance) Figure 31. TBGA Package with Heat Sink Mounted to a Printed-Circuit Board In a TBGA package, the active side of the die faces the printed-circuit board. Most of the heat travels through the die, across the die attach layer, and into the copper spreader. Some of the heat is removed from the top surface of the spreader through convection and radiation. Another percentage of the heat enters the printed-circuit board through the solder balls. The heat is then removed from the exposed surfaces of the board through convection and radiation. If a heat sink is used, a larger percentage of heat leaves through the top side of the spreader. # 7.8.2 Adhesives and Thermal Interface Materials A thermal interface material placed between the top of the package and the bottom of the heat sink minimizes thermal contact resistance. For applications that attach the heat sink by a spring clip mechanism, Figure 32 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. Thermal grease significantly reduces the interface thermal resistance. That is, the bare joint offers a thermal resistance approximately seven times greater than the thermal grease joint. A spring clip attaches heat sinks to holes in the printed-circuit board (see Figure 32). Therefore, synthetic grease offers the best thermal performance, considering the low interface pressure. The selection of any thermal interface material depends on factors such as thermal performance requirements, manufacturability, service temperature, dielectric properties, and cost. Figure 32. Thermal Performance of Select Thermal Interface Material The board designer can choose between several types of thermal interfaces. Heat sink adhesive materials are selected on the basis of high conductivity and adequate mechanical strength to meet equipment shock/vibration requirements. Several commercially-available thermal interfaces and adhesive materials are provided by the following vendors: Chomerics, Inc. 781-935-4850 77 Dragon Ct. Woburn, MA 01888-4014 Internet: www.chomerics.com Dow-Corning Corporation 800-248-2481 **Dow-Corning Electronic Materials** 2200 W. Salzburg Rd. Midland, MI 48686-0997 Internet: www.dow.com Shin-Etsu MicroSi, Inc. 888-642-7674 10028 S. 51st St. Phoenix, AZ 85044 Internet: www.microsi.com The Bergquist Company 800-347-4572 18930 West 78<sup>th</sup> St. Chanhassen, MN 55317 Internet: www.bergquistcompany.com Thermagon Inc. 888-246-9050 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com # 7.8.3 Heat Sink Usage An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation: $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$ where $T_A$ = ambient temperature for the package (°C) $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, two values are in common usage: the value determined on a single-layer board and the value obtained on a board with two planes. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single-layer board is appropriate for the tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ where $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case-to-ambient thermal resistance (°C/W) MPC8245 Integrated Processor Hardware Specifications, Rev. 9 ## **System Design** $R_{\theta JC}$ is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the airflow around the device, the interface material, the mounting arrangement on the printed-circuit board, or the thermal dissipation on the printed-circuit board surrounding the device. To determine the junction temperature of the device in the application without a heat sink, the thermal characterization parameter ( $\Psi_{JT}$ ) measures the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ where: $T_T$ = thermocouple temperature atop the package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance minimizes the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. In many cases, it is appropriate to simulate the system environment using a computational fluid dynamics thermal simulation tool. In such a tool, the simplest thermal model of a package that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. # 7.9 References Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 (415) 964-5111 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the web at http://www.jedec.org. MPC8245 Integrated Processor Hardware Specifications, Rev. 9 # **8 Document Revision History** Table 20 provides a revision history for this hardware specification. **Table 20. Revision History Table** | Revision | Date | Substantive Change(s) | |----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | 12/27/05 | Document—Added Power Architecture information. Section 4.1—Changed increased absolute maximum range for V <sub>DD</sub> in Table 1. Updated format of nominal voltage listings in Table 2. Section 9.2—Removed Note 3 from Table 22. Updated back page information. | | 8 | 11/15/2005 | Document—Imported new template and made minor editorial changes. Removed references to a 466 MHz part since it is not available for new orders. Section 4.3.2—Added paragraph for using DLL mode that provides lowest locked tap point read in 0xE3. Section 5.3—Updated the driver and I/O assignment information for the multiplexed PCI clock and DUART signals. Added note for HRST_CPU and HRST_CTRL, which had been mentioned only in Figure 2. Section 9.2—Updated the part ordering specifications for the extended temperature parts. Also updated the section to reflect what we offer for new orders. Section 9.3—Added new section, "Part Marking." Updated Figure 33 to match with current part marking format. | | 7 | 10/07/2004 | Section 4.1.2—Table 2: Corrected range of AV <sub>DD</sub> and AVDD <sub>2</sub> . Section 9.1—Table 21: Corrected voltage range under Process Descriptor column. Minor reformatting. | | 6.1 | 05/24/2004 | Section 4.3.3—Table 11: Spec 12b was improved from 4.5 ns to 4.0 ns. This improvement is guaranteed on devices marked after work week (WW) 28 of 2004. A device's work week may be determined from the "YYWW" portion of the devices trace ability code which is marked on the top of the device. So for WW28 in 2004, the device's YYWW is marked as 0428. For more information refer to Figure 33 | | 6 | 05/11/2004 | Section 4.1.2—Table 2: Corrected range of $GV_{DD}$ to 3.3 ± 5%. Section 4.1.4—Table 4: Changed the default for drive strength of DRV_STD_MEM. Section 4.3.1—Table 8: Changed the wording description for item 15. Section 4.3.2—Table 10: Changed $T_{OS}$ range and wording in note; Figure 11:changed wording for SDRAM_SYNC_IN description relative to $T_{OS}$ . Section 4.3.3—Table 11: Changed timing specification for $sys\_logic\_clk$ to output valid (memory control, address, and data signals). | | 5.1 | _ | Section 4.3.1—Table 9: Corrected last row to state the correct description for the bit setting. Max tap delay, DLL extend. Figure 8: Corrected the label name for the DLL graph to state "DLL Locking Range Loop Delay vs. Frequency of Operation for DLL_Extend=1 and Normal Tap Delay" | ## **Document Revision History** **Table 20. Revision History Table (continued)** | Revision | Date | Substantive Change(s) | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | _ | Section 4.1.2 — Added note 6 and related label for latching of the PLL_CFG signals. Section 4.1.3 — Updated specifications for the input high and input low voltages of PCI_SYNC_IN. Section 4.3 — Table 7, updated specifications for the voltage range of V <sub>DD</sub> for specific CPU | | | | frequencies. Section 4.3.1 — Table 8: Corrected typo for first number 1a to 1; Updated characteristics for the DLL lock range for the default and remaining three DLL locking modes; Reworded note description for note 6. Replaced contents of Table 9 with bit descriptions for the four DLL locking modes. In Figures 7 through 10, updated the DLL locking mode graphs. | | | | Section 4.3.2 — Table 10: Changed the name of references for timing parameters from SDRAM_SYNC_IN to <i>sys_logic_clk</i> to be consistent with Figure 11. Followed the same change for note 2. | | | | Section 4.3.3— Table 11: Changed the name of references for timing parameters from SDRAM_SYNC_IN to <i>sys_logic_clk</i> to be consistent with Figure 11. Followed the same change for note 2. | | | | Section 5.3 — Table 17: Removed extra listing of DRDY in Test/Configuration signal list and updated relevant notes for signal in Memory Interface signal listing. Updated note #20. Added note 26 for the signals of the UART interface. | | | | Section 7.6 — Added reference to AN2128 application note that highlights the differences between the MPC8240 and the MPC8245. | | | | Section 7.7 — Added relevant notes to this section and updated Figure 29. | | 4 | _ | Section 1.4.1.2—Updated notes for GV <sub>DD</sub> , AV <sub>DD</sub> , AV <sub>DD2</sub> . Section 1.5.1—Updated solder ball information to include lead-free (V V) balls. Section 1.5.3—Updated Note 25 for QACK/DA0 signal. Added a sentence to Note 3. Section 1.6—Incorporated Note 19 into Note 12 and modified Tables 18 and 19 accordingly. Section 1.9—Updated part marking nomenclature where appropriate to include the lead-free offering. Replaced reference to PNS document MPC8245RZUPNS with MPC8245ARZUPNS. | | 3 | _ | Section 1.4.1.2—Figure 2: Updated Note 2 and removed 'voltage regulator delay' label since Section 1.7.2 is being deleted this revision. Added Figures 4 and 5 to show voltage overshoot and undershoot of the PCI interface on the MPC8245. Section 1.4.1.3—Table 3: Updated the maximum input capacitance from 7 to 16 pF based on characterization data. Section 1.4.3.1—Updated PCI_SYNC_IN jitter specifications to 200 ps. Section 1.4.3.3—Table 11, item 12b: added the word 'address' to help clarify which signals the spec applies to. Figure 15: edited timing for items 12a0 and 12a2 to correspond with Table 11. Section 1.5.3—Updated notes for the QACK/DA0 signal because this signal has been found to have no internal pull resistor. Section 1.6—Corrected note numbers for reference numbers 3,10,1B, and 1C of the PLL tables. Updated PLL specifications for modes 7 and 1E. Section 1.7.2—Removed this section since the information already exists in Section 1.4.1.5. Section 1.7.4—Added the words 'the clamping voltage' to describe LV <sub>DD</sub> in the sixth paragraph. Changed the QACK/DA0 signal from the list of signals having an internal pull-up resistor to the list of signals needing a weak pull-up resistor to OV <sub>DD</sub> . Section 1.9.1—Tables 21 thru 23: Added processor version register value. | $\label{lem:mpc8245} \textbf{MPC8245 Integrated Processor Hardware Specifications}, \ \textbf{Rev. 9}$ # **Table 20. Revision History Table (continued)** | Revision | Date | Substantive Change(s) | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | _ | Globally changed EPIC to PIC. Section 1.4.1.4—Note 5: Changed register reference from 0x72 to 0x73. Section 1.4.1.5—Table 5: Updated power dissipation numbers based on latest characterization data. Section 1.4.2—Table 6: Updated table to show more thermal specifications. Section 1.4.3—Table 7: Updated minimum memory bus value to 50 MHz. Section 1.4.3.1—Changed equations for DLL locking range based on characterization data. Added updates and reference to AN2164 for note 6. Added table defining Tdp parameters. Labeled N value in Figures 5 through 8. Section 1.4.3.2—Table 10: Changed bit definitions for tap points. Updated note on Tos and added reference to AN2164 for note 7. Updated Figure 9 to show significance of Tos. Section 1.4.3.4—Added column for SDRAM_CLK @ 133 MHz Sections 1.5.1 and 1.5.2—Corrected packaging information to state TBGA packaging. Section 1.5.3—Corrected some signals in Table 16 which were missing overbars in the Rev 1.0 release of the document. Section 1.6—Updated Note 10 of Tables 18 and 19. Section 1.7.3—Changed sentence recommendation regarding decoupling capacitors. Section 1.9—Updated format of tables in Ordering Information section. | | 1 | _ | Updated document template. Section 1.4.1.4—Changed the driver type names in Table 6 to match with the names used in the MPC8245 Reference Manual. Section 1.5.3—Updated driver type names for signals in Table 16 to match with names used in the MPC8245 Integrated Processor Reference Manual. Section 1.4.1.2—Updated Table 7 to refer to new PLL Tables for VCO limits. Section 1.4.3.3—Added item 12e to Table 10 for SDRAM_SYNC_IN to Output Valid timing. Section 1.5.1—Updated solder balls information to 62Sn/36PB/2Ag. Section 1.6—Updated PLL Tables 17 and 18 and appropriate notes to reflect changes of VCO ranges for memory and CPU frequencies. Section 1.7—Updated voltage sequencing requirements in Table 2 and removed Section 1.7.2. Section 1.7.8—Updated TRST information and Figure 26. New Section 1.7.2—Updated the range of I/O power consumption numbers for OV <sub>DD</sub> and GV <sub>DD</sub> to correct values as in Table 5. Updated fastest frequency combination to 66:100:350 MHz. Section 1.7.9—Updated list for heat sink and thermal interface vendors. Section 1.9—Changed format of Ordering Information section. Added tables to reflect part number specifications also available. Added Sections 1.9.2 and 1.9.3. | | 0.5 | _ | Corrected labels for Figures 5 through 8. | ## **Document Revision History** **Table 20. Revision History Table (continued)** | Revision | Date | Substantive Change(s) | | | | | | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0.4 | _ | Section 1.2—Changed Features list (format) to match with the features list of the MPC8245 Integrated Processor Reference Manual. | | | | | | | | | Section 1.4.1.2—Updated Table 2 to include 1.8 ± 100mV numbers. | | | | | | | | | Section 1.4.3—Changed Table 7 to include new part offerings of 333 and 350 MHz. Added rows to include VCO frequency ranges for all parts for both memory VCO and CPU VCO. | | | | | | | | | Section 1.4.1.5—Updated power consumption table to include 1.8 V ( $V_{DD}$ ) and higher frequency numbers. | | | | | | | | | Section 1.4.3—Updated Table 7 to include higher frequency offerings and CPU VCO frequency rar | | | | | | | | | Section 1.4.3.1—Changed lettering to caps for DLL_EXTEND and DLL_MAX_DELAY in graph description section. | | | | | | | | | Section 1.4.3.2—Changed name of item 11 from $T_{su}$ —SDRAM_SYNC_IN to PCI_SYNC_IN Time to $T_{os}$ —SDRAM_SYNC_IN to $sys\_logic\_clk$ Offset Time. Changed name to $T_{os}$ in Note 7 as well. | | | | | | | | | Section 1.6—Updated notes in Table 17. Included minimum and maximum VCO numbers for memory VCO. Changed Note 13 for location of PLL_CFG[0:4] to correct bits location. Bits 7–4 of register offset <0xE2>. Added Table 18 to cover PLL configuration of higher frequency part offerings. | | | | | | | | | Section: 1.7—Changed frequency ranges for reference numbers 0, 9, 10, and 17, for the 300-MHz part to include the higher memory bus frequencies when operating at lower CPU bus frequencies. Added Table 18 to include PLL configurations for the 333 MHz and the 350 MHz CPU part offerings. Added VCO multipliers in Tables 17 and 18. | | | | | | | | | Section 1.7.8—Changed T <sub>su</sub> —SDRAM_SYNC_IN to PCI_SYNC_IN Time to T <sub>os</sub> —SDRAM_SYNC_IN to <i>sys_logic_clk</i> Offset Time." | | | | | | | | | Section 1.7.10—Added vendor (Cool Innovations, Inc.) to list of heat sink vendors. | | | | | | | 0.3 | _ | Section 1.4.1.5—Changed Max-FP value for $33/133/266$ of Table 5 from 2.3 to 2.1 watts to represent characterization data. Changed Note 4 to say $V_{DD} = 2.1$ for power measurements (for 2-V part). Changed numbers for maximum I/O power supplies for $OV_{DD}$ and $GV_{DD}$ to represent characterization data. | | | | | | | | | Section 1.4.3.1—Added four graphs (Figures 5–8) and description for DLL Locking Range vs. | | | | | | | | | Frequency of Operation to replace Figure 5 of Rev 0.2 document. | | | | | | | | | Section 1.4.3.2—Added row (item 11: T <sub>su</sub> —SDRAM_SYNC_IN to PCI_SYNC_IN timing) to Table 9 to include offset change requirement. | | | | | | | | | Section 1.5.3—Changed Note 4 of PLL_CFG pins in Table 16 to Note 20. | | | | | | | | | Section 1.7.2—Added diode (MUR420) to Figure 27, Voltage Sequencing Circuit, to compensate for voltage extremes in design. | | | | | | | | | Section 1.7.5—Added sentence with regards to SDRAM_SYNC_IN to PCI_SYNC_IN timing requirement ( $T_{su}$ ) as a connection recommendation. | | | | | | | | | Section 1.7.8—Mention of $T_{su}$ offset timing and driver capability differences between the MPC8240 and the MPC8245. | | | | | | # **Table 20. Revision History Table (continued)** | Revision | Date | Substantive Change(s) | | | | | | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0.2 | _ | Changed core supply voltage to 2.0 ± 100 mV in Section 1.3. (Supply voltage of 1.8 ± 100 mV is no longer recommended.) | | | | | | | | | Changed rows 2, 5, and 6 of Table 2 to 2.0 ± 100 mV in the "Recommended Value" column. | | | | | | | | Changed the power consumption numbers in Table 5 to reflect the power values for $V_{DD} = 2.0 \text{ V}$ . (Notes 2, 3, 4, and 5 of the table were also updated to reflect the new value of $V_{DD}$ .) | | | | | | | | | | Updated Table 9 for $V_{DD}/AV_{DD}/AV_{DD}$ 2 to 2.0 ± 100 mV. | | | | | | | | | Table 8: $V_{DD}/AV_{DD}/AV_{DD}$ 2 was changed to 2.0 V for both CPU frequency offerings. Note 2 was updated by removing the "at reduced voltage" statement. | | | | | | | | | Table 10: Update maximum time of the rows 12a0 through 12a3. | | | | | | | | | Table 16: Fixed overbars for the active-low signals. Changed pin type information for $V_{DD}$ , $AV_{DD}$ , and $AV_{DD}$ 2 to 2.0 V. | | | | | | | | | Changed Note 16 of Table 17 to a value of 2.0 V for V <sub>DD</sub> /AV <sub>DD</sub> /AV <sub>DD</sub> 2. | | | | | | | | | Removed second sentence of the second paragraph in Section 1.7.2 because it referenced information about a 1.8-V design. | | | | | | | | | Removed reference to 1.8 V in third sentence of Section 1.7.7. | | | | | | **Table 20. Revision History Table (continued)** | Revision | Date | Substantive Change(s) | | | | | | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0.1 | _ | Made $V_{DD}/AV_{DD}/AV_{DD}$ 2 = 1.8 V ± 100 mV information for 133-MHz memory interface operation to Section 1.3, Table 2, Table 5, Table 9, Table 17, and Section 1.7.2. | | | | | | | | | Pin D17, formerly LAV <sub>DD</sub> (supply voltage for DLL), is a NC on the MPC8245 since the DLL voltage is supplied internally. Eliminated all references to LAV <sub>DD</sub> ; updated Section 1.7.1. | | | | | | | | | Previous Note 4 of Table 2 did not apply to the MPC8245 (MPC8240 document legacy). New Note 4 added in reference to maximum CPU speed at reduced V <sub>DD</sub> voltage. | | | | | | | | | Updated the Programmable Output Impedance of DEV_MEM_ADDR in Table 4 to 6 $\Omega$ to reflect characterization data. | | | | | | | | | Updated Table 5 to reflect reduced power consumption when operating $V_{DD}/AV_{DD}/AV_{DD}2 = 1.8 \text{ V} \pm 100 \text{ mV}$ . Changed Notes 2, 3, and 4 to reflect $V_{DD}$ at 1.9 V. Changed Note 5 to represent $V_{DD} = AV_{DD} = 1.8 \text{ V}$ . | | | | | | | | | Updated Table 7 to reflect V <sub>DD</sub> /AV <sub>DD</sub> /AV <sub>DD</sub> 2 voltage level operating frequency dependencies; changed 250 MHz device column to 266 MHz; modified Note 1 eliminating VCO references; added Note 2. Changed 250 MHz processor frequency offering to 266 MHz. | | | | | | | | | Changed Spec 12b for memory output valid time in Table 11 from 5.5 ns to 4.5 ns; this is a key specification change to enable 133-MHz memory interface designs. | | | | | | | | | Updated Pinout Table 16 with the following changes: | | | | | | | | | • Pin types for RCS0, RCS3/TRIG_OUT and DA[11:15] were erroneously listed as I/O, changed Pin Types to Output. | | | | | | | | | • Pin types for REQ4/DA4, RCS2/TRIG_IN, and PLL_CFG[0:4]/DA[10:6] were erroneously listed as Input, changed Pin Types to I/O. | | | | | | | | | <ul> <li>Changed Pin D17 from LAV<sub>DD</sub> to No Connect; deleted Note 21 and references.</li> <li>Notes 3, 5, and 7 contained references to the MPC8240 (MPC8240 document legacy); changed these references to MPC8245.</li> </ul> | | | | | | | | | <ul> <li>Previous Notes 13 and 14 did not apply to the MPC8245 (MPC8240 document legacy), these notes<br/>were deleted; moved Note 19 to become new Note 13; moved Note 20 to become new Note 14;</li> </ul> | | | | | | | | | <ul> <li>updated associated references.</li> <li>Added Note 3 to SDMA[1:0] signals about internal pull-up resistors during reset state.</li> <li>Reversed vector ordering for the PCI Interface Signals: C/BE[0:3] changed to C/BE[3:0], AD[0:31] changed to AD[31:0], GNT[0:3] changed to GNT[3:0], and REQ[0:3] changed to REQ[3:0]. The package pin number orderings were also reversed meaning that pin functionality did NOT change. For example, AD0 is still on signal C22, AD1 is still on signal D22,, AD31 is still on signal V25. This change was made to make the vectored PCI signals in this hardware specification consistent with the PCI Local Bus Specification and the MPC8245 Integrated Processor Reference Manual vector</li> </ul> | | | | | | | | | ordering. • Changed TEST1/DRDY signal on pin B20 to DRDY. | | | | | | | | | Changed TEST2 signal on pin Y2 to RTC for performance monitor use. | | | | | | | | | Updated PLL Table 17 with the following changes for 133-MHz memory interface operation: | | | | | | | | | Added Ref. 9 (01001) and Ref. 17 (10111) details; removed these settings from Note 10 (reserved settings list). | | | | | | | | | <ul> <li>Enhanced range of Ref. 10 (10000).</li> <li>Updated Note 13, changed bits 16–20 erroneous information to correct bits 23–19.</li> <li>Added Notes 16 and 17.</li> </ul> | | | | | | | | | Added information to Section 1.7.8 in reference to CHKSTOP_IN and SRESET being unavailable in extended ROM mode. | | | | | | | 0.0 | _ | Initial release. | | | | | | MPC8245 Integrated Processor Hardware Specifications, Rev. 9 # 9 Ordering Information Ordering information for the parts fully covered by this specification document is provided in Section 9.1, "Part Numbers Fully Addressed by This Document." Section 9.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers that do not fully conform to the specifications of this document. These special part numbers require an additional document called a hardware specifications addendum. # 9.1 Part Numbers Fully Addressed by This Document Table 21 provides the Freescale part numbering nomenclature for the MPC8245. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact a local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier that may specify special application conditions. Each part number also contains a revision code that refers to the die mask revision number. The revision level can be determined by reading the Revision ID register at address offset 0x08. Table 21. Part Numbering Nomenclature MPC nnnn L xx nnn x | Product<br>Code | Part<br>Identifier | Process Descriptor | Package <sup>1</sup> | Processor<br>Frequency <sup>2</sup><br>(MHz) | Revision Level | Processor<br>Version Register<br>Value | |-----------------|--------------------|--------------------|--------------------------------------|----------------------------------------------|-------------------|----------------------------------------| | MPC | 8245 | L: 0° to 105°C | ZU = TBGA<br>V V = Lead-free<br>TBGA | 266, 300<br>1.7 V to 2.1 V | D:1.4 Rev ID:0x14 | 0x80811014 | | | | L: 0° to 105°C | ZU = TBGA<br>V V = Lead-free<br>TBGA | 333, 350<br>1.9 V to 2.2 V | | | ### Notes: - 1. See Section 5, "Package Description," for more information on available package types. - 2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by a hardware specifications addendum may support other maximum core frequencies. # 9.2 Part Numbers Not Fully Addressed by This Document Parts with application modifiers or revision levels not fully addressed in this specification document are described in separate part number specifications that supplement and supersede this document. Table 22 shows the part numbers addressed by the MPC8245TXXnnnx series. The revision level can be determined by reading the Revision ID register at address offset 0x08. Table 22. Part Numbers Addressed by MPC8245TXXnnnx Series Part Number Specification Markings (Document Order No. MPC8245ECS01AD) nnn X X XX | Product<br>Code | Part<br>Identifier | Process<br>Descriptor | Package <sup>1</sup> | Processor<br>Frequency <sup>2</sup> | Revision Level | Processor<br>Version<br>Register Value | |-----------------|--------------------|-----------------------|-------------------------------------|----------------------------------------------------------------------------|-------------------|----------------------------------------| | MPC | 8245 | T: -40°<br>to 105°C | ZU = TBGA<br>V V= Lead-free<br>TBGA | 266 MHz, 300 MHz:<br>1.7 V to 2.1 V<br>333 MHz, 350 MHz:<br>1.9 V to 2.2 V | D:1.4 Rev ID:0x14 | 0x80811014 | #### Notes: **MPC** nnnn 1. See Section 5, "Package Description," for more information on available package types. X Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by a hardware specifications addendum may support other maximum core frequencies. Table 23 shows the part numbers addressed by the MPC8245ARZU*nnnx* series. X # Table 23. Part Numbers Addressed by MPC8245ARZUnnnx Series Part Number Specification Markings (Document Order No. MPC8245ECS02AD) XX nnn | | | | ^ | 2121 | | | | |-----------------|--------------------|------------------------------------|-----------------------|-------------------------------------|-------------------------------------|-------------------|-------------------------------------------| | Product<br>Code | Part<br>Identifier | Process <sup>3</sup><br>Identifier | Process<br>Descriptor | Package <sup>1</sup> | Processor<br>Frequency <sup>2</sup> | Revision Level | Processor<br>Version<br>Register<br>Value | | MPC | 8245 | A | R: 0° to 85°C | ZU = TBGA<br>V V= Lead-free<br>TBGA | 400 MHz<br>2.1 V ±<br>100 mV | D:1.4 Rev ID:0x14 | 0x80811014 | #### Notes: **MPC** nnnn X - 1. See Section 5, "Package Description," for more information on available package types. - 2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by a hardware specifications addendum may support other maximum core frequencies. - 3. Process identifier 'A' represents parts that are manufactured under a 29-angstrom process verses the original 35-angstrom process. ## **Part Marking** 9.3 Parts are marked as the example shown in Figure 33. ## Notes: MMMMM is the 5-digit mask number. ATWLYYWW is test traceability code. YWWLAZ is the assembly traceability code. CCCCC is the country code. Figure 33. Part Marking for TBGA Device **Ordering Information** # THIS PAGE INTENTIONALLY LEFT BLANK MPC8245 Integrated Processor Hardware Specifications, Rev. 9 **Ordering Information** # THIS PAGE INTENTIONALLY LEFT BLANK ## How to Reach Us: #### Home Page: www.freescale.com ## Web Support: http://www.freescale.com/support ## **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support ## Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ## Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ## For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE 1149.1 is a registered trademark of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. TUNDRA, the Tundra logo, Tsi107, and Silicon Behind the Network are all trademarks of Tundra Semiconductor Corporation. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2001–2007. All rights reserved. Document Number: MPC8245EC Rev. 9 01/2007