# 10-Bit 20 MSPS 160 mW CMOS A/D Converter **AD876** #### **FEATURES** CMOS 10-Bit 20 MSPS Sampling A/D Converter Pin-Compatible 8-Bit Option Power Dissipation: 160 mW +5 V Single Supply Operation Differential Nonlinearity: 0.5 LSB Guaranteed No Missing Codes Power Down (Standby) Mode Three-State Outputs Digital I/Os Compatible with +5 V or +3.3 V Logic Adjustable Reference Input Small Size: 28-Lead SOIC, 28-Lead SSOP, or 48-Lead Thin Quad Flatpack (TQFP) #### **FUNCTIONAL BLOCK DIAGRAM** #### PRODUCT DESCRIPTION The AD 876 is a CM o S, 160 mW, 10-bit, 20 M SPS analog-to-digital converter (ADC). The AD 876 has an on-chip input sample-and-hold amplifier. By implementing a multistage pipelined architecture with output error correction logic, the AD 876 offers accurate performance and guarantees no missing codes over the full operating temperature range. Force and sense connections to the reference inputs minimize external voltage drops. The AD 876 can be placed into a standby mode of operation reducing the power below 50~mW. The AD 876's digital I/O interfaces to either +5 V or +3.3 V logic. D igital output pins can be placed in a high impedance state; the form at of the output is straight binary coding. The AD 876's speed, resolution and single-supply operation ideally suit a variety of applications in video, multimedia, in aging, high speed data acquisition and communications. The AD 876's low power and single-supply operation satisfy requirements for high speed portable applications. Its speed and resolution ideally suit charge coupled device (CCD) input systems such as color scanners, digital copiers, electronic still cameras and cameorders. The AD 876 com es in a space saving 28-lead SO IC and 48-lead thin quad flatpack (TQFP) and is specified over the commercial (0°C to +70°C) temperature range. #### PRODUCT HIGHLIGHTS #### Low Power The AD 876 at $160\,\mathrm{m}\,\mathrm{W}\,$ consum es a fraction of the power of presently available 8-or 10-bit, video speed converters. Power-down mode and single-supply operation further enhance its desirability in low power, battery operated applications such as electronic still cameras, came corders and communication systems. #### Very Small Package The AD 876 comes in a 28-lead SOIC, 28-lead SSOP, and 48-lead surface mount, thin quad flat package. The TQFP package is ideal for very tight, low headroom designs. #### Digital I/O Functionality The AD 876 offers three-state output control. #### Pin Compatible Upgrade Path The AD 876 offers the option of laying out designs for eight bits and m igrating to 10-bit resolution if prototype results warrant. # **AD876—SPECIFICATIONS** $(T_{MIN} \text{ to } T_{MAX} \text{ with AV}_{DD} = +5.0 \text{ V}, DV_{DD} = +5.0 \text{ V}, DRV_{DD} = +3.3 \text{ V}, V_{REFB} = +4.0 =$ | | | AD 876J | | | AD 876 | | | |-------------------------------------------------------|------|-----------|------------|------|-----------|-------|---------| | Parameter | Min | Тур | Max | Min | Тур | Max | Units | | RESOLUTION | | 8 | | | 10 | | Bits | | D C ACCURACY | | | | | | | | | Integral N on linearity (IN L) | | ±0.3 | $\pm 1.0$ | | $\pm 1.0$ | | LSB | | DifferentialNonlinearity (DNL) | | $\pm 0.1$ | $\pm 0.75$ | | $\pm 0.5$ | ±1 | LSB | | NoMissing Codes | | G U ARAN' | ГЕЕО | G I | JARANTE | ΕD | | | Offset Error | | 0.1 | | | 0.4 | | % FSR | | Gain Error | | 0.1 | | | 0.2 | | % FSR | | ANALOG INPUT | | | | | | | | | Input Range | | 2 | | | 2 | | V p-p | | Input C apacitance | | 5.0 | | | 5.0 | | рF | | REFERENCE IN PUT | | | | | | | | | Reference Top Voltage | 3.5 | 4.0 | 4.5 | 3.5 | 4.0 | 4.5 | V | | Reference Bottom Voltage | 1.6 | 2.0 | 2.5 | 1.6 | 2.0 | 2.5 | V | | Reference Input Resistance | | 250 | | | 250 | | Ω | | Reference Input Current | | 0.8 | | | 0.8 | | m A | | Reference T op 0 ffset | | 35 | | | 35 | | m V | | Reference Bottom Offset | | 35 | | | 35 | | m V | | DYNAM IC PERFORM ANCE | | | | | | | | | Effective Number of Bits | | | | | | | | | $f_{TN} = 1 M H z$ | | 7 .8 | | | 9.0 | | Bits | | $f_{TN} = 3.58 M H z$ | 7.4 | 7.8 | | 8.2 | 9.0 | | B its | | $f_{\rm IN} = 10 \mathrm{M}\mathrm{H}\mathrm{z}$ | | 7.5 | | | 8.2 | | Bits | | Signal-to-Noise and Distortion (S/N+D) Ratio | | | | | | | | | $f_{IN} = 1 M H z$ | | 49 | | | 56 | | dB | | $f_{IN} = 3.58 \text{ M H z}$ | 46 | 49 | | 51 | 56 | | dB | | $f_{\rm IN} = 10 \mathrm{M} \mathrm{H} \mathrm{z}$ | | 47 | | | 51 | | dB | | Total Hammonic Distortion (THD) | | | | | | | | | $f_{IN} = 1 M H z$ | | -62 | | | -62 | | dВ | | $f_{IN} = 3.58 \text{ M H z}$ | | -62 | -56 | | -62 | -56 | dB | | $f_{IN} = 10 M H z$ | | -60 | | | -60 | | dB | | Spurious Free Dynamic Range <sup>2</sup> | | -65 | | | -65 | | dB | | Full Power Bandwidth | | 150 | | | 150 | | МНг | | D ifferential Phase | | 0.5 | | | 0.5 | | D egree | | D ifferential G ain | | 1 | | | 1 | | olo | | POW ER SUPPLES | | | <u> </u> | | | | | | 0 perating V oltage | | | | | | | | | $AV_{DD}^{1}$ | +4.5 | | +5.25 | +4.5 | | +5.25 | Volts | | $\mathrm{D}\mathrm{V}_{\mathrm{D}\mathrm{D}}^{$ | +4.5 | | +5.25 | +4.5 | | +5.25 | Volts | | $DRV_{DD}$ | +3.0 | | +5.25 | +3.0 | | +5.25 | Volts | | O perating C urrent | | | | | | | | | $IAV_{DD}$ | | 20 | 25 | | 20 | 25 | m A | | ${ m ID}\ { m V}_{{ m D} { m D}}$ | | 12 | 16 | | 12 | 16 | m A | | $IDRV_{DD}$ | | 0.1 | 1 | | 0.1 | 1 | m A | | POW ER CONSUMPTION | | 160 | 190 | | 160 | 190 | m W | | TEM PERATURE RANGE | | | <u></u> | | <u> </u> | | | | Specified | 0 | | +70 | 0 | | +70 | °C | -2- REV. B NOTES $<sup>^1\</sup>text{A}\,\text{V}_{\text{D}\,\text{D}}$ and D $\text{V}_{\text{D}\,\text{D}}$ m ust be within 0.5 V of each other to maintain specified perform ance levels. $<sup>^23.58\,\</sup>mbox{M}\mbox{ H}\mbox{ z}\mbox{ InputFrequency.}$ $Specifications \ subject to \ change \ w \ ithout \ notice. \ See \ D \ efinition \ of \ Specifications \ for \ additional \ in form \ ation.$ # **DIGITAL SPECIFICATIONS** $(T_{MIN} \text{ to } T_{MAX} \text{ with AV}_{DD} = +5.0 \text{ V}, \text{ DV}_{DD} = +5.0 \text{ V}, \text{ DRV}_{DD} = +3.3 \text{ V}, \text{ V}_{REFT} = +4.0 \text{ V}, \text{ V}_{REFB} = +2.0 \text{ V}, \text{ PROBERTIES OF A STATE A$ | | | | | AD 876 | | | |----------------------------------|------------------------------|-------------------|-----|--------|------|-------| | Parameter | Symbol | DRV <sub>DD</sub> | Min | Тур | Max | Units | | LOGIC INPUT | | | | | | | | High Level Input Voltage | V IH | 3.0 | 2.4 | | | V | | | | 5.0 | 4.0 | | | V | | | | 5.25 | 4.2 | | | V | | Low LevelInputVoltage | V <sub>IL</sub> | 3.0 | | | 0.6 | V | | | | 5.0 | | | 1.0 | V | | | | 5.25 | | | 1.05 | V | | High Level Input Current | $\mathrm{I}_{\mathbb{I}\!H}$ | 5.0 | -10 | | +10 | μA | | Low LevelInputCurrent | ${ m I}_{ m I\!L}$ | 5.0 | -50 | | +50 | μA | | Low LevelInputCurrent (CLK Only) | ${ m I}_{ m I\!L}$ | 5.0 | -10 | | +10 | μA | | Input C apacitance | C IN | | | 5 | | pF | | LOGIC OUTPUTS | | | | | | | | High Level Output Voltage | Voh | | | | | | | $(I_{OH} = 50 \mu A)$ | | 3.0 | 2.4 | | | V | | | | 5.0 | 3.8 | | | V | | $(I_{OH} = 0.5 \text{ m A})$ | | 5.0 | 2.4 | | | V | | Low LevelOutputVoltage | Vol | | | | | | | $(I_{OL} = 50 \mu A)$ | | 3.6 | | | 0.7 | V | | | | 5.25 | | | 1.05 | V | | $(I_{OL} = 0.6 \text{ m A})$ | | 5.25 | | | 0.4 | V | | 0 utput C apacitance | COUT | | | 5 | | pF | | Output Leakage Current | I <sub>O Z</sub> | | -10 | | 10 | μA | Specifications subject to change without notice. ### TIMING SPECIFICATIONS | | Symbol | Min | Тур | Max | Units | |--------------------------------------|------------------|-----|-----|-----|----------------| | Maximum Conversion Rate <sup>1</sup> | | 20 | | | МНΖ | | C lock Period | t <sub>c</sub> | | 50 | | ns | | C lock H igh | t <sub>c H</sub> | 23 | 25 | | ns | | C lock Low | t <sub>c L</sub> | 23 | 25 | | ns | | Output Delay | t <sub>o D</sub> | 10 | 20 | | ns | | Pipeline Delay (Latency) | | | | 3.5 | C lock C ycles | | Aperture Delay Time | | | 4 | | ns | | A perture Jitter | | | 22 | | ps | NOTE $<sup>^{1}\</sup>text{C}$ onversion rate is operational down to 10 kH z w ithout degradation in specified perform ance. Figure 1. Timing Diagram REV. B \_3\_ #### PIN FUNCTION DESCRIPTIONS | | SOIC | TQFP | | | |-------------------|----------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin No. | Pin No. | Туре | Name and Function | | D 0 (LSB) | 3 | 1 | DO | Least Significant Bit. | | D 1-D 4 | 4-7 | 2-5 | DO | Data Bits 1 through 4. | | D 5-D 8 | 8-11 | 8-11 | | D ata Bits 5 through 8. | | D 9 (M SB) | 12 | 12 | DO | Most Significant Bit. | | THREE- | 16 | 23 | DΙ | THREE-STATE = LOW THREE-STATE = HIGH | | STATE | | | | orn C | | | | | | NormalOperating Mode High Impedance Output: | | STBY | 17 | 24 | DΙ | $\underline{STBY} = \underline{LOW \text{ or } \underline{K}} \qquad \underline{STBY} = \underline{H \underline{IG \underline{H}}}$ | | | | | | NormalOperating Mode Standby Mode | | СЬК | 15 | 22 | DΙ | C lock Input. | | СМ L | 26 | 38 | ΑO | Bypass Pin for an Internal Bias Point. | | REFTF | 22 | 30 | AΙ | Reference Top Force. | | REFBF | 24 | 34 | AΙ | Reference Bottom Force. | | REFTS | 21 | 29 | AΙ | Reference T op Sense. | | REFBS | 25 | 35 | AΙ | Reference Bottom Sense. | | A IN | 27 | 39 | AΙ | Analog Input. | | $AV_{DD}$ | 28 | 42 | Р | +5 V Analog Supply. | | AV <sub>SS</sub> | 1 | 44 | Р | Analog Ground. | | $DV_{DD}$ | 18 | 26 | Р | +5 V D igital Supply. | | DV <sub>SS</sub> | 14,19,20 | 17,27,28 | Р | Digital Ground. | | DRV <sub>DD</sub> | 2 | 45 | P | +3.3 V/+5 V D igital Supply. Supply for digital | | | | | | input and output buffers. | | DRVss | 13 | 16 | Р | +3.3 V/+5 V D igital G round. G round for digital | | | | | | input and output buffers. | $<sup>\</sup>texttt{Type: AI=Analog Input; AO = Analog Output; DI=Digital Input; DO = Digital Output; P=Power. } \\$ #### **PIN CONFIGURATIONS** SOIC/SSOP **TQFP** DRVDD AVSS AIN CM 28 AV<sub>DD</sub> 48 47 46 45 44 43 42 41 40 39 38 37 27 AIN $\mathsf{DRV}_\mathsf{DD}$ CML 3 \*D0 D0 1 35 REFBS 34 REFBF 33 32 32 31 30 REFTF 29 REFTS 28 DV<sub>SS</sub> 27 DV<sub>SS</sub> 26 DV<sub>DD</sub> 25 4 25 REFBS D1 2 \*D1 5 24 REFBF D2 3 D2 6 23 NC D3 D3 AD876 7 22 REFTF D4 D4 TOP VIEW (Not to Scale) AD876 21 REFTS **D**5 8 TOP VIEW (Not to Scale) 20 DV<sub>SS</sub> D6 9 D7 10 19 DV<sub>SS</sub> D5 18 DV<sub>DD</sub> D8 D6 9 17 STBY 12 D9 D7 10 16 THREE-STATE 13 D8 11 DRVSS $\mathrm{DV}_{\mathrm{SS}}$ 14 15 CLK D9 12 \* PINS DO AND D1 ARE LEFT OPEN FOR THE AD876JR-8 NC = NO CONNECT 4– REV. B #### **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | With Respect to | Min | Max | Units | |------------------------|-------------------------------------|-------|------|-------| | $AV_{DD}$ | AV <sub>ss</sub> | -0.5 | +6.5 | Volts | | $DV_{DD}$ , $DRV_{DD}$ | DV <sub>ss</sub> ,DRV <sub>ss</sub> | -0 .5 | +6.5 | Volts | | $AV_{SS}$ | DV <sub>ss</sub> ,DRV <sub>ss</sub> | -0.5 | +0.5 | Volts | | AIN | AV <sub>SS</sub> | -0 .5 | +6.5 | Volts | | REFTS, REFTF | | | | | | REFBS, REFBF | AV <sub>SS</sub> | -0 .5 | +6.5 | Volts | | Digital Inputs, CLK | DV <sub>ss</sub> ,DRV <sub>ss</sub> | -0.5 | +6.5 | Volts | | Junction Temperature | | | +150 | °C | | Storage Tem perature | | -65 | +150 | °C | | Lead Temperature | | | | | | (10 æc) | | | +300 | °C | <sup>\*</sup>Stresses above those listed under Absolute M axim um R atings m ay cause perm anent dam age to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maxim um ratings for extended periods may effect device reliability. #### **ORDERING GUIDE** | M odel | Temperature<br>Range | Package<br>Description | Package<br>Options | |----------------|----------------------------------|------------------------|--------------------| | AD 876JR | 0°C to +70°C | 28-Lead SO IC | R-28 | | AD 876JST-Reel | 0°C to +70°C | 48-Lead TQFP | ST -48 | | | | (Tape and Reel13") | | | AD 876JR-8 | $0^{\circ}$ C to $+70^{\circ}$ C | 28-Lead SO IC | R <b>-</b> 28 | | AD 876AR | -40°C to $+85$ °C | 28-Lead SO IC | R-28 | | AD 876ARS | -40°C to $+85$ °C | 28-Lead SSOP | RS-28 | | AD 876JRS | 0°C to +70°C | 28-Lead SSOP | RS-28 | | AD 876JRS-8 | $0^{\circ}$ C to $+70^{\circ}$ C | 28-Lead SSOP | RS-28 | REFBS (35) AVDD O INTERNAL REFERENCE VOLTAGE AVDD O AVSS Figure 2. Equivalent Circuits #### CAUTION. ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD 876 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. B \_5\_ d) AIN # **AD876—Typical Performance Characteristics** Figure 3. AD876 Typical DNL Figure 4. Full Power Bandwidth Figure 5. SINAD vs. Input Frequency $(f_{CLK} = 20 \text{ MSPS}, AIN = -0.5 \text{ dB})$ Figure 6. THD vs. Input Frequency 2nd, 3rd Harmonics Figure 7. SINAD vs. CLK Frequency (AIN = -0.5 dB) Figure 8. Power Consumption vs. Sample Rate –6– REV. B Figure 9. AD876JR-8 Typical FFT ( $f_{IN} = 3.58$ MHz, AIN = -0.5 dB, $f_{CLOCK} = 20$ MSPS) Figure 10. AD876 Typical FFT ( $f_{IN} = 3.58$ MHz, AIN = -0.5 dB, $f_{CI,OCK} = 20$ MSPS) # DEFINITIONS OF SPECIFICATIONS INTEGRAL NONLINEARITY (INL) Integral nonlinearity refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs 1/2 LSB before the first code transition. "Full scale" is defined as a level 1 1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line. # DIFFERENTIAL NONLINEARITY (DNL, NO MISSING CODES) An idealADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. It is often specified in terms of the resolution for which no m issing codes (NMC) are quaranteed. #### **OFFSET ERROR** The first transition should occur at a level 1/2 LSB above "zero." Offset is defined as the deviation of the actual first code transition from that point. #### **GAIN ERROR** The first code transition should occur for an analog value 1/2 LSB above nom inal negative full scale. The last transition should occur for an analog value 1 1/2 LSB below the nom inal positive full scale. Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between the first and last code transitions. #### PIPELINE DELAY (LATENCY) The number of clock cycles between conversion initiation and the associated output data being made available. New output data is provided every clock cycle. #### REFERENCE TOP/BOTTOM OFFSET Resistance between the reference input and comparator input tap points causes offset errors. These errors can be nulled out by using the force-sense connection as shown in the Reference Input section. #### THEORY OF OPERATION The AD 876 in plements a pipelined multistage architecture to achieve high sample rate with low power. The AD 876 distributes the conversion over several smaller AD subblocks, refining the conversion with progressively higher accuracy as it passes the results from stage to stage. As a consequence of the distributed conversion, the AD 876 requires a small fraction of the 1023 comparators used in a traditional flash type AD. A sample-and-hold function within each of the stages permits the first stage to operate on a new input sample while the second and third stages operate on the two preceding samples. # APPLYING THE AD876 DRIVING THE ANALOG INPUT Figure 11 shows the equivalent analog input of the AD 876, a sam ple-and-hold am pliffer (SHA). Bringing CLK to a logic low level closes Sw itches 1 and 2 and opens Sw itch 3. The input source connected to AIN must charge capacitor $C_{\rm H}$ during this time. When CLK transitions from logic "low" to logic "high," Sw itch 1 opens first, placing the SHA in hold mode. Sw itch 2 opens subsequently. Sw itch 3 then closes, connects the feedback loop around the op amp, and forces the output of the op amp to equal the voltage stored on $C_{\rm H}$ . When CLK transitions from logic "high" to logic "low", Sw itch 3 opens first. Sw itch 2 closes and reconnects the input to $C_{\rm H}$ . Finally, Sw itch 1 closes and places the SHA in track mode. The structure of the input SH A places certain requirem ents on the input drive source. The com bination of the pin capacitance, C $_{\rm P}$ , and the hold capacitance, C $_{\rm H}$ , is typically less than 5 pF . The input source m ust be able to charge or discharge this capacitance to 10-bit accuracy in one half of a clock cycle. When the SH A goes into track mode, the input source must charge or discharge capacitor C $_{\rm H}$ from the voltage already stored on C $_{\rm H}$ (the previously captured sample) to the new voltage. In the worst case, a full-scale voltage step on the input, the input source must provide the charging current through the R $_{\rm ON}$ (50 $\Omega$ ) of Sw itch 2 and quickly settle (within 1/2 C LK period). This situation corresponds to driving a low input in pedance. On the other hand, when the source voltage equals the value previously stored on C $_{\rm H}$ , the hold capacitor requires no input current and the equivalent input in pedance is extremely high. Adding series resistance between the output of the source and the A IN $\,$ pin reduces the drive requirements placed on the source. Figure 12 shows this configuration. The bandwidth of the particular application $\,$ limits the size of this resistor. To $\,$ maintain the performance outlined in the data sheet specifications, the resistor should be $\,$ limited to 200 $\Omega$ or less. For applications with signal bandwidths less than 10 M Hz, the user may increase the size of the series resistor proportionally. A $\,$ lternatively, adding a shunt capacitance between the A IN $\,$ pin and #### **AD876** analog ground can lower the ac source impedance. The value of this capacitance w ill depend on the source resistance and the required signal bandwidth. The input span of the AD 876 is a function of the reference voltages. Form ore inform ation regarding the input range, see the DRIVING THE REFERENCE TERM IN ALS section of the data sheet. Figure 11. AD876 Equivalent Input Structure Figure 12. Simple AD876 Drive Requirements In many cases, particularly in single-supply operation, accoupling offers a convenient way of biasing the analog input signal at the proper signal range. Figure 13 shows a typical configuration for ac-coupling the analog input signal to the AD 876. Maintaining the specifications outlined in the data sheet requires careful selection of the component values. The most in portant concern is the $f_{-3}$ dB high-pass corner that is a function of R2, and the parallel combination of C1 and C2. The $f_{-3}$ dB point can be approximated by the equation $$f_{-3 dB} = \frac{1}{[2 \times \pi \times (R2) Ceq]}$$ where $\it Cap$ is the parallel combination of C1 and C2. Note that C1 is typically a large electrolytic or tantalum capacitor that becomes inductive at high frequencies. Adding a small ceramic or polystyrene capacitor on the order of 0.01 $\mu F$ that does not become inductive until negligibly higher frequencies maintains a low impedance over a wide frequency range. Figure 13. AC-Coupled Inputs There are additional considerations when choosing the resistor values. The ac-coupling capacitors integrate the switching transients present at the input of the AD 876 and cause a net dobias current, $I_{\rm B}$ , to flow into the input. The magnitude of this bias current increases with increasing dosignal level and also increases with sample frequency. This bias current will result in an offset error of $(R1+R2)\times I_{\rm B}$ . If it is necessary to compensate this error, consider making R2 negligibly small or modifying $V_{\rm BIAS}$ to account for the resultant offset. As an example, assume that the input to the AD 876 must have a dc bias of 3 V and the minimum expected signal frequency is 20 kH z. At a sam ple clock frequency of 20 M H z, the dc bias current at 3 V dc is approxim ately 30 $\mu\text{A}$ . If we choose R2 equal to 1 k $\Omega$ and R1 equal to 50 $\Omega$ , the parallel capacitance should be a m in in um of 0.008 $\mu\text{F}$ to avoid attenuating signals close to 20 kH z. N ote that the bias current will cause a 31.5 m V offset from the 3 V bias. In systems that must use dc-coupling, use an opamp to level-shift a ground-referenced signal to comply with the input requirements of the AD 876. Figure 14 shows an AD 817 configured in inverting mode with ac signal gain of -1. The dc voltage at the noninverting input of the opamp controls the amount of dc level shifting. A resistive voltage divider attenuates the REFBF signal. The opamp then multiplies the attenuated signal by 2. In the case where REFBF = 1.6 V, the dc output level will be 2.6 V. The AD 817 is a low cost, fast settling, single supply opamp with a G=-1 bandwidth of 29 MHz. The AD 818 is similar to the AD 817 but has a 50 MHz bandwidth. Other appropriate opamps include the AD 8011, AD 812 (a dual), and the AD 8001. Figure 14. Bipolar Level Shift An integrated difference am plifier such as the AD 830 is an alternate means of providing do level shifting. The AD 830 provides a great deal of flexibility with control over offset and gain. Figure 15 shows the AD 830 precisely level-shifting a unipolar, ground-referenced signal. The reference voltage, REFBS, determines the amount of level-shifting. The acgain is 1. The AD 830 offers the advantages of high CM RR, precise gain, offset, and high-im pedance inputs when compared with a discrete implementation. Formore information regarding the AD 830, see the AD 830 data sheet. Figure 15. Level Shifting with the AD830 ### REFERENCE INPUT DRIVING THE REFERENCE TERMINALS The AD 876 requires an external reference on pins REFTF and REFBF. The AD 876 provides reference sense pins, REFTS and REFBS, to m in im ize voltage drops caused by external and internal wiring resistance. A resistor ladder, nom inally 250 $\Omega_{\star}$ connects pins REFTF and REFBF. –8– REV. B Figure 16 shows the equivalent input structure for the AD 876 reference pins. There is approximately 5 $\Omega$ of resistance between both the REFTF and REFBT pins and the reference ladder. If the force—sense connections are not used, the voltage drop across the 5 $\Omega$ resistors will result in a reduced voltage appearing across the ladder resistance. This reduces the input span of the converter. Applying a slightly larger span between the REFTF and REFBF pins compensates this error. Note that the tem—perature coefficients of the 5 $\Omega$ resistors are 1350 ppm. The user should consider the effects of temperature when not using a force—sense reference configuration. Figure 16. AD876 Equivalent Reference Structure Do not connect the REFTS and REFBS pins in configurations that do not use a force-sense reference. Connecting the force and sense lines together allows current to flow in the sense lines. Any current allowed to flow through these lines must be negligibly small. Current flow causes voltage drops across the resistance in the sense lines. Because the internal D/As of the AD 876 tap different points along the sense lines, each D/A would receive a slightly different reference voltage if current were flowing in these wires. To avoid this undesirable condition, leave the sense lines unconnected. Any current allowed to flow through these lines must be negligibly small (<100 $\mu$ A). The voltage drop across the internal resistor ladder determ ines the input span of the AD 876. The driving voltages required at the V1 and V2 points are respectively +4 V and +2 V.C alculate the full-scale input span from the equation #### Input Span (V) = REFTS - REFBS This results in a full-scale input span of approxim ately +2~V when REFTS = +4~V and REFBS = +2~V In order to maintain the requisite 2~V drop across the internal ladder, the external reference must be capable of providing approximately 8.0~m~A. The user has flexibility in determ ining both the full-scale span of the analog input and where to center this voltage. Figure 17 shows the range over which the AD 876 can operate without degrading the typical perform ance. Figure 17. AD876 Reference Ranges W hile the previous issues address the dc aspects of the AD 876 reference, the user m ust also be aware of the dynam ic in ped- ance changes associated with the reference inputs. The simplified diagram of Figure 16 shows that the reference pins connect to a capacitor for one-half of the clock period. The size of the capacitor is a function of the analog input voltage. The external reference must be able to maintain a low impedance over all *frequencies of interest* in order to provide the charge required by the capacitance. By supplying the requisite charge, the reference voltages will be relatively constant and performance will not degrade. For some reference configurations, voltage transients will be present on the reference lines; this is particularly true during the falling edge of CLK. It is important that the reference recovers from the transients and settles to the desired level of accuracy prior to the rising edges of CLK. There are several reference configurations suitable for the AD 876 depending on the application, desired level of accuracy, and cost trade-offs. The simplest configuration, shown in Figure 18, utilizes a resistor string to generate the reference voltages from the converter's analog power supply. The 0.1 $\mu F$ bypass capacitors effectively reduce high-frequency transients. The 10 $\mu F$ capacitors act to reduce the impedances at the REFTF and REFBF pins at lower frequencies. As input frequencies approach dc, the capacitors become ineffective, and an all voltage deviations will appear across the biasing resistors. This application can maintain 10-bit accuracy for input frequencies above approximately 200 Hz. 8-bit applications can use this circuit for input frequencies above approximately 50 Hz. Figure 18. Low Cost Reference Circuit This reference configuration provides the lowest cost but has several disadvantages. These disadvantages include poor do power supply rejection and poor accuracy due to the variability of the internal and external resistors. The AD 876 offers force-sense reference connections to eliminate the voltage drops associated with the internal connections to the reference ladder. Figure 19 shows a suggested circuit using an AD 826 dual, high speed op am p. This configuration uses 3.6 V and 1.6 V reference voltages for REFT and REFB, respectively. The connections shown in Figure 19 configure the op amps as voltage followers. REV. B \_\_9\_ Figure 19. Kelvin Connected Reference Using the AD826 By connecting the op am p feedback through the sense connections of the AD 876, the outputs of the op am ps autom atically adjust to compensate for the voltage drops that occur within the converter. The AD 826 has the advantage of being able to maintain stability while driving unlimited capacitive bads. As a result, 0.1 $\mu F$ capacitors C 1, C 2, and C 3 can connect directly to the outputs of the op amps. These decoupling capacitors reduce high frequency transients. C apacitors C 4 and C 5 shunt across the internal resistors of the force sense connections and prevent instability. This configuration provides excellent perform ance and a minimal number of components. The circuit also offers the advantage of operating from a single +5 V supply. While alternative op amps may also be suitable, consider the stability of these op amps while driving capacitive loads. The circuit shown in Figure 20 allows a wider selection of opamps when compared with the previous configuration. An Figure 20. Kelvin Connected Reference Using the OP295 0 P 295 dual, single-supply op am p provides stable 3.6 V and 1.6 V reference voltages. The AD 822 dual op am p is also suitable for single-supply applications. Each half of the 0 P 295 is compensated to drive the 10 $\mu F$ and 0.1 $\mu F$ decoupling capacitors at the REFTF and REFBF pins and maintain stability. Like any high resolution converter, the layout and decoupling of the reference is critical. The actual voltage digitized by the AD 876 is relative to the reference voltages. In Figure 21, for example, the reference return and the bypass capacitors are connected to the shield of the incoming analog signal. Disturbances in the ground of the analog input, that will be commonmode to the REFT, REFB, and AIN pins because of the com m on ground, are effectively rem oved by the AD 876's high com m on-m ode rejection. H igh frequency noise sources, $V_{N\,1}$ and $V_{N\,2}$ , are shunted to ground by decoupling capacitors. Any voltage drops between the analog input ground and the reference bypassing points will be treated as input signals by the converter via the reference inputs. C onsequently, the reference decoupling capacitors should be connected to the same analog ground point used to define the analog input voltage. (For further suggestions, see the "G rounding and Layout Rules" section of the data sheet.) Figure 21. Recommended Bypassing for the Reference Inputs #### **CLOCK INPUT** The AD 876 clock input is buffered internally with an inverter powered from the DRV\_DD pin. This feature allows the AD 876 to accomm odate either +5 V or +3.3 VCM OS logic input signalswings with the input threshold for the CLK pin nominally at DRV\_DD /2. The AD 876's pipelined architecture operates on both rising and falling edges of the input clock. To m in in ize duty cycle variations the recommended logic family to drive the clock input is high speed or advanced CMOS (HCHCT, ACACT) logic. CMOS logic provides both symmetrical voltage threshold levels and sufficient rise and fall times to support 20 MSPS operation. The AD876 is designed to support a conversion rate of 20 MSPS; running the part at slightly faster clock rates may be possible, although at reduced performance levels. Conversely, some slight performance in provements might be realized by clocking the AD876 at slower clock rates. The power dissipated by the correction logic and output buffers is largely proportional to the clock frequency; running at reduced clock rates provides a reduction in power consumption. Figure 8 illustrates this trade-off. #### **DIGITAL INPUTS AND OUTPUTS** Each of the AD 876 digital control inputs, THREE-STATE and STBY, has an input buffer powered from the DRV\_DD supply pins. With DRV\_DD set to +5 V, all digital inputs readily interface with +5 V CMOS logic. For interfacing with lower voltage CMOS logic, DRV\_DD can be set to 3.3 V, effectively lowering the nominal input threshold of all digital inputs to 3.3 V/2 = 1.65 V. The form at of the digital output is straight binary. Table I shows the output form at for the case where REFTS = 4 V and REFBS = 2 V. Table I. Output Data Format | Approx. | THREE- | E- DATA | | | | | | | | | | |---------|--------|---------|----|----|----|----|----|----|----|------------|----| | AIN (V) | STATE | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | <b>D</b> 1 | D0 | | > 4 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 4 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 3 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | X | 1 | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | A low powerm ode feature is provided such that for STBY = H IG H and the clock disabled, the static power of the AD 876 will drop below 50 m W . #### **GROUNDING AND LAYOUT RULES** As is the case for any high perform ance device, proper grounding and layout techniques are essential in achieving optimal performance. The analog and digital grounds on the AD 876 have been separated to optimize the management of return currents in a system. It is recommended that a printed circuit board (PCB) of at least 4 layers employing a ground plane and power planes be used with the AD 876. The use of ground and power planes offers distinct advantages: - 1. The m inim ization of the loop area encompassed by a signal and its return path. - 2. The m inim ization of the impedance associated with ground and power paths. - 3. The inherent distributed capacitor formed by the power plane, PCB insulation, and ground plane. These characteristics result in both a reduction of electromagnetic interference (EM I) and an overall in provement in performance. It is in portant to design a layout which prevents noise from coupling onto the input signal. Digital signals should not be run in parallel with the input signal traces and should be routed away from the input circuitry. Separate analog and digital grounds should be joined together directly under the AD 876. A solid ground plane under the AD 876 is also acceptable if the power and ground return currents are managed carefully. A general rule of thum b form ixed signal layouts dictates that the return currents from digital circuitry should not pass through critical analog circuitry. For further layout suggestions, see the **AD876 Evaluation Board data sheet**. #### **DIGITAL OUTPUTS** Each of the on-chip buffers for the AD 876 output bits (D 0–D 9) is powered from the DRV\_DD supply pins, separate from AV\_DD or DV\_DD. The output drivers are sized to handle a variety of logic families while minimizing the amount of glitch energy generated. In all cases, a fan-out of one is recommended to keep the capacitive load on the output data bits below the specified 20 pF level. For DRV\_DD = 5 V, the AD 876 output signalswing is compatible with both high speed CM OS and TTL logic families. For TTL, the AD 876 on-chip, output drivers were designed to support several of the high speed TTL families (F, AS, S). For applications where the clock rate is below 20 M SPS, other TTL families may be appropriate. For interfacing with lower voltage CM OS logic, the AD 876 sustains 20 M SPS operation with DRV\_DD = 3.3 V. In all cases, check your logic family data sheets for compatibility with the AD 876 D igital Specification table. #### THREE-STATE OUTPUTS The digital outputs of the AD 876 can be placed in a high in pedance state by setting the THREE-STATE pin to HIGH. This feature is provided to facilitate in-circuit testing or evaluation. Note that this function is not intended for enabling/disabling the ADC outputs from a bus at 20 MSPS. Also, to avoid corruption of the sampled analog signal during conversion (3.5 clock cycles), it is highly recommended that the AD 876 outputs be enabled on the bus prior to the first sampling. For the purpose of budgetary timing, the maximum access and float delay times ( $t_{\rm DD}$ , $t_{\rm HL}$ shown in Figure 15) for the AD 876 are 150 ns. Figure 22. High-Impedance Output Timing Diagram REV. B \_\_11\_ #### **AD876** Figure 23. AD876 Evaluation Board Schematic Figure 24. Silkscreen Layer, Component Side PCXB Layout Figure 25. Silkscreen Layer, Circuit Side PCB Layout Figure 26. Component Side PCB Layout Figure 27. Circuit Side PCB Layout Figure 28. Ground Layer PCB Layout Figure 29. Power Layer PCB Layout #### **OUTLINE DIMENSIONS** D im ensions shown in inches and (m m). #### R-28 28-Lead Wide Body (SOIC) ST-48 28-Lead Plastic Thin Quad Flatpack (TQFP) RS-28 28-Lead Shrink Small Outline Package (SSOP)