# Intel<sup>®</sup> 82801CAM I/O Controller Hub 3 (ICH3-M) **Datasheet** **July 2001** Document Number: 290716-001 Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® I/O Controller Hub 3 (ICH3-M) component may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. $l^2C$ is a two-wire communications bus/protocol developed by Philips. SMBus is a subset of the $l^2C$ bus/protocol and was developed by Intel. Implementations of the $l^2C$ bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation. Alert on LAN is a result of the Intel-IBM Advanced Manageability Alliance and a trademark of IBM. Intel, Pentium, and Intel SpeedStep are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright© 2001, Intel Corporation ### intطِ ## Intel® 82801CAM ICH3-M Features - PCI Bus I/F - Supports PCI Rev 2.2 Specification at 33 MHz - 133 MByte/sec maximum throughput - Supports up to 6 master devices on PCI - One PCI REQ/GNT pair can be given higher arbitration priority (intended for external IEEE 1394 host controller) - Integrated LAN Controller - WfM 2.0 Compliant - Interface to discrete LAN Connect component - 10/100 Mbit/sec Ethernet support - 1 Mbit/sec HomePNA\* support - Integrated IDE Controller - New: Supports "Native Mode" Register and Interrupt support - Independent timing of up to 4 drives, with separate IDE connections for Primary and Secondary cables - Ultra ATA/100/66/33, BMIDE and PIO modes - Tri-state modes to enable mobile swap bay - USB - New: Includes 3 UHCI Host Controllers, increasing the number of external ports to six - Supports wake-up from sleeping states S1-S4 - Supports legacy Keyboard/Mouse software - AC'97 Link for Audio and Telephony CODECs - Audio Codec '97, Revision 2.2 compliant - Independent bus master logic for 5 channels (PCM In/Out, Mic Input, Modem In/Out) - Separate independent PCI functions for Audio and Modem - Support for up to six channels of PCM audio output (full AC3 decode) - Supports wake-up events - Interrupt Controller - Support up to 8 PCI interrupt pins - Supports PCI 2.2 Message Signaled Interrupts - Two cascaded 82C59 with 15 interrupts - Integrated I/O APIC capability with 24 interrupts - Supports Serial Interrupt Protocol - Supports Processor System Bus interrupt delivery - 1.8 V operation with 3.3 V I/O - 5V tolerant buffers on IDE, PCI, USB Overcurrent and Legacy signals - Timers Based on 82C54 - System timer, Refresh request, Speaker tone output - External Glue Integration - Integrated Pull-up, Pull-down and Series Termination resistors on IDE, CPU I/F, and USB - Power Management Logic - ACPI 1.0 compliant - ACPI-defined power states C1-C4, S1, S3-S5 - ACPI Power Management Timer - Support for "Intel<sup>®</sup> SpeedStep<sup>™</sup> Technology" CPU power control - New: Support for "Deeper Sleep" power state - PCI CLKRUN# and PME# support - SMI# generation - All registers readable/restorable for proper resume from 0 V suspend states - Support for APM-based legacy power management for non-ACPI implementations - Firmware Hub (FWH) I/F supports BIOS Memory size up to 8 MB - Low Pin count (LPC) I/F - Allows connection of legacy ISA and X-Bus devices such as Super I/O - Supports two Master/DMA devices. - Enhanced DMA Controller - Two cascaded 8237 DMA controllers - PCI DMA: Supports PC/PCI—Includes two PC/PCI REQ#/GNT# pairs - Supports LPC DMA - Supports DMA Collection Buffer to provide Type-F DMA performance for all DMA channels - Real-Time Clock - 256-byte battery-backed CMOS RAM - System TCO Reduction Circuits - Timers to generate SMI# and Reset upon detection of system hang - Timers to detect improper processor reset - Integrated processor frequency strap logic - New: Supports ability to disable external devices - SMBus - Host interface allows processor to communicate via SMBus - Slave interface allows an external Microcontroller to access system resources - Compatible with most 2-Wire components that are also I<sup>2</sup>C\* compatible - New: Supports SMBus 2.0 Specification - GPIO - TTL, Open-Drain, Inversion - New: Package 31x31 mm 421 BGA The Intel® 82801CAM ICH3-M may contain design defects or errors known as errata which may cause the products to deviate from published specifications. Current characterized errata are available on request. #### **System Configuration** # intel<sub>®</sub> Contents | 1 | Intro | oduction | 1-1 | |---|--------------|--------------------------------------------------------------------------|------| | | 1.1 | About This Datasheet | 1-1 | | | 1.2 | Overview | 1-3 | | 2 | Sign | nal Description | 2-1 | | | 2.1 | Hub Interface to Host Controller | 2-3 | | | 2.2 | Link to LAN Connect | 2-3 | | | 2.3 | EEPROM Interface | 2-3 | | | 2.4 | Firmware Hub Interface | 2-4 | | | 2.5 | PCI Interface | | | | 2.6 | IDE Interface | | | | 2.7 | LPC I/F | | | | 2.8 | Interrupt Interface | | | | 2.9 | USB Interface | | | | 2.10<br>2.11 | Power Management Interface Processor Interface | | | | 2.11 | SMBus Interface | | | | 2.12 | System Management Interface | | | | 2.14 | Real Time Clock Interface | | | | 2.15 | Other Clocks | | | | 2.16 | Miscellaneous Signals | | | | 2.17 | AC '97 Link | | | | 2.18 | General Purpose I/O | 2-15 | | | 2.19 | Power and Ground | | | | 2.20 | Pin Straps | | | | | 2.20.1 Functional Straps | | | | | 2.20.2 External RTC Circuitry | | | | | 2.20.3 V5REF / Vcc3_3 Sequencing Requirements | | | | | 2.20.4 Test Signals | | | • | D | | | | 3 | | ver Planes and Pin States | | | | 3.1 | Power Planes | | | | 3.2 | Integrated Pull-Ups and Pull-Downs | | | | 3.3 | IDE Integrated Series Termination Resistors | | | | 3.4<br>3.5 | Output and I/O Signals Planes and States Power Planes for Input Signals | | | _ | | _ | | | 4 | Intel | <sup>®</sup> ICH3 and System Clock Domains | 4-1 | | 5 | Fund | ctional Description | 5-1 | | | 5.1 | Hub Interface to PCI Bridge (D30:F0) | 5-1 | | | | 5.1.1 PCI Bus Interface | | | | | 5.1.2 PCI-to-PCI Bridge Model | | | | | 5.1.3 IDSEL to Device Number Mapping | | | | | 5.1.4 SERR# Functionality | | | | | 5.1.5 Parity Error Detection | | | | | 5.1.6 Standard PCI Bus Configuration Mechanism | 5-5 | ### intطا | | | 5.1.6.1 | Type 0 to Type 0 Forwarding | 5-5 | |-----|--------|--------------------|--------------------------------------------|--------------| | | | 5.1.6.2 | Type 1 to Type 0 Conversion | 5-5 | | 5.2 | LAN C | ontroller (E | 31:D8:F0) | 5-6 | | | 5.2.1 | Feature | Summary | 5-6 | | | 5.2.2 | LAN Cor | troller Architectural Overview | | | | | 5.2.2.1 | Parallel Subsystem | | | | | 5.2.2.2 | FIFO Subsystem | | | | | 5.2.2.3 | Serial CSMA/CD Unit | | | | 5.2.3 | LAN Cor | ntroller PCI Bus Interface | | | | | 5.2.3.1 | Bus Slave Operation | | | | | 5.2.3.2 | Bus Master Operation | | | | | 5.2.3.3 | CLOCKRUN# Signal | | | | | 5.2.3.4 | PCI Power Management | | | | | 5.2.3.5 | PCI Reset Signal | | | | | 5.2.3.6 | Wake-Up Events | 5-15 | | | | 5.2.3.7 | Wake on LAN* (Preboot Wake-Up) | | | | 5.2.4 | | PROM Interface | | | | 5.2.5 | CSMA/C | D Unit | 5-17 | | | | 5.2.5.1 | Full Duplex | 5-18 | | | | 5.2.5.2 | Flow Control | 5-18 | | | | 5.2.5.3 | Address Filtering Modifications | 5-18 | | | | 5.2.5.4 | VLAN Support | 5-18 | | | 5.2.6 | Media M | anagement Interface | 5-19 | | | 5.2.7 | TCO Fur | nctionality | 5-19 | | | | 5.2.7.1 | | | | | | 5.2.7.2 | Transmit Functionality | | | 5.3 | LPC B | ridae (w/ S | System and Management Functions) (D31:F0) | 5-20 | | | 5.3.1 | | rface | | | | 0.0 | 5.3.1.1 | LPC Cycle Types | | | | | 5.3.1.2 | Start Field Definition | 5-21 | | | | 5.3.1.3 | Cycle Type / Direction (CYCTYPE + DIR) | | | | | 5.3.1.4 | SIZE | 5-22 | | | | 5.3.1.5 | SYNC | | | | | 5.3.1.6 | SYNC Time-out | | | | | 5.3.1.7 | SYNC Error Indication | | | | | 5.3.1.8 | LFRAME# Usage | | | | | 5.3.1.9 | I/O Cycles | | | | | 5.3.1.10 | Bus Master Cycles | | | | | 5.3.1.11 | LPC Power Management | 5-26 | | | | 5.3.1.12 | Configuration and Intel® ICH3 Implications | 5-26 | | 5.4 | DMA C | | D31:F0) | | | | 5.4.1 | Channel | Priority | 5-27 | | | | 5.4.1.1 | Fixed Priority | | | | | 5.4.1.2 | Rotating Priority | | | | 5.4.2 | | Compatibility Mode | | | | 5.4.3 | | y of DMA Transfer Sizes | | | | 5.4.5 | 5.4.3.1 | | | | | | | by Words | | | | 5.4.4 | | alize | | | | 5.4.5 | | Commands | | | | 5.4.5 | 5.4.5.1 | Clear Byte Pointer Flip-Flop | | | | | 5.4.5.1<br>5.4.5.2 | DMA Master Clear | | | | | 5.4.5.2<br>5.4.5.3 | | | | 5.5 | PCI DI | | Oleai Wash Negislei | 5-29<br>5-30 | | | | | | | ### intها | | 5.5.1 | PCI DMA Expansion Protocol | 5-30 | |-----|----------|----------------------------------------------------------|------| | | 5.5.2 | PCI DMA Expansion Cycles | 5-32 | | | 5.5.3 | DMA Addresses | 5-32 | | | 5.5.4 | DMA Data Generation | 5-32 | | | 5.5.5 | DMA Byte Enable Generation | 5-33 | | | 5.5.6 | DMA Cycle Termination | 5-33 | | | 5.5.7 | LPC DMA | | | | 5.5.8 | Asserting DMA Requests | | | | 5.5.9 | Abandoning DMA Requests | | | | 5.5.10 | General Flow of DMA Transfers | | | | 5.5.11 | Terminal Count | | | | 5.5.12 | Verify Mode | | | | 5.5.13 | DMA Request Deassertion | | | | 5.5.14 | SYNC field / LDRQ# Rules | | | 5.6 | | 3254 Timers (D31:F0) | | | 0.0 | 5.6.1 | Counter 0, System Timer | | | | 5.6.2 | Counter 1, Refresh Request Signal | | | | 5.6.3 | Counter 2, Speaker Tone | | | | 5.6.4 | Timer Programming | | | | 5.6.5 | Reading from the Interval Timer | | | | 5.0.5 | 5.6.5.1 Simple Read | | | | | 5.6.5.2 Counter Latch Command | 5-40 | | | | 5.6.5.3 Read Back Command | | | 5.7 | Intel® 5 | 8259 Interrupt Controllers (PIC) (D31:F0) | | | 0.1 | 5.7.1 | Interrupt Handling | | | | 3.7.1 | 5.7.1.1 Generating Interrupts | | | | | 5.7.1.2 Acknowledging Interrupts | | | | | 5.7.1.3 Hardware/Software Interrupt Sequence | | | | 5.7.2 | Initialization Command Words (ICWx) | 5 43 | | | 5.7.3 | Operation Command Words (OCW) | | | | 5.7.4 | Modes of Operation | | | | 3.7.4 | 5.7.4.1 Fully Nested Mode | | | | | 5.7.4.2 Special Fully Nested Mode | | | | | 5.7.4.3 Automatic Rotation Mode (Equal Priority Devices) | | | | | 5.7.4.4 Specific Rotation Mode (Specific Priority) | | | | | 5.7.4.5 Poll Mode | | | | | 5.7.4.6 Cascade Mode | | | | | 5.7.4.7 Edge and Level Triggered Mode | | | | | 5.7.4.8 End of Interrupt Operations | | | | | 5.7.4.9 Normal End of Interrupt | | | | | 5.7.4.10 Automatic End of Interrupt Mode | | | | 5.7.5 | Masking Interrupts | | | | | 5.7.5.1 Masking on an Individual Interrupt Request | | | | | 5.7.5.2 Special Mask Mode | | | | 5.7.6 | Steering PCI Interrupts | | | 5.8 | Advand | ced Interrupt Controller (APIC) (D31:F0) | | | | 5.8.1 | Interrupt Handling | 5-48 | | | 5.8.2 | Interrupt Mapping | 5-49 | | | 5.8.3 | APIC Bus Functional Description | | | | | 5.8.3.1 Physical Characteristics of APIC | 5-50 | | | | 5.8.3.2 APIC Bus Arbitration | | | | | 5.8.3.3 Bus Message Formats | | | | 584 | PCI Message-Based Interrupts | 5-56 | ### int<sub>el®</sub> | | | | Theory of Operation | 5-56 | |------|------------|----------|------------------------------------------------------------------|-----------------------| | | | 5.8.4.2 | Registers and Bits Associated with PCI Interrupt | | | | <b>505</b> | | DeliveryDelivery | | | | 5.8.5 | | or System Bus Interrupt Delivery | | | | | 5.8.5.1 | Theory of Operation | | | | | 5.8.5.2 | Edge-Triggered Operation | | | | | 5.8.5.4 | Level-Triggered Operation | 5-57 | | | | | Registers Associated with Processor System Bus nterrupt Delivery | 5-58 | | | | 5.8.5.5 | Interrupt Message Format | 5 56<br>5-58 | | 5.9 | Serial I | | D31:F0) | | | 0.0 | 5.9.1 | | me | | | | 5.9.2 | | mes | | | | 5.9.3 | | me | | | | 5.9.4 | | Interrupts not Supported via SERIRQ | | | | 5.9.5 | | me Format | | | 5.10 | | | (D31:F0) | | | 5.10 | | | , | | | | 5.10.1 | | Cycles | | | | | | S | | | | 5.10.3 | | RAM Ranges | | | | | | Rollover | | | | | | Battery-Backed RTC RAM | | | 5.11 | | | ce (D31:F0) | | | | 5.11.1 | | or Interface Signals | | | | | | A20M# | | | | | 5.11.1.2 | INIT# | 5-65 | | | | | FERR#/IGNNE# (Coprocessor Error) | | | | | | NMI | | | | | | STPCLK# and CPUSLP# SignalsCPUPWRGD Signal | | | | | | DPSLP# | | | | 5 11 2 | | trapping for the Processor | | | 5.12 | | | ent (D31:F0) | | | 5.12 | 5.12.1 | | en (DST.F0) | | | | _ | | | | | | | | H3 and System Power States<br>Power Planes | | | | 5.12.3 | | | | | | 5.12.4 | | H3 Power Planes | | | | 5.12.5 | | I Generation | | | | 5.12.6 | | Processor Clock Control | | | | | | Throttling Using STPCLK# | | | | 5 40 7 | | Transition Rules Among S0/Cx and Throttling States | | | | 5.12.7 | | PCI Clock Control | | | | | | Conditions for Stopping the PCI Clock | | | | | | Conditions for Maintaining the PCI Clock | | | | | | Conditions for Stopping the PCI Clock | | | | | | Other Causes of CLKRUN# Going Active | | | | | | LPC Devices and CLKRUN# | | | | 5 12 2 | | ates | | | | J. 1Z.0 | | Initiating Sleep State | | | | | | Exiting Sleep States | | | | | 5 12 8 3 | Sx–G3–Sx, Handling Power Failures | 5-00<br>5 <b>-</b> 82 | | | 5 12 9 | | Management | | | | J Z.J | invitual | | | ### intel<sub>®</sub> | | | 5.12.9.1 THRM# Signal | 5-83 | |------|---------|---------------------------------------------------------------------------------------------------------------|--------------| | | | 5.12.9.2 THRM# Initiated Passive Cooling | | | | | 5.12.9.3 THRM# Override Software Bit | | | | | 5.12.9.4 Processor Initiated Passive Cooling (Via Programmed | | | | | Duty Cycle on STPCLK#) | 5-84 | | | E 40 40 | 5.12.9.5 Active Cooling | | | | 5.12.10 | Intel <sup>®</sup> SpeedStep™ Technology Protocol5.12.10.1 Intel <sup>®</sup> SpeedStep™ Technology Processor | 5-84 | | | | Requirements | E 9E | | | | 5.12.10.2 Intel <sup>®</sup> SpeedStep™ Technology States | 5-65<br>5-85 | | | | 5.12.10.3 Voltage Regulator Interface | 5 05<br>5-85 | | | 5 12 11 | Event Input Signals and Their Usage | | | | 0.12.11 | 5.12.11.1 PWRBTN#–Power Button | | | | | 5.12.11.2 RI#—Ring Indicate | | | | | 5.12.11.3 PME#—PCI Power Management Event | 5-87 | | | | 5.12.11.4 AGPBUSY# | 5-87 | | | 5.12.12 | ALT Access Mode | 5-88 | | | | 5.12.12.1 Write Only Registers with Read Paths in | | | | | ALT Access Mode | 5-89 | | | | 5.12.12.2 PIC Reserved Bits | 5-91 | | | | 5.12.12.3 Read Only Registers with Write Paths in | | | | | ALT Access Mode | | | | 5.12.13 | System Power Supplies, Planes, and Signals | | | | | 5.12.13.1 Power Plane Control with SLP_S3# and SLP_S5# | | | | | 5.12.13.2 SLP_S1# Signal | | | | | 5.12.13.3 PWROK Signal | | | | | 5.12.13.4 VRMPWRGD Signal | 5-92<br>5 02 | | | | 5.12.13.6 Controlling Leakage and Power Consumption During | 5-92 | | | | Low-Power States | 5-92 | | | 5.12.14 | Clock Generators | | | | 0 | 5.12.14.1 Clock Control Signals from Intel <sup>®</sup> ICH3 to | | | | | Clock Synthesizer | 5-93 | | | 5.12.15 | Legacy Power Management Theory of Operation | | | 5.13 | | Management (D31:F0) | | | | | Theory of Operation | | | | | 5.13.1.1 Detecting a System Lockup | | | | | 5.13.1.2 Handling an Intruder | | | | | 5.13.1.3 Detecting Improper FWH Programming | 5-95 | | | | 5.13.1.4 Handling an ECC Error or Other Memory Error | 5-95 | | | 5.13.2 | Alert on LAN* | 5-96 | | 5.14 | Genera | l Purpose I/O | .5-100 | | | 5.14.1 | GPIO Mapping | .5-100 | | | | Power Wells | | | | 5.14.3 | SMI# and SCI Routing | .5-102 | | | 5.14.4 | Power Wells | .5-103 | | 5.15 | IDE Co | ntroller (D31:F1) | .5-103 | | | 5.15.1 | PIO Transfers | | | | | 5.15.1.1 IDE Port Decode | | | | | 5.15.1.2 IDE Legacy Mode and Native Mode | | | | | 5.15.1.3 PIO IDE Timing Modes | | | | | 5.15.1.4 IORDY Masking | | | | | 5 15 1 5 DIC 22 Dit IDE Dote Dort Accessor | 5-106 | | | | 5.15.1.5 PIO 32-Bit IDE Data Port Accesses | | ### int<sub>e</sub>l<sub>®</sub> | | 5.15.2 | Bus Master Function | 5- | 107 | |------|---------------|-------------------------------------------------------------|----------|------------| | | | 5.15.2.1 Physical Region Descriptor Format | | | | | | 5.15.2.2 Bus Master IDE Timings | 5- | 108 | | | | 5.15.2.3 Interrupts | 5- | 108 | | | | 5.15.2.4 Bus Master IDE Operation | | | | | | 5.15.2.5 Error Conditions | 5- | 110 | | | | 5.15.2.6 Intel <sup>®</sup> 8237-Like Protocol | | | | | 5.15.3 | Ultra ATA/33 Protocol | | | | | | 5.15.3.1 Signal Descriptions | 5-′ | 111 | | | | 5.15.3.2 Operation | 5- | 112 | | | | 5.15.3.3 CRC Calculation | | | | | | Ultra ATA/66 Protocol | | | | | | Ultra ATA/100 Protocol | | | | | | Ultra ATA/33/66/100 Timing | | | | | | Mobile IDE Swap Bay | | | | 5.16 | | 1 Controllers (D29:F0, F1 and F2) | | | | | 5.16.1 | Data Structures in Main Memory | | | | | | 5.16.1.1 Frame List Pointer | | | | | | 5.16.1.2 Transfer Descriptor (TD) | 5- | 116 | | | | 5.16.1.3 Queue Head (QH) | | | | | 5.16.2 | Data Transfers to/from Main Memory | | | | | | 5.16.2.1 Executing the Schedule | 5-′ | 121 | | | | 5.16.2.2 Processing Transfer Descriptors | | 122 | | | | 5.16.2.3 Command Register, Status Register, and TD Status | | | | | | Interaction | 5- | 123 | | | <b>5</b> 40 0 | 5.16.2.4 Transfer Queuing | | | | | | Data Encoding and Bit Stuffing | | | | | 5.16.4 | Bus Protocol | | | | | | 5.16.4.1 Bit Ordering | | | | | | 5.16.4.2 SYNC Field | | | | | | 5.16.4.3 Packet Field Formats | | | | | | 5.16.4.4 Address Fields | | | | | | 5.16.4.6 Data Field | | | | | | 5.16.4.7 Cyclic Redundancy Check (CRC) | 5-<br>5- | 130<br>130 | | | 5.16.5 | Packet Formats | | | | | 0.10.0 | 5.16.5.1 Token Packets | | | | | | 5.16.5.2 Start of Frame Packets | 5-<br>5- | 131 | | | | 5.16.5.3 Data Packets | | | | | | 5.16.5.4 Handshake Packets | | | | | | 5.16.5.5 Handshake Responses | | | | | 5.16.6 | USB Interrupts | | | | | | 5.16.6.1 Transaction Based Interrupts | 5- | 134 | | | | 5.16.6.2 Non-Transaction Based Interrupts | 5- | 136 | | | 5.16.7 | USB Power Management | | | | | | USB Legacy Keyboard Operation | | | | 5.17 | | 2.0 Controller Functional Description (D31:F3) | | | | ·· | | Host Controller | | | | | J | 5.17.1.1 Command Protocols | | | | | | 5.17.1.2 I <sup>2</sup> C Behavior | 5- | 149 | | | | 5.17.1.3 Heartbeat for Use with the External LAN Controller | | | | | 5.17.2 | Bus Arbitration | | | | | | Bus Timing | | | | | | 5.17.3.1 Clock Stretching | | | | | | | | | ### intط | | | 5.17.3.2 Bus Time Out (Intel® ICH3 as SMBus Master) | | |---|---------|---------------------------------------------------------------------------|-------| | | | .17.4 Interrupts / SMI# | | | | | .17.5 SMBALERT# | | | | 5 | .17.6 SMBus Slave Interface | | | | | 5.17.6.1 Format of Slave Write Cycle | | | | | 5.17.6.2 Format of Read Command | | | | 5.40 A | 5.17.6.3 Format of Host Notify Command | 5-157 | | | 5.18 A | .C '97 Controller Functional Description<br>Audio D31:F5, Modem D31:F6) | E 1E0 | | | , | · · · · · · · · · · · · · · · · · · · | | | | Э | .18.1 AC-Link | | | | | 5.18.1.1 AC-Link Output Frame (SDOUT)5.18.1.2 Output Slot 0: Tag Phase | 5-162 | | | | 5.18.1.3 Output Slot 1: Command Address Port | | | | | 5.18.1.4 Output Slot 2: Command Data Port | | | | | 5.18.1.5 Output Slot 3: PCM Playback Left Channel | | | | | 5.18.1.6 Output Slot 4: PCM Playback Right Channel | | | | | 5.18.1.7 Output Slot 5: Modem Ćodec | | | | | 5.18.1.8 Output Slot 6: PCM Playback Center Front Channel . | | | | | 5.18.1.9 Output Slots 7–8: PCM Playback Left and Right Real | r | | | | Channels | | | | | 5.18.1.10 Output Slot 9: Playback SubWoofer Channel | | | | | 5.18.1.11 Output Slots 10–11: Reserved | 5-164 | | | | 5.18.1.12 Output Slot 12: I/O Control | | | | | 5.18.1.13 AC-Link Input Frame (SDIN)<br>5.18.1.14 Input Slot 0: Tag Phase | | | | | 5.18.1.15 Input Slot 0. Tag Priase | | | | | 5.18.1.16 Input Slot 1: Status Address Fort / Slot Request Bits. | | | | | 5.18.1.17 Input Slot 3: PCM Record Left Channel | | | | | 5.18.1.18 Input Slot 4: PCM Record Right Channel | 5-167 | | | | 5.18.1.19 Input Slot 5: Modem Line | 5-167 | | | | 5.18.1.20 Input Slot 6: Optional Dedicated Microphone | | | | | Record Data | | | | | 5.18.1.21 Input Slots 7–11: Reserved | | | | | 5.18.1.22 Input Slot 12: I/O status | | | | | 5.18.1.23 Register Access | | | | 5 | .18.2 AC-Link Low Power Mode | | | | | 5.18.2.1 External Wake Event | | | | | .18.3 AC '97 Cold Reset | | | | | .18.4 AC '97 Warm Reset | | | | 5 | .18.5 System Reset | 5-171 | | 6 | Registe | r and Memory Mapping | 6-1 | | | 6.1 F | CI Devices and Functions | 6-2 | | | | CI Configuration Map | | | | | O Map | | | | | .3.1 Fixed I/O Address Ranges | | | | | .3.2 Variable I/O Decode Ranges | | | | | lemory Map | | | | | .4.1 Boot-Block Update Scheme | | | 7 | LAN Co | ontroller Registers (B1:D8:F0) | | | | | CI Configuration Registers (B1:D8:F0) | | | | | .1.1 VID—Vendor ID Register (LAN Controller—B1:D8:F0) | | | | | .1.2 DID—Device ID Register (LAN Controller—B1:D8:F0) | | | | , | . 1.2 Device is register (LAN Controller—B1.Do.1 0) | 1 -2 | ### int<sub>e</sub>l<sub>®</sub> | 7.1.5 REVID—Revision ID Register (LAN Controller—B1:D8:F0) 7.1.6 SCC—Sub Class Code Register (LAN Controller—B1:D8:F0). 7.1.7 BCC—Base Class Code Register (LAN Controller—B1:D8:F0). 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0). 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0). 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0). 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Reg (LAN Controller—B1:D8:F0). 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0). 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0). 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0). 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0). 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0). 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0). 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0). 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0). 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0). 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.23 PMCSR—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0). 7.2.1 System Control Block Gommand Word Register (LAN Controller—B1:D8:F0). 7.2.2 System Control Block Command Word Register (LAN Controller—B1:D8:F0). 7.2.3 System Control Block General Pointer Register (LAN Control (LA | | 7.1.3 | PCICMD—PCI Command Register (LAN Controller—B1:D8:F0) | 7-3 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|--------------------------------------------------------|--------------| | 7.1.6 SCC—Sub Class Code Register (LAN Controller—B1:D8:F0). 7.1.7 BCC—Base Class Code Register (LAN Controller—B1:D8:F0). 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0). 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0). 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0). 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0). 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0). 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0). 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0). 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0). 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0). 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0). 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0). 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0). 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.23 PMCSR—Power Management Data Register (LAN Controller—B1:D8:F0). 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0). 7.1.25 System Control Block Status Word Register (LAN Controller—B1:D8:F0). 7.2.1 System Control Block General Pointer Register . 7.2.2 System Control Block General Pointer Register . 7.2.3 System Control Register . 7.2.4 PORT. 7.2.5 EEPROM Control Register . 7.2.6 Management Data Interface (MDI) Control Register . 7.2.7 Receive DMA Byte Count Register . 7.2.8 Early Receive Interrupt Register . 7.2.9 Flow Control Register . 7.2.10 Power Management Diver (PMDR) Register . 7.2.11 General Control Register . 7.2.12 General Status Register . | | 7.1.4 | PCISTS—PCI Status Register (LAN Controller—B1:D8:F0) | 7-4 | | 7.1.6 SCC—Sub Class Code Register (LAN Controller—B1:D8:F0). 7.1.7 BCC—Base Class Code Register (LAN Controller—B1:D8:F0). 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0). 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0). 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0). 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0). 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0). 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0). 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0). 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0). 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0). 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0). 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0). 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0). 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.23 PMCSR—Power Management Data Register (LAN Controller—B1:D8:F0). 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0). 7.1.25 System Control Block Status Word Register (LAN Controller—B1:D8:F0). 7.2.1 System Control Block Command Word Register (LAN Control Port Pations). 7.2.2 PORT. 7.2.3 System Control Block General Pointer Register (LAN Control Port Pations). 7.2.4 PORT. 7.2.5 EEPROM Control Register (MDI) Control Register (LAN Centrol C | | 7.1.5 | REVID—Revision ID Register (LAN Controller—B1:D8:F0) | 7-5 | | 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0) 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0) 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0). 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0). 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0). 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0). 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0). 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0). 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0). 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0). 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0). 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0). 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.23 PMCSR—Power Management Capabilities Register (LAN Controller—B1:D8:F0). 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0). 7.2.2 System Control Block Status Word Register (LAN Controller—B1:D8:F0). 7.2.1 System Control Block General Pointer Register 7.2.2 System Control Block General Pointer Register 7.2.3 System Control Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Fower Management Driver (PMDR) Register 7.2.11 General Status Register | | 7.1.6 | SCC—Sub Class Code Register (LAN Controller—B1:D8:F0) | | | 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0). 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0) 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0) 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Reg (LAN Controller—B1:D8:F0) 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0) 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0) 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.1.25 System Control Block Status Word Register 7.2.1 System Control Block General Pointer Register 7.2.2 System Control Block General Pointer Register 7.2.3 System Control Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.7 | BCC—Base Class Code Register (LAN Controller—B1:D8:F0) | 7-5 | | 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0) | | 7.1.8 | | | | (LAN Controller—B1:D8:F0) 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0) 7.1.11 CSR MEM_BASE CSR—Memory-Mapped Base Address Reg (LAN Controller—B1:D8:F0) 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0) 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0) 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0) 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.1.25 System Control Block Gatus Word Register (LAN Controller—B1:D8:F0) 7.2.1 System Control Block General Pointer Register 7.2.2 System Control Block General Pointer Register 7.2.3 System Control Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.9 | , | | | 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-6 | | (LAN Controller—B1:D8:F0) 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Reg (LAN Controller—B1:D8:F0) 7.1.12 CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0) 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0) 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.1.25 System Control Block Status Word Register 7.2.1 System Control Block General Pointer Register 7.2.2 System Control Block General Pointer Register 7.2.3 FEPROM Control Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.10 | | | | 7.1.11 CSR_MEM_BASE CSR—Memory-Mapped Base Address Reg (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-6 | | (LAN Controller—B1:D8:F0) | | 7.1.11 | CSR_MEM_BASE CSR—Memory-Mapped Base Address Regist | er | | (LAN Controller—B1:D8:F0). 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-6 | | 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) | | 7.1.12 | CSR_IO_BASE—CSR I/O-Mapped Base Address Register | | | (LAN Controller—B1:D8:F0) | | | | 7-7 | | 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0) 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Status Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.13 | SVID—Subsystem Vendor ID Register | | | 7.1.15 CAP_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-7 | | (LAN Controller—B1:D8:F0) 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0). 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0). 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | | | 7-8 | | 7.1.16 INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block General Pointer Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register 7.2.11 General Control Register 7.2.12 General Status Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.15 | CAP_PTR—Capabilities Pointer Register | | | (LAN Controller—B1:D8:F0) 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2.1 System Control Block Status Word Register 7.2.1 System Control Block General Pointer Register 7.2.2 System Control Block General Pointer Register 7.2.3 System Control Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | | (LAN Controller—B1:D8:F0) | 7-8 | | 7.1.17 INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Control F—B1:D8:F0) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register 7.2.12 General Status Register 7.2.12 General Status Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.16 | | | | 7.1.18 MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8: 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-8 | | 7.1.19 MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) | | | | | | (LAN Controller—B1:D8:F0) 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register 7.2.13 General Status Register 7.2.14 General Status Register 7.2.15 General Status Register 7.2.16 General Status Register | | | _ ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | 7-9 ( | | 7.1.20 CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0) 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.19 | MAX_LAT—Maximum Latency Register | | | 7.1.21 NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) | | | (LAN Controller—B1:D8:F0) | 7-9 | | (LAN Controller—B1:D8:F0) | | | | 7-9 | | 7.1.22 PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.21 | NXT_PTR—Next Item Pointer Register | | | (LAN Controller—B1:D8:F0) 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | | | 7-10 | | 7.1.23 PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.22 | PM_CAP—Power Management Capabilities Register | | | (LAN Controller—B1:D8:F0) 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | | | 7-10 | | 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.1.23 | | <del>-</del> | | (LAN Controller—B1:D8:F0) 7.2 LAN Control / Status Registers (CSR) 7.2.1 System Control Block Status Word Register 7.2.2 System Control Block Command Word Register 7.2.3 System Control Block General Pointer Register 7.2.4 PORT 7.2.5 EEPROM Control Register 7.2.6 Management Data Interface (MDI) Control Register 7.2.7 Receive DMA Byte Count Register 7.2.8 Early Receive Interrupt Register 7.2.9 Flow Control Register 7.2.10 Power Management Driver (PMDR) Register 7.2.11 General Control Register 7.2.12 General Status Register | | 7.4.0.4 | | 7-11 | | 7.2 LAN Control / Status Registers (CSR) | | 7.1.24 | PCIDATA—PCI Power Management Data Register | 7 40 | | 7.2.1 System Control Block Status Word Register | 7.0 | 1 4 5 1 0 | (LAN Controller—B1:D8:F0) | 7-12<br>7-40 | | 7.2.2 System Control Block Command Word Register | 1.2 | | | | | 7.2.3 System Control Block General Pointer Register | | | | | | 7.2.4 PORT | | | | | | 7.2.5 EEPROM Control Register | | | · | | | 7.2.6 Management Data Interface (MDI) Control Register | | | | | | 7.2.7 Receive DMA Byte Count Register | | _ | | | | 7.2.8 Early Receive Interrupt Register | | | • , , | | | 7.2.9 Flow Control Register | | | | | | 7.2.10 Power Management Driver (PMDR) Register | | _ | | | | 7.2.11 General Control Register | | _ | Flow Control Register | | | 7.2.12 General Status Register | | 7.2.10 | Power Management Driver (PMDR) Register | | | <u> </u> | | 7.2.11 | General Control Register | | | 7.2.13 Statistical Counters | | 7.2.12 | General Status Register | | | | | 7.2.13 | Statistical Counters | 7-23 | ### $int_{\pmb{\theta}_{\mathbb{G}}}$ | 8 | Hub | Interfac | ce to PCI Bridge Registers (D30:F0) | 8-1 | |---|-----|-----------------------------------------|-------------------------------------------------------------------|-------| | | 8.1 | PCI Co | nfiguration Registers (D30:F0) | 8-1 | | | | 8.1.1 | VID—Vendor ID Register (HÚB-PCI—D30:F0) | | | | | 8.1.2 | DID—Device ID Register (HUB-PCI—D30:F0) | 8-2 | | | | 8.1.3 | CMD—Command Register (HUB-PCI—D30:F0) | | | | | 8.1.4 | PD_STS—Primary Device Status Register | | | | | • • • • • • • • • • • • • • • • • • • • | (HUB-PCI—D30:F0) | 8-4 | | | | 8.1.5 | REVID—Revision ID Register (HUB-PCI—D30:F0) | | | | | 8.1.6 | SCC—Sub Class Code Register (HUB-PCI—D30:F0) | | | | | 8.1.7 | BCC—Base-Class Code Register (HUB-PCI—D30:F0) | | | | | 8.1.8 | | | | | | | PMLT—Primary Master Latency Timer Register (HUB-PCI—D30:F0) | 8-5 | | | | 8.1.9 | HEADTYP—Header Type Register (HUB-PCI—D30:F0) | 8-6 | | | | 8.1.10 | PBUS_NUM—Primary Bus Number Register (HUB-PCI—D30:F0) | | | | | Ω 1 11 | SBLIS NI IM—Secondary Rus Number Pegister | 0-0 | | | | 0.1.11 | SBUS_NUM—Secondary Bus Number Register (HUB-PCI—D30:F0) | 8-6 | | | | 8 1 12 | SUB BUS NUM—Subordinate Bus Number Register | 0 | | | | 02 | SUB_BUS_NUM—Subordinate Bus Number Register (HUB-PCI—D30:F0) | 8-6 | | | | | SMLT—Secondary Master Latency Timer Register | | | | | | (HUB-PCI—D30:F0) | 8-7 | | | | 8.1.14 | IOBASE—I/O Base Register (HUB-PCI—D30:F0) | 8-7 | | | | | IOLIM—I/O Limit Register (HUB-PCI—D30:F0) | | | | | | SECSTS—Secondary Status Register (HUB-PCI—D30:F0) | | | | | | MEMBASE—Memory Base Register (HUB-PCI—D30:F0) | | | | | 8.1.18 | MEMLIM—Memory Limit Register (HUB-PCI—D30:F0) | 8-9 | | | | 8.1.19 | PREF_MEM_BASE—Prefetchable Memory Base Register (HUB-PCI—D30:F0) | 8-9 | | | | 8.1.20 | PREF_MEM_MLT—Prefetchable Memory Limit Register ( HUB-PCI—D30:F0) | 8-10 | | | | 8 1 21 | IOBASE HI—I/O Base Upper 16 Bits Register | | | | | 0.1.21 | (HUB-PCI—D30:F0) | .8-10 | | | | 8.1.22 | IOLIM_HI—I/O Limit Upper 16 Bits Register (HUB-PCI—D30:F0) | 18-10 | | | | | INT_LINE—Interrupt Line Register (HUB-PCI—D30:F0) | | | | | | BRIDGE_CNT—Bridge Control Register (HUB-PCI—D30:F0) | | | | | | BRIDGE_CNT2—Bridge Control Register 2 (HUB-PCI—D30:F0) | | | | | | DEVICE HIDE—Secondary PCI Device Hiding Register | | | | | | (HUB-PCI—D30:F0) | .8-12 | | | | 8.1.27 | CNF—ICH3 Configuration Register (HUB-PCI—D30:F0) | .8-13 | | | | 8.1.28 | MTT—Multi-Transaction Timer Register (HUB-PCI—D30:F0) | .8-13 | | | | | PCI_MAST_STS—PCI Master Status Register (HUB-PCI—D30:F0) | | | | | 8.1.30 | ERR_CMD—Error Command Register (HUB-PCI—D30:F0) | | | | | | ERR_STS—Error Status Register (HUB-PCI—D30:F0) | | | 9 | LPC | I/F Brid | lge Registers (D31:F0) | 9-1 | | | 9.1 | PCI Co | nfiguration Registers (D31:F0) | 9-1 | | | | 9.1.1 | VID—Vendor ID Register (LPC I/F—D31:F0) | | | | | 9.1.2 | DID—Device ID Register (LPC I/F—D31:F0) | | | | | 9.1.3 | PCICMD—PCI COMMAND Register (LPC I/F—D31:F0) | | | | | 9.1.4 | PCISTA—PCI Device Status Register (LPC I/F—D31:F0) | | | | | 9.1.5 | REVID—Revision ID Register (LPC I/F—D31:F0) | | ### int<sub>el®</sub> | | 9.1.6 | PI—Programming Interface Register (LPC I/F—D31:F0) | | |-----|--------|----------------------------------------------------------------------|-----------------------------------------| | | 9.1.7 | SCC—Sub Class Code Register (LPC I/F—D31:F0) | 9-5 | | | 9.1.8 | BCC—Base Class Code Register (LPC I/F—D31:F0) | 9-5 | | | 9.1.9 | HEADTYP—Header Type Register (LPC I/F—D31:F0) | 9-5 | | | 9.1.10 | PMBASE—ACPI Base Address Register (LPC I/F—D31:F0) | 9-6 | | | 9.1.11 | ACPI_CNTL—ACPI Control Register (LPC I/F—D31:F0) | | | | 9.1.12 | | | | | 9.1.13 | TCO_CNTL—TCO Control Register (LPC I/F—D31:F0) | | | | | GPIOBASE—GPIO Base Address Register (LPC I/F—D31:F0). | | | | | GPIO_CNTL—GPIO Control Register (LPC I/F—D31:F0) | | | | | | | | | 0.1.10 | PIRQ[n]_ROUT—PIRQ[A,B,C,D] Routing Control Register (LPC I/F—D31:F0) | 9-9 | | | 9 1 17 | SERIRQ_CNTL—Serial IRQ Control Register (LPC I/F—D31:F0 | ))9-10 | | | 9.1.18 | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | 5.1.10 | (LPC I/F—D31:F0) | 9-11 | | | 9.1.19 | | | | | 5.1.15 | (LPC I/F—D31:F0) | 9-11 | | | 9 1 20 | D31_ERR_STS—Device 31 Error Status Register | | | | 0.1.20 | (LPC I/F—D31:F0) | 9-12 | | | 9 1 21 | PCI_DMA_CFG—PCI DMA Configuration Register | | | | 0.1.21 | (LPC I/F—D31:F0) | 9-12 | | | 9 1 22 | GEN_CNTL—General Control Register (LPC I/F—D31:F0) | 9-13 | | | 9 1 23 | GEN_STA—General Status Register (LPC I/F—D31:F0) | 0-15 | | | | RTC_CONF—RTC Configuration Register (LPC I/F—D31:F0) | | | | | COM_DEC—LPC I/F Communication Port Decode Ranges Reg | | | | 9.1.25 | (LPC I/F—D31:F0) | 9-16 | | | 9.1.26 | | | | | | (LPC I/F—D31:F0) | 9-17 | | | 9.1.27 | | | | | | (LPC I/F—D31:F0) | 9-17 | | | 9.1.28 | FWH_DEC_EN1—FWH Decode Enable 1 Register | | | | | (LPC I/F—D31:F0) | 9-18 | | | 9.1.29 | GEN1_DEC—LPC I/F Generic Decode Range 1 Register | | | | | (LPC I/F—D31:F0) | | | | 9.1.30 | LPC_EN—LPC I/F Enables Register (LPC I/F—D31:F0) | 9-19 | | | | FWH_SEL1—FWH Select 1 Register (LPC I/F—D31:F0) | 9-21 | | | 9.1.32 | GEN2_DEC—LPC I/F Generic Decode Range 2 Register | | | | | (LPC I/F—D31:F0) | | | | | FWH_SEL2—FWH Select 2 Register (LPC I/F—D31:F0) | 9-22 | | | 9.1.34 | FWH_DEC_EN2—FWH Decode Enable 2 Register | | | | | (LPC I/F—D31:F0) | | | | 9.1.35 | FUNC_DIS—Function Disable Register (LPC I/F—D31:F0) | 9-24 | | 9.2 | DMA I/ | O Registers | 9-25 | | | 9.2.1 | DMABASE_CA—DMA Base and Current Address Registers | 9-26 | | | 9.2.2 | DMABASE_CC—DMA Base and Current Count Registers | 9-27 | | | 9.2.3 | DMAMEM_LP—DMA Memory Low Page Registers | | | | 9.2.4 | DMACMD—DMA Command Register | | | | 9.2.5 | DMASTA—DMA Status Register | | | | 9.2.6 | DMA_WRSMSK—DMA Write Single Mask Register | | | | 9.2.7 | DMACH_MODE—DMA Channel Mode Register | | | | 9.2.8 | DMA Clear Byte Pointer Register | | | | 9.2.9 | DMA Master Clear Register | | | | 00 | e.ee.g.e.e | | ### int<sub>el®</sub> | | 9.2.10 | DMA_CLMSK—DMA Clear Mask Register | .9-31 | |-----|--------|--------------------------------------------------------------|-------| | | 9.2.11 | DMA_WRMSK—DMA Write All Mask Register | .9-31 | | 9.3 | | /O Registers | | | | 9.3.1 | TCW—Timer Control Word Register | .9-32 | | | | 9.3.1.1 RDBK_CMD—Read Back Command | | | | | 9.3.1.2 LTCH_CMD—Counter Latch Command | | | | 9.3.2 | SBYTE_FMT—Interval Timer Status Byte Format Register | | | | 9.3.3 | Counter Access Ports Register | | | 9.4 | | 3259 Interrupt Controller (PIC) Registers | | | | 9.4.1 | Interrupt Controller I/O MAP | | | | 9.4.2 | ICW1—Initialization Command Word 1 Register | | | | 9.4.3 | ICW2—Initialization Command Word 2 Register | | | | 9.4.4 | ICW3—Master Controller Initialization Command Word 3 | .0 0, | | | 0.4.4 | Register | 9-37 | | | 9.4.5 | ICW3—Slave Controller Initialization Command Word 3 Register | 9-38 | | | 9.4.6 | ICW4—Initialization Command Word 4 Register | | | | 9.4.7 | OCW1—Operational Control Word 1 (Interrupt Mask) Register | | | | 9.4.8 | OCW2—Operational Control Word 2 Register | | | | 9.4.9 | OCW3—Operational Control Word 3 Register | | | | | | | | | 9.4.10 | ELCR1—Master Controller Edge/Level Triggered Register | | | 0.5 | 9.4.11 | ELCR2—Slave Controller Edge/Level Triggered Register | | | 9.5 | | ced Interrupt Controller (APIC) | | | | 9.5.1 | APIC Register Map | | | | 9.5.2 | IND—Index Register | | | | 9.5.3 | DAT—Data Register | | | | 9.5.4 | IRQPA—IRQ Pin Assertion Register | | | | 9.5.5 | EOIR—EOI Register | | | | 9.5.6 | ID—Identification Register | | | | 9.5.7 | VER—Version Register | | | | 9.5.8 | ARBID—Arbitration ID Register | | | | 9.5.9 | BOOT_CONFIG—Boot Configuration Register | | | | 9.5.10 | Redirection Table | | | 9.6 | | me Clock Registers | | | | 9.6.1 | I/O Register Address Map | | | | 9.6.2 | Indexed Registers | | | | | 9.6.2.1 RTC_REGA—Register A | .9-51 | | | | 9.6.2.2 RTC_REGB—Register B (General Configuration) | .9-52 | | | | 9.6.2.3 RTC_REGC—Register C (Flag Register) | .9-53 | | | _ | 9.6.2.4 RTC_REGD—Register D (Flag Register) | | | 9.7 | | sor Interface Registers | | | | 9.7.1 | NMI_SC—NMI Status and Control Register | | | | 9.7.2 | NMI_EN—NMI Enable (and Real Time Clock Index) Register | | | | 9.7.3 | PORT92—Fast A20 and Init Register | | | | 9.7.4 | COPROC_ERR—Coprocessor Error Register | | | | 9.7.5 | RST_CNT—Reset Control Register | | | 9.8 | | Management Registers (D31:F0) | | | | 9.8.1 | Power Management PCI Configuration Registers (D31:F0) | | | | | 9.8.1.1 GEN_PMCON_1—General PM Configuration 1 Registe | | | | | (PM—D31:F0) | .9-58 | | | | 9.8.1.2 GEN_PMCON_2—General PM Configuration 2 Register | | | | | (PMD31·F0) | 0.50 | ### intel<sub>®</sub> | | | 9.8.1.3 GEN_PMCON_3—General PM Configuration 3 Registe | | |-----|--------|-------------------------------------------------------------------------------------|---------------| | | | (PM—D31:F0) | .9-60 | | | | 9.8.1.4 STPCLK_DEL—Stop Clock Delay Register | | | | | (PM—D31:F0) | .9-60 | | | | 9.8.1.5 GPI_ROUT—GPI Routing Control Register | | | | | (PM—D31:F0) | .9-61 | | | | 9.8.1.6 TRP_FWD_EN—I/O Monitor Trap Forwarding Enable | | | | | Register (PM—D31:F0) | .9-61 | | | | 9.8.1.7 MON[n]_TRP_RNG—I/O Monitor [4:7] Trap Range Reg for Devices 4–7 (PM—D31:F0) | ister<br>0-62 | | | | 9.8.1.8 MON_TRP_MSK—I/O Monitor Trap Range Mask Regis | | | | | for Devices 4-7 (PM—D31:F0) | | | | 9.8.2 | APM I/O Decode | | | | 0.0 | 9.8.2.1 APM_CNT—Advanced Power Management Control Po | | | | | Register | | | | | 9.8.2.2 APM_STS—Advanced Power Management Status Por | | | | | Register | | | | 9.8.3 | Power Management I/O Registers | | | | 3.0.3 | 9.8.3.1 PM1_STS—Power Management 1 Status Register | | | | | 9.8.3.2 PM1_EN—Power Management 1 Enable Register | | | | | 9.8.3.3 PM1_CNT—Power Management 1 Control Register | | | | | 9.8.3.4 PM1_TMR—Power Management 1 Timer Register | | | | | 9.8.3.5 PROC_CNT—Processor Control Register | | | | | 9.8.3.6 LV2—Level 2 Register | | | | | 9.8.3.7 LV3—Level 3 Register | | | | | 9.8.3.8 LV3—Level 4 Register | | | | | 9.8.3.9 PM2_CNT—Power Management 2 Control Register | | | | | 9.8.3.10 GPE0_STS—General Purpose Event 0 Status Registe | | | | | 9.8.3.11 GPE0_EN—General Purpose Event 0 Enables | .0 .2 | | | | Register | 9-74 | | | | 9.8.3.12 GPE1_STS—General Purpose Event 1 Status Registe | r9-75 | | | | 9.8.3.13 GPE1_EN—General Purpose Event 1 Enable Register | | | | | 9.8.3.14 SMI_EN—SMI Control and Enable Register | | | | | 9.8.3.15 SMI_STS—SMI Status Register | | | | | 9.8.3.16 MON_SMI—Device Monitor SMI Status and Enable | | | | | Register | .9-79 | | | | 9.8.3.17 DEVACT_STS—Device Activity Status Register | 9-80 | | | | 9.8.3.18 DEVTRAP_EN— Device Trap Enable Register | .9-81 | | | | 9.8.3.19 BUS_ADDR_TRACK— Bus Address Tracker Register. | .9-82 | | | | 9.8.3.20 BUS_CYC_TRACK— Bus Cycle Tracker Register | .9-82 | | | | 9.8.3.21 SS_CNT— Intel® SpeedStep™ TechnologyControl | | | | | Register | .9-83 | | 9.9 | System | Management TCO Registers (D31:F0) | .9-84 | | | 9.9.1 | TCO Register I/O Map | .9-84 | | | 9.9.2 | TCO1_RLD—TCO Timer Reload and Current Value Register | 9-84 | | | 9.9.3 | TCO1_TMR—TCO Timer Initial Value Register | 9-85 | | | 9.9.4 | TCO1_DAT_IN—TCO Data In Register | | | | 9.9.5 | TCO1_DAT_OUT—TCO Data Out Register | | | | 9.9.6 | TCO1_STS—TCO1 Status Register | | | | 9.9.7 | TCO2_STS—TCO2 Status Register | | | | 9.9.8 | TCO1_CNT—TCO1 Control Register | | | | | TCO2_CNT—TCO1 Control Register | | | | 9.9.9 | | | | | 9.9.10 | TCO_MESSAGE1 and TCO_MESSAGE2 Registers | | | | 9.9.11 | TCO_WDSTATUS—TCO2 Control Register | .9-89 | | | | | | ### intها | | | 9.9.12 SW_IRQ_GEN—Software IRQ Generation Register | | |----|-------|----------------------------------------------------------------------------|--------| | | 9.10 | General Purpose I/O Registers (D31:F0) | | | | | 9.10.1 GPIO Register I/O Address Map | | | | | 9.10.2 GPIO_USE_SEL—GPIO Use Select Register | | | | | 9.10.3 GP_IO_SEL—GPIO Input/Output Select Register | | | | | 9.10.4 GP_LVL—GPIO Level for Input or Output Register | | | | | 9.10.5 GPO_BLINK—GPO Blink Enable Register | | | | | 9.10.6 GPI_INV—GPIO Signal Invert Register | | | | | 9.10.7 GPIO_USE_SEL2—GPIO Use Select 2 Register | | | | | 9.10.8 GP_IO_SEL2—GPIO Input/Output Select 2 Register | | | | | 9.10.9 GP_LVL2—GPIO Level for Input or Output 2 Register | | | 10 | IDE ( | Controller Registers (D31:F1) | | | | 10.1 | PCI Configuration Registers (IDE—D31:F1) | | | | | 10.1.1 CMD—Command Register (IDE—D31:F1) | | | | | 10.1.2 STS—Device Status Register (IDE—D31:F1) | | | | | 10.1.3 PI—Programming Interface Register (IDE—D31:F1) | | | | | 10.1.4 SCC—Sub Class Code Register (IDE—D31:F1) | | | | | 10.1.5 BCC—Base Class Code Register (IDE—D31:F1) | | | | | 10.1.6 MLT—Master Latency Timer Register (IDE—D31:F1) | | | | | 10.1.7 PCMD_BAR—Primary Command Block Base Address Register (IDE—D31:F1) | | | | | 10.1.8 PCNL_BAR—Primary Control Block Base Address Register (I D31:F1) | | | | | 10.1.9 SCMD_BAR—Secondary Command Block Base Address Reg (IDE D31:F1) | gister | | | | 10.1.10 SCNL_BAR—Secondary Control Block Base Address Registe (IDE D31:F1) | er | | | | 10.1.11 BM_BASE—Bus Master Base Address Register (IDE—D31:F | | | | | 10.1.12 EXBAR—Expansion Base Address Register (IDE—D31:F1) | • | | | | 10.1.13 IDE_SVID—Subsystem Vendor ID Register (IDE—D31:F1) | | | | | 10.1.14 IDE_SID—Subsystem ID Register (IDE—D31:F1) | | | | | 10.1.15 INTR_LN—Interrupt Line Register (IDE—D31:F1) | | | | | 10.1.16 INTR_PN—Interrupt Pin Register (IDE—D31:F1) | | | | | 10.1.17 IDE_TIM—IDE Timing Register (IDE—D31:F1) | | | | | 10.1.18 SLV_IDETIM—Slave (Drive 1) IDE Timing Register | | | | | (IDE—D31:F1) | 10-9 | | | | 10.1.19 SDMA_CNT—Synchronous DMA Control Register | | | | | (IDE—D31:F1) | 10-10 | | | | 10.1.20 SDMA_TIM—Synchronous DMA Timing Register (IDE—D31:F1) | 10-11 | | | | 10.1.21 IDE_CONFIG—IDE I/O Configuration Register | 10-12 | | | 10.2 | Bus Master IDE I/O Registers (D31:F1) | 10-13 | | | | 10.2.1 BMIC[P,S]—Bus Master IDE Command Register | 10-14 | | | | 10.2.2 BMIS[P,S]—Bus Master IDE Status Register | | | | | 10.2.3 BMID[P,S]—Bus Master IDE Descriptor Table Pointer Register | | | 11 | USB | 1.1 Controllers Registers | | | | 11.1 | PCI Configuration Registers (D29:F0/F1/F2) | | | | | 11.1.1 VID—Vendor Identification Register (USB—D29:F0/F1/F2) | | | | | 11.1.2 DID—Device Identification Register (USB—D29:F0/F1/F2) | | ### int<sub>e</sub>l<sub>®</sub> | | | 11.1.3 CMD—Command Register (USB—D29:F0/F1/F2) | | |----|--------------------|-------------------------------------------------------------------------------|---------------------------------------------------| | | | 11.1.4 STA—Device Status Register (USB—D29:F0/F1/F2) | | | | | 11.1.5 RID—Revision Identification Register (USB—D29:F0/F1/F2) | | | | | 11.1.6 PI—Programming Interface Register (USB—D29:F0/F1/F2) | 11-3 | | | | 11.1.7 SCC—Sub Class Code Register (USB—D29:F0/F1/F2) | 11-4 | | | | 11.1.8 BCC—Base Class Code Register (USB—D29:F0/F1/F2) | 11-4 | | | | 11.1.9 HTYPE—Header Type Register (USB—D29:F0/F1/F2) | 11-4 | | | | 11.1.10 BASE—Base Address Register (USB—D29:F0/F1/F2) | | | | | 11.1.11 SVID—Subsystem Vendor ID Register (USB—D29:F0/F1/F2) | | | | | 11.1.12 SID—Subsystem ID Register (USB—D29:F0/F1/F2) | | | | | 11.1.13 INTR_LN—Interrupt Line Register (USB—D29:F0/F1/F2) | | | | | 11.1.14 INTR_PN—Interrupt Pin Register (USB—D29:F0/F1/F2) | | | | | 11.1.15 SB_RELNUM—Serial Bus Release Number Register (USB—D29:F0/F1/F2) | | | | | (USB—D29:F0/F1/F2) | 11 <b>-</b> 6 | | | | 11.1.16 USB_LEGKEY—USB Legacy Keyboard/Mouse Control Regis (USB—D29:F0/F1/F2) | | | | | 11.1.17 USB_RES—USB Resume Enable Register (USB—D29:F0/F1/F2) | 11 <sub>-</sub> 0 | | | 11.2 | USB I/O Registers | 11-0 م-11<br>14-0 | | | 11.2 | 11.2.1 USBCMD—USB Command Register | | | | | 11.2.2 USBSTA—USB Status Register | | | | | 11.2.3 USBINTR—Interrupt Enable Register | 11-13<br> 14-14 | | | | | | | | | 11.2.4 FRNUM—Frame Number Register | | | | | | | | | | 11.2.6 SOFMOD—Start of Frame Modify Register | | | | | 11.2.7 PORTSC[0,1]—Port Status and Control Register | 11-17 | | | | | | | 12 | SMB | us Controller Registers (D31:F3) | 12-1 | | 12 | <b>SMB</b><br>12.1 | | | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-1 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-1 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-1<br>12-2 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-2<br>12-2<br>12-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-2<br>12-2<br>12-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-1<br>12-1<br>12-2<br>12-2<br>12-3<br>12-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-112-212-312-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-3 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-3 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-4 | | 12 | | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-412-512-6 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-412-612-7 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-412-612-7 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-412-412-512-712-8 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-412-412-512-712-812-9 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-112-212-312-312-412-412-612-812-912-9 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-412-612-912-912-9 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-212-312-312-312-412-412-612-912-912-10 | | 12 | 12.1 | PCI Configuration Registers (SMBus—D31:F3) | 12-112-112-312-312-312-412-412-612-912-1012-10 | ### intها | | | 12.2.10 SEV_DATA—Receive Slave Data Register | 12-11 | |----|-------|-------------------------------------------------------------------------------|--------| | | | 12.2.11 SMLINK_PIN_CTL—SMLink Pin Control Register | 12-11 | | | | 12.2.12 SMBUS_PIN_CTL—SMBus Pin Control Register | 12-12 | | | | 12.2.13 SLV_STS—Slave Status Register | 12-12 | | | | 12.2.14 SLV_CMD—Slave Command Register | 12-13 | | | | 12.2.15 NOTIFY_DADDR—Notify Device Address | 12-13 | | | | 12.2.16 NOTIFY_DLOW—Notify Data Low Byte Register | 12-13 | | | | 12.2.17 NOTIFY_DHIGH—Notify Data High Byte Register | 12-14 | | 13 | AC '9 | 97 Audio Controller Registers (D31:F5) | 13-1 | | | 13.1 | AC '97 Audio PCI Configuration Space (D31:F5) | 13-1 | | | | 13.1.1 VID—Vendor Identification Register (Audio—D31:F5) | | | | | 13.1.2 DID—Device Identification Register (Audio—D31:F5) | | | | | 13.1.3 PCICMD—PCI Command Register (Audio—D31:F5) | | | | | 13.1.4 PCISTS—PCI Device Status Register (Audio—D31:F5) | | | | | 13.1.5 RID—Revision Identification Register (Audio—D31:F5) | | | | | 13.1.6 PI—Programming Interface Register (Audio—D31:F5) | | | | | 13.1.7 SCC—Sub Class Code Register (Audio—D31:F5) | | | | | 13.1.8 BCC—Base Class Code Register (Audio—D31:F5) | | | | | 13.1.9 HEDT—Header Type Register (Audio—D31:F5) | | | | | 13.1.10 NAMBAR—Native Audio Mixer Base Address Register | | | | | (Audio—D31:F5) | 13-5 | | | | 13.1.11 NABMBAR—Native Audio Bus Mastering Base Address Reg<br>(Audio—D31:F5) | jister | | | | 13.1.12 SVID—Subsystem Vendor ID Register (Audio—D31:F5) | | | | | 13.1.13 SID—Subsystem ID Register (Audio—D31:F5) | | | | | 13.1.14 INTR_LN—Interrupt Line Register (Audio—D31:F5) | | | | | 13.1.15 INTR_PN—Interrupt Pin Register (Audio—D31:F5) | | | | | 13.1.16 PCID—Programmable Codec ID Register (Audio—D31:F5) | | | | 13.2 | AC '97 Audio I/O Space (D31:F5) | | | | | 13.2.1 x_BDBAR—Buffer Descriptor Base Address Register | | | | | 13.2.2 x_CIV—Current Index Value Register | | | | | 13.2.3 x_LVI—Last Valid Index Register | | | | | 13.2.4 x_SR—Status Register | | | | | 13.2.5 x_PICB—Position In Current Buffer Register | | | | | 13.2.6 x_PIV—Prefetched Index Value Register | | | | | 13.2.7 x_CR—Control Register | | | | | 13.2.8 GLOB_CNT—Global Control Register | | | | | 13.2.9 GLOB_STA—Global Status Register | | | | | 13.2.10 CAS—Codec Access Semaphore Register | | | 14 | AC 'S | 97 Modem Controller Registers (D31:F6) | | | | | _ , | | | | 14.1 | AC '97 Modem PCI Configuration Space (D31:F6) | | | | | 14.1.1 VID—Vendor Identification Register (Modem—D31:F6) | | | | | 14.1.2 DID—Device Identification Register (Modem—D31:F6) | | | | | 14.1.3 PCICMD—PCI Command Register (Modem—D31:F6) | | | | | 14.1.4 PCISTA—Device Status Register (Modem—D31:F6) | | | | | 14.1.5 RID—Revision Identification Register (Modem—D31:F6) | | | | | 14.1.6 PI—Programming Interface Register (Modem—D31:F6) | | | | | 14.1.7 SCC—Sub Class Code Register (Modem—D31:F6) | | | | | 14.1.8 BCC—Base Class Code Register (Modem—D31:F6) | | | | | 14.1.9 HEDT—Header Type Register (Modem—D31:F6) | 14-4 | ### intطا | В | Regi | ster Bit Index | B-1 | |----|----------------------|-------------------------------------------------------------|-------| | A | Regis | ster Index | A-1 | | | | 18.3.1 XOR Chain Testability Algorithm Example | 18-2 | | | 18.1<br>18.2<br>18.3 | Test Mode Description Tri-state Mode XOR Chain Mode | 18-2 | | 18 | | ability | | | 17 | | age Information | | | 47 | 16.4<br>16.5 | AC Characteristics Timing Diagrams | 16-2′ | | | 16.2<br>16.3 | Functional Operating Range DC Characteristics | | | 10 | 16.1 | Absolute Maximum Ratings | | | 16 | | rical Characteristics | | | 15 | Rallo | out Definition | | | | | 14.2.9 GLOB_STA—Global Status Register | | | | | 14.2.8 GLOB_CNT—Global Control Register | 14-14 | | | | 14.2.6 x_PIV—Prefetch Index Value Register | | | | | 14.2.5 x_PICB—Position In Current Buffer Register | 14-12 | | | | 14.2.4 x_SR—Status Register | | | | | 14.2.2 x_CIV—Current Index Value Register | | | | | 14.2.1 x_BDBAR—Buffer Descriptor List Base Address Register | | | | 14.2 | AC '97 Modem I/O Space (D31:F6) | | | | | 14.1.15 INT_PIN—Interrupt Pin (Modem—D31:F6) | | | | | 14.1.13 SID—Subsystem ID (Modem—D31:F6) | | | | | 14.1.12 SVID—Subsystem Vendor ID (Modem—D31:F6) | | | | | 14.1.11 MBAR—Modem Base Address Register (Modem—D31:F6) | | | | | (Modem—D31:F6) | 14-5 | | | | 14.1.10 MMBAR—Modem Mixer Base Address Register | | ### int<sub>el®</sub> ### **Figures** | 2-1 | Intel® 82801CAM ICH3 Simplified Block Diagram | 2-2 | |------------------------|-----------------------------------------------------------|-------| | 2-2 | Required External RTC Circuit | 2-18 | | 2-3 | Example V5REF Sequencing Circuit | 2-18 | | 4-1 | Conceptual Clock Diagram | | | 5-1 | Primary Device Status Register Error Reporting Logic | | | 5-2 | Secondary Status Register Error Reporting Logic | | | 5-3 | NMI# Generation Logic | | | 5-4 | Integrated LAN Controller Block Diagram | | | 5- <del>4</del><br>5-5 | 64-Word EEPROM Read Instruction Waveform | | | 5-6 | LPC I/F Diagram | | | 5-0<br>5-7 | Typical Timing for LFRAME# | | | | | | | 5-8<br>5-9 | Abort MechanismIntel® ICH3 DMA Controller | | | | | | | 5-10 | DMA Serial Channel Passing Protocol | | | 5-11 | DMA Request Assertion Through LDRQ# | | | 5-12 | Coprocessor Error Timing Diagram | | | 5-13 | Signal Strapping | | | 5-14 | Intel <sup>®</sup> SpeedStep™ Technology Block Diagram | | | 5-15 | Physical Region Descriptor Table Entry | | | 5-16 | Transfer Descriptor | | | 5-17 | Example Queue Conditions | | | 5-18 | USB Data Encoding | | | 5-19 | USB Legacy Keyboard Flow Diagram | | | 5-20 | Intel® ICH3 Based Audio Codec '97, Revision 2.2 | | | 5-21 | Audio Codec '97, Revision 2.2 Controller-Codec Connection | 5-160 | | 5-22 | AC-Link Protocol | 5-161 | | 5-23 | AC-Link Powerdown Timing | 5-169 | | 5-24 | SDIN Wake Signaling | 5-170 | | 15-1 | Intel® ICH3 Ballout (Topview—Left Side) | 15-2 | | 15-2 | Intel® ICH3 Ballout (Topview—Right Side) | 15-3 | | 16-1 | Clock Timing | | | 16-2 | Valid Delay From Rising Clock Edge | | | 16-3 | Setup and Hold Times | | | 16-4 | Float Delay | | | 16-5 | Pulse Width | | | 16-6 | Output Enable Delay | | | 16-7 | IDE PIO Mode | | | 16-8 | IDE Multiword DMA | | | 16-9 | Ultra ATA Mode (Drive Initiating a Burst Read) | | | 16-10 | Ultra ATA Mode (Sustained Burst) | | | 16-11 | Ultra ATA Mode (Odstanled Burst) | | | 16-12 | Ultra ATA Mode (Fadsing a DMA Burst) | | | 16-12 | USB Rise and Fall Times | | | 16-13 | USB Jitter | | | _ | | | | 16-15 | USB EOP Width | | | 16-16 | SMBus Transaction | | | 16-17 | SMBus Timeout | | | 16-18 | Power Sequencing and Reset Signal Timings | | | 16-19 | 1.8 V/3.3 V Power Sequencing | 16-28 | ### intط | 16-20<br>16-21 | G3 (Mechanical Off) to S0 Timings | | |----------------|----------------------------------------------------------------------|------| | 16-22 | S0 to S5 to S0 Timings | | | 16-23 | C0 to C2 to C0 Timings | | | 16-24 | C0 to C3 to C0 Timings | | | 16-25 | C0 to C4 to C0 Timings | | | 16-26 | Intel <sup>®</sup> SpeedStep <sup>™</sup> Technology Timing Sequence | | | 17-1 | Intel® ICH3 Package | 17-1 | | 18-1 | Test Mode Entry (XOR Chain Example) | | | 18-2 | Example XOR Chain Circuitry | | | 10 2 | Example Note Origin Originity | 10 2 | | | | | | | | | | | | | | 4.4 | Industry Charifications | 4.4 | | 1-1 | Industry Specifications | | | 1-2 | PCI Devices and Functions | | | 2-1 | Hub Interface Signals | | | 2-2 | LAN Connect Interface Signals | | | 2-3 | EEPROM Interface Signals | 2-3 | | 2-4 | Firmware Hub Interface Signals | | | 2-5 | PCI Interface Signals | | | 2-6 | IDE Interface Signals | | | 2-7 | LPC Interface Signals | | | 2-8 | Interrupt Signals | | | 2-9 | USB Interface Signals | | | 2-10 | Power Management Interface Signals | | | 2-11 | Processor Interface Signals | | | 2-12 | SM Bus Interface Signals | | | 2-13 | System Management Interface Signals | | | 2-14 | Real Time Clock Interface | | | 2-15 | Other Clocks | | | 2-16 | Miscellaneous Signals | | | 2-17 | AC '97 Link Signals | 2-14 | | 2-18 | General Purpose I/O Signals | 2-15 | | 2-19 | Power and Ground Signals | 2-16 | | 2-20 | Functional Strap Definitions | 2-17 | | 2-21 | Test Mode Selection | | | 3-1 | Intel® ICH3 Power Planes | | | 3-2 | Integrated Pull-Up and Pull-Down Resistors | 3-2 | | 3-3 | IDE Series Termination Resistors | | | 3-4 | Power Plane and States for Output and I/O Signals | 3-3 | | 3-5 | Power Plane for Input Signals | 3-6 | | 4-1 | Intel® ICH3 and System Clock Domains | 4-1 | | 5-1 | Type 0 Configuration Cycle Device Number Translation | | | 5-2 | LPC Cycle Types Supported | | | 5-3 | Start Field Bit Definitions | | | 5-4 | Cycle Type Bit Definitions | | | 5-5 | Transfer Size Bit Definition | | | 5-6 | SYNC Bit Definition | | | 5-7 | Intel® ICH3 Response to Sync Failures | | | 5-8 | DMA Transfer Size | | | | | | **Tables** ### $int_{\pmb{\theta}_{\mathbb{G}}}$ | 5-9 | Address Shifting in 16-Bit I/O DMA Transfers | 5-28 | |------------------|-------------------------------------------------------------------|----------| | 5-10 | DMA Cycle vs. I/O Address | | | 5-11 | PCI Data Bus vs. DMA I/O port size | 5-32 | | 5-12 | DMA I/O Cycle Width vs. BE[3:0]# | 5-33 | | 5-13 | Counter Operating Modes | 5-39 | | 5-14 | Interrupt Controller Core Connections | 5-41 | | 5-15 | Interrupt Status Registers | 5-42 | | 5-16 | Content of Interrupt Vector Byte | 5-42 | | 5-17 | APIC Interrupt Mapping | 5-49 | | 5-18 | Arbitration Cycles | 5-50 | | 5-19 | APIC Message Formats | 5-51 | | 5-20 | EOI Message | 5-51 | | 5-21 | Short Message | 5-52 | | 5-22 | APIC Bus Status Cycle Definition | 5-53 | | 5-23 | Lowest Priority Message (Without Focus Processor) | 5-54 | | 5-24 | Remote Read Message | 5-55 | | 5-25 | Interrupt Message Address Format | 5-58 | | 5-26 | Interrupt Message Data Format | 5-59 | | 5-27 | Stop Frame Explanation | 5-60 | | 5-28 | Data Frame Format | | | 5-29 | Configuration Bits Reset by RTCRST# Assertion | | | 5-30 | INIT# Going Active | | | 5-31 | NMI Sources | | | 5-32 | Frequency Strap Behavior Based on Exit State | | | 5-33 | Frequency Strap Bit Mapping | | | 5-34 | General Power States for Systems using Intel® ICH3 | 5-70 | | 5-35 | State Transition Rules for Intel® ICH3 | | | 5-36 | System Power Plane | | | 5-37 | Causes of SMI# and SCI | | | 5-38 | Break Events | | | 5-39 | Sleep Types | | | 5-40 | Causes of Wake Events | | | 5-41 | GPI Wake Events | | | 5-42 | Transitions Due to Power Failure | | | 5-43 | Transitions Due to Power Button | | | 5-44 | Transitions Due to RI# Signal | | | 5-45 | Write Only Registers with Read Paths in ALT Access Mode | | | 5-46 | PIC Reserved Bits Return Values | | | 5-47 | Register Write Accesses in ALT Access Mode | | | 5-48 | Intel® ICH3 Clock Inputs | | | 5-49 | Alert on LAN* Message Data | | | 5-50 | GPIO(s) Mapping | | | 5-51 | IDE Legacy I/O Ports: Command Block Registers (CS1x# Chip Selec | | | 5-52 | IDE Legacy I/O Ports: Control Block Registers (CS3x# Chip Select) | • | | 5-53 | IDE Transaction Timings (PCI Clocks) | | | 5-54 | Interrupt/Active Bit Interaction Definition | | | 5-5 <del>5</del> | UltraATA/33 Control Signal Redefinitions | | | 5-56 | Frame List Pointer Bit Description | | | 5-56<br>5-57 | TD Link Pointer | | | 5-5 <i>1</i> | TD Control and Status | | | 5-56<br>5-59 | TD Token | | | ひつづ | ID IOVEII | ט- ו ו ש | ### intطِ | 5-60 | TD Buffer Pointer | 5- | 119 | |-------|------------------------------------------------------------------|----|-----| | 5-61 | Queue Head Block | 5- | 120 | | 5-62 | Queue Head Link Pointer | 5- | 120 | | 5-63 | Queue Element Link Pointer | 5- | 120 | | 5-64 | Command Register, Status Register and TD Status Bit Interaction | 5- | 123 | | 5-65 | Queue Advance Criteria | 5- | 126 | | 5-66 | USB Schedule List Traversal Decision Table | | | | 5-67 | PID Format | 5- | 129 | | 5-68 | PID Types | | | | 5-69 | Address Field | | | | 5-70 | Endpoint Field | | | | 5-71 | Token Format | | | | 5-72 | SOF Packet | | | | 5-73 | Data Packet Format | | | | 5-74 | Bits Maintained in Low Power States | | | | 5-75 | USB Legacy Keyboard State Transitions | | | | 5-76 | Quick Protocol | | | | 5-77 | Send / Receive Byte Protocol without PEC | | | | 5-78 | Send/Receive byte Protocol with PEC | | | | 5-79 | Write Byte/Word Protocol without PEC | | | | 5-80 | Write Byte/Word Protocol with PEC | 5- | 142 | | 5-81 | Read Byte/Word Protocol without PEC | | | | 5-82 | Read Byte/Word Protocol with PEC | | | | 5-83 | Process Call Protocol without PEC | | | | 5-84 | Process Call Protocol with PEC | | | | 5-85 | Block Read/Write Protocol without PEC | | | | 5-86 | Block Read/Write Protocol with PEC | | | | 5-87 | I <sup>2</sup> C Block Read | | | | 5-88 | Enable for SMBALERT# | | | | 5-89 | Enables for SMBus Slave Write and SMBus Host Events | | | | 5-90 | Enables for the Host Notify Command | | | | 5-91 | Slave Write Cycle Format | | | | 5-92 | Slave Write Registers | | | | 5-93 | Command Types | | | | 5-94 | Read Cycle Format | | | | 5-95 | Data Values for Slave Read Registers | | | | 5-96 | Host Notify Format | | | | 5-97 | Features Supported by Intel® ICH3 | 5- | 158 | | 5-98 | AC '97 Signals | | | | 5-99 | Input Slot 1 Bit Definitions | | | | 5-100 | Output Tag Slot 0 | | | | 5-101 | AC-Link State during PCIRST# | | | | 6-1 | PCI Devices and Functions | | | | 6-2 | Intel® ICH3 Device IDs | | | | 6-3 | Fixed I/O Ranges Decoded by Intel <sup>®</sup> ICH3 | | 6-4 | | 6-4 | Variable I/O Decode Ranges | | | | 6-5 | Memory Decode Ranges from Processor Perspective | | | | 7-1 | PCI Configuration Map (LAN Controller—B1:D8:F0) | | | | 7-2 | Configuration of Subsystem ID and Subsystem Vendor ID via EEPROM | | | | 7-3 | Data Register Structure | | | | 7-4 | Intel® ICH3 Integrated LAN Controller CSR Space | | -13 | ### لطint | 7-5 | Self-Test Results Format | | |----------------------------|-----------------------------------------------------------------|----------------| | 7-6 | Statistical Counters | | | 8-1 | PCI Configuration Map (HUB-PCI—D30:F0) | 8-1 | | 9-1 | PCI Configuration Map (LPC I/F—D31:F0) | 9-1 | | 9-2 | DMA Registers | 9-25 | | 9-3 | PIC Registers | 9-35 | | 9-4 | APIC Direct Registers | 9-43 | | 9-5 | APIC Indirect Registers | 9-43 | | 9-6 | RTC I/O Registers | 9-49 | | 9-7 | RTC (Standard) RAM Bank | 9-50 | | 9-8 | PCI Configuration Map (PM—D31:F0) | 9-57 | | 9-9 | APM Register Map | 9-63 | | 9-10 | ACPI and Legacy I/O Register Map | 9-64 | | 9-11 | TCO I/O Register Map | 9-84 | | 9-12 | Summary of GPIO Implementation | | | 9-13 | Registers to Control GPIO | 9-92 | | 10-1 | PCI Configuration Map (IDE-D31:F1) | 10-1 | | 10-2 | Bus Master IDE I/O Registers | | | 11-1 | PCI Configuration Map (USB—D29:F0/F1/F2) | | | 11-2 | USB I/O Registers | | | 11-3 | Run/Stop, Debug Bit Interaction SWDBG (Bit 5), Run/Stop (Bit 0) | | | | Operation | 11-11 | | 12-1 | PCI Configuration Registers (SMBUS—D31:F3) | 12-1 | | 12-2 | SMB I/O Registers | | | 13-1 | PCI Configuration Map (Audio—D31:F5) | 13-1 | | 13-2 | Intel® ICH3 Audio Mixer Register Configuration | | | 13-3 | Native Audio Bus Master Control Registers | | | 14-1 | PCI Configuration Map (Modem—D31:F6) | | | 14-2 | Intel® ICH3 Modem Mixer Register Configuration | | | 14-3 | Modem Registers | | | 15-1 | 82801CAM ICH3 Ball List by Signal Name | | | 16-1 | Intel® ICH3-M Power Consumption Measurements | | | 16-2 | DC Characteristics Input Signal Association | | | 16-3 | DC Input Characteristics | | | 16-4 | DC Characteristic Output Signal Association | | | 16-5 | DC Output Characteristics | | | 16-6 | Other DC Characteristics | | | 16-7 | Clock Timings | | | 16-8 | PCI Interface Timing | | | 16-9 | IDE PIO and Multiword DMA ModeTiming | | | 16-10 | Ultra ATA Timing (Mode 0, Mode 1, Mode 2) | | | 16-11 | Ultra ATA Timing (Mode 3, Mode 4, Mode 5) | | | 16-12 | Universal Serial Bus Timing | | | 16-13 | IOAPIC Bus Timing | | | 16-14 | SMBus Timing | | | 16-15 | AC '97 Timing | | | 16-16 | LPC Timing | | | 16-17 | Miscellaneous Timings | | | 16-17 | Power Sequencing and Reset Signal Timings | | | 16-19 | Power Management Timings | | | 10-13<br>10 <sub>-</sub> 1 | Test Mode Selection | 10-13<br>10-13 | ### intط | 18-2 | XOR Test Pattern Example | 18-2 | |------|-------------------------------------------------|------| | 18-3 | XOR Chain #1 (RTCRST# Asserted for 4 PCI Clocks | | | | While PWROK Active) | 18-3 | | 18-4 | XOR Chain #2 (RTCRST# Asserted for 5 PCI Clocks | | | | While PWROK Active) | 18-4 | | 18-5 | XOR Chain #3 (RTCRST# asserted for 6 PCI Clocks | | | | While PWROK Active) | 18-5 | | 18-6 | XOR Chain #4 (RTCRST# Asserted for 7 PCI Clocks | | | | While PWROK Active) | 18-6 | | 18-7 | Signals Not in XOR Chain | 18-7 | | A-1 | Intel® ICH3 PCI Configuration Registers | A-1 | | A-2 | Intel® ICH3 Fixed I/O Registers | A-9 | | A-3 | Intel® ICH3 Variable I/O Registers | | | | | | ### **Revision History** | Revision | Change Descriptions | Date | |----------|---------------------|-----------| | -001 | Initial Release. | July 2001 | int<sub>el®</sub> This page is intentionally left blank. ### Introduction 1 #### 1.1 About This Datasheet This datasheet is intended for Original Equipment Manufacturers and BIOS vendors that create ICH3-Mobile based products. Throughout this datasheet, all references to ICH3 refer to the ICH3-M Mobile part. This datasheet assumes a working knowledge of the vocabulary and principles of USB, IDE, AC '97, SMBus, PCI, ACPI and LPC. Although some details of these features are described within this datasheet, refer to the individual industry specifications listed in Table 1-1 for the complete details. **Table 1-1. Industry Specifications** | Specification | Location | |---------------|-------------------------------------------------------------------------| | LPC | http://developer.intel.com/design/chipsets/industry/lpc.htm | | AC '97 | http://developer.intel.com/ial/scalableplatforms/audio/index.htm#97spec | | WfM | http://developer.intel.com/ial/WfM/usesite.htm | | SMBus | http://www.smbus.org/specs/ | | PCI | http://www.pcisig.com/ | | USB | http://www.usb.org | | ACPI | http://www.teleport.com/~acpi/ | #### **Chapter 1. Introduction** Chapter 1 introduces the ICH3 and provides information on datasheet organization. #### **Chapter 2. Signal Description** Chapter 2 provides a detailed description of each ICH3 signal. Signals are arranged according to interface and details are provided as to the drive characteristics (Input/Output, Open Drain, etc.) of all signals. #### **Chapter 3. ICH3 Power Planes and Pin States** Chapter 3 provides a complete list of signals, their associated power well, their logic level in each suspend state, and their logic level before and after reset. #### Chapter 4. ICH3 and System Clock Domains Chapter 4 provides a list of each clock domain associated with the ICH3 in an ICH3 based system. #### **Chapter 5. Functional Description** Chapter 5 provides a detailed description of the functions in the ICH3. All PCI buses, devices and functions in this datasheet are abbreviated using the following nomenclature; Bus:Device:Function. This datasheet abbreviates buses as B0 and B1, devices as D8, D29, D30 and D31 and functions as F0, F1, F2, F3, F4, F5, F6 and F7. For example, Device 31 Function 5 is abbreviated as D31:F5, Bus 1 Device 8 Function 0 is abbreviated as B1:D8:F0. Generally, the bus number will not be used, and can be considered to be Bus 0. Note that the ICH3's external PCI bus is typically Bus 1, but may be assigned a different number depending upon system configuration. #### Chapter 6. Register, Memory and I/O Address Maps Chapter 7 provides an overview of the registers, fixed I/O ranges, variable I/O ranges and memory ranges decoded by the ICH3. #### **Chapter 7. LAN Controller Registers** Chapter 7 provides a detailed description of all registers that reside in the ICH3's integrated LAN Controller. The integrated LAN Controller resides on the ICH3's external PCI bus (typically Bus 1) at Device 8, Function 0 (B1:D8:F0). #### Chapter 8. Hub Interface to PCI Bridge Registers Chapter 8 provides a detailed description of all registers that reside in the Hub Interface to PCI bridge. This bridge resides at Device 30, Function 0 (D30:F0). #### Chapter 9. LPC Bridge Registers Chapter 9 provides a detailed description of all registers that reside in the LPC bridge. This bridge resides at Device 31, Function 0 (D31:F0). This function contains registers for many different units within the ICH3 including DMA, Timers, Interrupts, CPU Interface, GPIO, Power Management, System Management and RTC. #### **Chapter 10. IDE Controller Registers** Chapter 10 provides a detailed description of all registers that reside in the IDE controller. This controller resides at Device 31, Function 1 (D31:F1). #### Chapter 11. USB 1.1 Controller Registers Chapter 11 provides a detailed description of all registers that reside in the three UHCI host controllers. These controllers reside at Device 29, Functions 0, 1 and 2 (D29:F0/F1/F2). #### **Chapter 12. SMBus Controller Registers** Chapter 12 provides a detailed description of all registers that reside in the SMBus controller. This controller resides at Device 31, Function 3 (D31:F3). #### Chapter 13. AC '97 Audio Controller Registers Chapter 13 provides a detailed description of all registers that reside in the audio controller. This controller resides at Device 31, Function 5 (D31:F5). Note that this section of the EDS does not include the native audio mixer registers. Accesses to the mixer registers are forwarded over the AC-link to the codec where the registers reside. #### Chapter 14. AC '97 Modem Controller Registers Chapter 14 provides a detailed description of all registers that reside in the modem controller. This controller resides at Device 31, Function 6 (D31:F6). Note that this section of the EDS does not include the modem mixer registers. Accesses to the mixer registers are forwarded over the AC-link to the codec where the registers reside. #### **Chapter 15. Pinout Definition** Chapter 15 provides a table of each signal and its ball assignment in the 421 BGA package. #### **Chapter 16. Electrical Characteristics** Chapter 16 provides all AC and DC characteristics including detailed timing diagrams. #### **Chapter 17. Package Information** Chapter 17 provides drawings of the physical dimensions and characteristics of the 421 BGA package. #### Chapter 18. Testability Chapter 18 provides details about the implementation of test modes provided in the ICH3. #### Index This datasheet ends with indexes of registers and register bits. #### 1.2 Overview The ICH3 provides extensive I/O support. Functions and capabilities include: - PCI Local Bus Specification, Revision 2.2-compliant with support for 33 MHz PCI operations. - PCI slots (supports up to 6 Req/Gnt pairs) - ACPI Power Management Logic Support - Enhanced DMA Controller, Interrupt Controller, and Timer Functions - Integrated IDE controller supports Ultra ATA100/66/33 - USB host interface with support for 6 USB ports; 3 UHCI host controllers - Integrated LAN Controller - System Management Bus (SMBus) Specification, Version 2.0 with additional support for I<sup>2</sup>C devices - Audio Codec '97, Revision 2.2 specification (a.k.a., AC '97 Component Spec, Rev. 2.2) Compliant Link for Audio and Telephony codecs (up to 6 channels) - Low Pin Count (LPC) interface - Firmware Hub (FWH) interface support - Alert On LAN\* (AOL) and Alert On LAN 2\* (AOL2) The ICH3 incorporates a variety of PCI functions that are divided into three logical devices (29, 30, and 31) on PCI Bus 0 and one device on Bus 1. Device 30 is the Hub Interface-To-PCI bridge. Device 31 contains all the other PCI functions, except the USB Controllers and the LAN Controller, as shown in Table 1-2. The LAN controller is located on Bus 1. **Table 1-2. PCI Devices and Functions** | Bus:Device:Function | Function Description | |----------------------------|-----------------------------| | Bus 0:Device 30:Function 0 | Hub Interface to PCI Bridge | | Bus 0:Device 31:Function 0 | PCI to LPC Bridge | | Bus 0:Device 31:Function 1 | IDE Controller | | Bus 0:Device 31:Function 3 | SMBus Controller | | Bus 0:Device 31:Function 5 | AC '97 Audio Controller | | Bus 0:Device 31:Function 6 | AC '97 Modem Controller | | Bus 0:Device 29:Function 0 | USB UHCI Controller #1 | | Bus 0:Device 29:Function 1 | USB UHCI Controller #2 | | Bus 0:Device 29:Function 2 | New: USB UHCI Controller #3 | | Bus n:Device 8:Function 0 | LAN Controller | The following sub-sections provide an overview of the ICH3 capabilities. #### **Hub Architecture** As I/O speeds increase, the demand placed on the PCI bus by the I/O bridge has become significant. With the addition of AC '97 and Ultra ATA/100, coupled with the existing USB, I/O requirements could impact PCI bus performance. The chipset's *hub interface architecture* ensures that the I/O subsystem; both PCI and the integrated I/O features (IDE, AC '97, USB, etc.), receive adequate bandwidth. By placing the I/O bridge on the hub interface (instead of PCI), the hub architecture ensures that both the I/O functions integrated into the ICH3 and the PCI peripherals obtain the bandwidth necessary for peak performance. #### **PCI** Interface The ICH3 PCI interface provides a 33 MHz, Rev. 2.2 compliant implementation. All PCI signals are 5 V tolerant, except PME#. The ICH3 integrates a PCI arbiter that supports up to six external PCI bus masters in addition to the internal ICH3 requests. #### IDE Interface (Bus Master Capability and Synchronous DMA Mode) The fast IDE interface supports up to four IDE devices providing an interface for IDE hard disks and CD ROMs. Each IDE device can have independent timings. The IDE interface supports PIO IDE transfers up to 16 Mbytes/sec and Bus Master IDE transfers up 100 Mbytes/sec. It does not consume any ISA DMA resources. The IDE interface integrates 16x32-bit buffers for optimal transfers. The ICH3's IDE system contains two independent IDE signal channels. They can be electrically isolated independently. They can be configured to the standard primary and secondary channels (four devices). There are integrated series resistors on the data and control lines (see Section 5.15, "IDE Controller (D31:F1)" on page 5-103 for details). #### Low Pin Count (LPC) Interface The ICH3 implements an LPC Interface as described in the LPC 1.0 specification. The Low Pin Count (LPC) Bridge function of the ICH3 resides in PCI Device 31:Function 0. In addition to the LPC bridge interface function, D31:F0 contains other functional units including DMA, Interrupt Controllers, Timers, Power Management, System Management, GPIO, and RTC. Note that in the current chipset platform, the Super I/O (SIO) component has migrated to the Low Pin Count (LPC) interface. Migration to the LPC interface allows for lower cost Super I/O designs. ### Compatibility Modules (DMA Controller, Timer/Counters, Interrupt Controller) The DMA controller incorporates the logic of two 82C37 DMA controllers, with seven independently programmable channels. Channels 0–3 are hardwired to 8-bit, count-by-byte transfers, and channels 5–7 are hardwired to 16-bit, count-by-word transfers. Any two of the seven DMA channels can be programmed to support fast Type-F transfers. The ICH3 supports two types of DMA (LPC and PC/PCI). DMA via LPC is similar to ISA DMA. LPC DMA and PC/PCI DMA use the ICH3's DMA controller. The PC/PCI protocol allows PCI-based peripherals to initiate DMA cycles by encoding requests and grants via two PC/PCI REQ#/GNT# pairs. LPC DMA is handled through the use of the LDRQ# lines from peripherals and special encodings on LAD[3:0] from the host. Single, Demand, Verify, and Increment modes are supported on the LPC interface. Channels 0–3 are 8 bit channels. Channels 5–7 are 16 bit channels. Channel 4 is reserved as a generic bus master request. The timer/counter block contains three counters that are equivalent in function to those found in one 82C54 programmable interval timer. These three counters are combined to provide the system timer function, and speaker tone. The 14.31818 MHz oscillator input provides the clock source for these three counters. The ICH3 provides an ISA-Compatible Programmable Interrupt Controller (PIC) that incorporates the functionality of two 82C59 interrupt controllers. The two interrupt controllers are cascaded so that 14 external and two internal interrupts are possible. In addition, the ICH3 supports a serial interrupt scheme. All of the registers in these modules can be read and restored. This is required to save and restore system state after power has been removed and restored to the platform. #### **Advanced Programmable Interrupt Controller (APIC)** In addition to the standard ISA compatible Programmable Interrupt Controller (PIC) described in the previous section, the ICH3 incorporates the Advanced Programmable Interrupt Controller (APIC). #### **Universal Serial Bus (USB) Controller** The USB controller provides support for the Universal Host Controller Interface (UHCI). This includes support that allows legacy software to use a USB-based keyboard and mouse. The ICH3 is USB Revision 1.1 compliant. The ICH3 contains three UHCI USB Host Controllers. Each Host Controller includes a root hub with two separate USB ports each, for a total of six USB ports. See Section 5.16, "USB 1.1 Controllers (D29:F0, F1 and F2)" on page 5-115 for details. #### **LAN Controller** The ICH3's integrated LAN Controller includes a 32-bit PCI controller that provides enhanced scatter-gather bus mastering capabilities and enables the LAN Controller to perform high speed data transfers over the PCI bus. Its bus master capabilities enable the component to process high-level commands and perform multiple operations; this lowers processor utilization by off-loading communication tasks from the processor. Two large transmit and receive FIFOs of 3 KB each help prevent data underruns and overruns while waiting for bus accesses. This enables the integrated LAN Controller to transmit data with minimum interframe spacing (IFS). The LAN Controller can operate in either full duplex or half duplex mode. In full duplex mode the LAN Controller adheres with the IEEE 802.3x Flow Control specification. Half duplex performance is enhanced by a proprietary collision reduction mechanism. See Section 5.2, "LAN Controller (B1:D8:F0)" on page 5-6 for details. #### **RTC** The ICH3 contains a Motorola\* MC146818A-compatible real-time clock with 256 bytes of battery-backed RAM. The real-time clock performs two key functions: keeping track of the time of day and storing system data, even when the system is powered down. The RTC operates on a 32.768 KHz crystal and a separate 3 V lithium battery that provides up to seven years of protection. The RTC also supports two lockable memory ranges. By setting bits in the configuration space, two 8-byte ranges can be locked to read and write accesses. This prevents unauthorized reading of passwords or other system security information. The RTC also supports a date alarm that allows for scheduling a wake up event up to 30 days in advance, rather than just 24 hours in advance. #### **GPIO** Various general purpose inputs and outputs are provided for custom system design. The number of inputs and outputs varies depending on ICH3 configuration. #### **Enhanced Power Management** The ICH3's power management functions include enhanced clock control, local and global monitoring support for 14 individual devices, and various low-power (suspend) states (e.g., Suspend-to-DRAM and Suspend-to-Disk). A hardware-based thermal management circuit permits software-independent entrance to low-power states. The ICH3 contains full support for the Advanced Configuration and Power Interface (ACPI) Specification. The Intel<sup>®</sup> SpeedStep<sup>TM</sup> technology feature enables a mobile system to operate in multiple processor performance/thermal states and to transition smoothly between them. The internal processor clock setting and processor supply voltage setting determines these states. The ICH3 supports one Low Power mode, and one High Performance mode. The ICH3's PCI clock can be dynamically controlled independent of any other low-power state (Dynamic PCI Clock control). #### System Management Bus (SMBus 2.0) The ICH3 contains an SMBus Host interface that allows the processor to communicate with SMBus slaves. This interface is compatible with most $I^2C$ devices. Special $I^2C$ commands are implemented (e.g., the $I^2C$ Read that allows the ICH3 to perform block reads of $I^2C$ devices). The ICH3's SMBus host controller provides a mechanism for the processor to initiate communications with SMBus peripherals (slaves). Also, the ICH3 supports slave functionality, including the Host Notify protocol. Hence, the host controller supports 8 command protocols of the SMBus interface (see *System Management Bus (SMBus) Specification*, Version 2.0): Quick Command, Send Byte, Receive Byte, Write Byte/Word, Read Byte/Word, Process Call, Block Read/Write, and Host Notify. #### **Manageability** The ICH3 integrates several functions designed to manage the system and lower the total cost of ownership (TC0) of the system. These system management functions are designed to report errors, diagnose the system, and recover from system lockups without the aid of an external microcontroller. - TCO Timer. The ICH3's integrated programmable TC0 Timer is used to detect system locks. The first expiration of the timer generates an SMI# that the system can use to recover from a software lock. The second expiration of the timer causes a system reset to recover from a hardware lock. - **Processor Present Indicator.** The ICH3 looks for the processor to fetch the first instruction after reset. If the processor does not fetch the first instruction, the ICH3 will reboot the system at the safe-mode frequency multiplier. - ECC Error Reporting. When detecting an ECC error, the host controller has the ability to send one of several messages to the ICH3. The host controller can instruct the ICH3 to generate either an SMI#, NMI, SERR#, or TCO interrupt. - Function Disable. The ICH3 provides the ability to disable the following functions: AC '97 Modem, AC '97 Audio, IDE, LAN USB, or SMBus. Once disabled, these functions no longer decode I/O, memory, or PCI configuration space. Also, no interrupts or power management events are generated from the disable functions. - Intruder Detect. The ICH3 provides an input signal (INTRUDER#) that can be attached to a switch that is activated by the system case being opened. The ICH3 can be programmed to generate an SMI# or TCO interrupt due to an active INTRUDER# signal. - SMBus 2.0. The ICH3 integrates an SMBus controller that provides an interface to manage peripherals (e.g., serial presence detection (SPD) and thermal sensors) with host notify capabilities. - Alert On LAN\*. The ICH3 supports Alert On LAN\* and Alert On LAN\* 2. In response to a TCO event (intruder detect, thermal event, processor not booting) the ICH3 sends a message over the SMBus. A LAN controller can decode this SMBus message and send a message over the network to alert the network manager. #### AC '97 2.2 Controller The Audio Codec '97, Revision 2.2 specification defines a digital interface that can be used to attach an audio codec (AC), a modem codec (MC), an audio/modem codec (AMC) or both an AC and an MC. The AC '97 specification defines the interface between the system logic and the audio or modem codec, known as the AC '97 Digital Link. The ICH3's AC '97 (with the appropriate codecs) not only replaces ISA audio and modem functionality, but also improves overall platform integration by incorporating the AC '97 digital link. The use of the ICH3-integrated AC '97 digital link reduces cost and eases migration from ISA. By using an audio codec, the AC '97 digital link allows for cost-effective, high-quality, integrated audio on Intel's chipset-based platform. In addition, an AC '97 soft modem can be implemented with the use of a modem codec. Several system options exist when implementing AC '97. The ICH3-integrated digital link allows several external codecs to be connected to the ICH3. The system designer can provide audio with an audio codec, a modem with a modem codec, or an integrated audio/modem codec. The digital link is expanded to support two audio codecs or a combination of an audio and modem codec. The modem implementations for different countries must be taken into consideration, because telephone systems may vary. By using a split design, the audio codec can be on-board and the modem codec can be placed on a riser. The digital link in the ICH3 is compliant with the *Audio Codec* '97, Revision 2.2 specification, so it supports two codecs with independent PCI functions for audio and modem. Microphone input and left and right audio channels are supported for a high quality, two-speaker audio solution. Wake on Ring from Suspend also is supported with the appropriate modem codec. The ICH3 expands the audio capability with support for up to six channels of PCM audio output (full AC3 decode). Six-channel audio consists of Front Left, Front Right, Back Left, Back Right, Center, and Subwoofer, for a complete surround-sound effect. ICH3 has expanded support for two audio codecs on the AC '97 digital link. # Signal Description 2 This section provides a detailed description of each signal. The signals are arranged in functional groups according to their associated interface (see Figure 2-1). The "#" symbol at the end of the signal name indicates that the active, or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at the high voltage level. The following notations are used to describe the signal type: I Input Pin Output Pin **OD** Open Drain Output Pin. I/O Bi-directional Input / Output Pin. Figure 2-1. Intel® 82801CAM ICH3 Simplified Block Diagram ## 2.1 Hub Interface to Host Controller **Table 2-1. Hub Interface Signals** | Name | Туре | Description | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HI[11:0] | I/O | Hub Interface Signals | | HI_STB | I/O | <b>Hub Interface Strobe:</b> One of two differential strobe signals used to transmit and receive data through the hub interface. | | HI_STB# | I/O | <b>Hub Interface Strobe Complement:</b> Second of the two differential strobe signals. | | HICOMP | I/O | Hub Interface Compensation: Used for hub interface buffer compensation. | | HITERM | I | Hub Interface Termination: Analog input used to control the voltage swing and impedance strength of hub interface pins. The expected voltage is Vcc/2 for HI Normal Termination NOTE: Refer to the platform design guide for resistor values and routing guidelines. | ## 2.2 Link to LAN Connect **Table 2-2. LAN Connect Interface Signals** | Name | Туре | Description | |--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LAN_CLK | I | <b>LAN I/F Clock:</b> Driven by the LAN Connect component. Frequency range is 5 to 50 MHz. | | LAN_RXD[2:0] | I | Received Data: The LAN Connect component uses these signals to transfer data and control information to the integrated LAN Controller. These signals have integrated weak pull-up resistors. | | LAN_TXD[2:0] | 0 | <b>Transmit Data</b> : The integrated LAN Controller uses these signals to transfer data and control information to the LAN Connect component. | | LAN_RSTSYNC | 0 | LAN Reset/Sync: The LAN Connect component's Reset and Sync signals are multiplexed onto this pin. | ## 2.3 **EEPROM Interface** **Table 2-3. EEPROM Interface Signals** | Name | Туре | Description | |----------|------|---------------------------------------------------------------------------------------------------------------------| | EE_SHCLK | 0 | EEPROM Shift Clock: Serial shift clock output to the EEPROM. | | EE_DIN | I | <b>EEPROM Data In</b> : Transfers data from the EEPROM to the ICH3. This signal has an integrated pull-up resistor. | | EE_DOUT | 0 | EEPROM Data Out: Transfers data from the ICH3 to the EEPROM. | | EE_CS | 0 | EEPROM Chip Select: Chip select signal to the EEPROM. | ## 2.4 Firmware Hub Interface **Table 2-4. Firmware Hub Interface Signals** | Name | Туре | Description | |------------------------|------|-------------------------------------------------------| | FWH[3:0] /<br>LAD[3:0] | I/O | Firmware Hub Signals. Muxed with LPC address signals. | | FWH[4] /<br>LFRAME# | I/O | Firmware Hub Signals. Muxed with LPC LFRAME# signal. | ## 2.5 PCI Interface **Table 2-5. PCI Interface Signals** | Name | Туре | Description | |------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD[31:0] | I/O | <b>PCI Address/Data:</b> AD[31:0] is a multiplexed address and data bus. During the first clock of a transaction, AD[31:0] contain a physical address (32 bits). During subsequent clocks, AD[31:0] contain data. The ICH3 will drive all 0s on AD[31:0] during the address phase of all PCI Special Cycles. | | C/BE[3:0]# | I/O | Bus Command and Byte Enables: The command and byte enable signals are multiplexed on the same PCI pins. During the address phase of a transaction, C/BE[3:0]# define the bus command. During the data phase C/BE[3:0]# define the Byte Enables. C/BE[3:0]# Command Type 0 0 0 0 Interrupt Acknowledge 0 0 0 1 Special Cycle 0 0 1 0 I/O Read 0 0 1 1 I/O Write 0 1 1 0 Memory Read 0 1 1 1 Memory Write 1 0 1 0 Configuration Read 1 0 1 1 Configuration Write 1 1 0 0 Memory Read Multiple 1 1 1 0 Memory Read Line 1 1 1 1 Memory Write and Invalidate All command encodings not shown are reserved. The ICH3 does not decode reserved values, and therefore will not respond if a PCI master generates a cycle using one of the reserved values. | | DEVSEL# | I/O | <b>Device Select:</b> The ICH3 asserts DEVSEL# to claim a PCI transaction. As an output, the ICH3 asserts DEVSEL# when a PCI master peripheral attempts an access to an internal ICH3 address or an address destined for the hub interface (main memory or AGP). As an input, DEVSEL# indicates the response to an ICH3-initiated transaction on the PCI bus. DEVSEL# is tri-stated from the leading edge of PCIRST#. DEVSEL# remains tri-stated by the ICH3 until driven by a Target device. | | FRAME# | I/O | <b>Cycle Frame:</b> The current Initiator drives FRAME# to indicate the beginning and duration of a PCI transaction. While the initiator asserts FRAME#, data transfers continue. When the initiator negates FRAME#, the transaction is in the final data phase. FRAME# is an input to the ICH3 when the ICH3 is the target, and FRAME# is an output from the ICH3 when the ICH3 is the Initiator. FRAME# remains tristated by the ICH3 until driven by an Initiator. | **Table 2-5. PCI Interface Signals (Continued)** | Name | Туре | Description | |--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRDY# | I/O | Initiator Ready: IRDY# indicates the ICH3's ability, as an Initiator, to complete the current data phase of the transaction. It is used in conjunction with TRDY#. A data phase is completed on any clock both IRDY# and TRDY# are sampled asserted. During a write, IRDY# indicates the ICH3 has valid data present on AD[31:0]. During a read, it indicates the ICH3 is prepared to latch data. IRDY# is an input to the ICH3 when the ICH3 is the Target and an output from the ICH3 when the ICH3 is an Initiator. IRDY# remains tri-stated by the ICH3 until driven by an Initiator. | | TRDY# | I/O | Target Ready: TRDY# indicates the ICH3's ability as a Target to complete the current data phase of the transaction. TRDY# is used in conjunction with IRDY#. A data phase is completed when both TRDY# and IRDY# are sampled asserted. During a read, TRDY# indicates that the ICH3, as a Target, has placed valid data on AD[31:0]. During a write, TRDY# indicates the ICH3, as a Target is prepared to latch data. TRDY# is an input to the ICH3 when the ICH3 is the Initiator and an output from the ICH3 when the ICH3 is a Target. TRDY# is tri-stated from the leading edge of PCIRST#. TRDY# remains tri-stated by the ICH3 until driven by a target. | | STOP# | I/O | Stop: STOP# indicates that the ICH3, as a Target, is requesting the Initiator to stop the current transaction. STOP# causes the ICH3, as an Initiator, to stop the current transaction. STOP# is an output when the ICH3 is a Target and an input when the ICH3 is an Initiator. STOP# is tri-stated from the leading edge of PCIRST#. STOP# remains tri-stated until driven by the ICH3. | | PAR | 1/0 | Calculated/Checked Parity: PAR uses "even" parity calculated on 36 bits, AD[31:0] plus C/BE[3:0]#. "Even" parity means that the ICH3 counts the number of "1"s within the 36 bits plus PAR and the sum is always even. The ICH3 always calculates PAR on 36 bits regardless of the valid byte enables. The ICH3 generates PAR for address and data phases and only guarantees PAR to be valid one PCI clock after the corresponding address or data phase. The ICH3 drives and tri-states PAR identically to the AD[31:0] lines except that the ICH3 delays PAR by exactly one PCI clock. PAR is an output during the address phase (delayed one clock) for all ICH3 initiated transactions. PAR is an output during the data phase (delayed one clock) when the ICH3 is the Initiator of a PCI write transaction, and when it is the Target of a read transaction. ICH3 checks parity when it is the Target of a PCI write transaction. If a parity error is detected, the ICH3 will set the appropriate internal status bits, and has the option to generate an NMI# or SMI#. | | PERR# | I/O | Parity Error: An external PCI device drives PERR# when it receives data that has a parity error. The ICH3 drives PERR# when it detects a parity error. The ICH3 can either generate an NMI# or SMI# upon detecting a parity error (either detected internally or reported via the PERR# signal). | | REQ[4:0]#<br>REQ[5]# /<br>REQ[B]# /<br>GPIO[1] | I | PCI Requests: Supports up to 6 masters on the PCI bus. REQ[5]# is muxed with PC/PCI REQ[B]# (must choose one or the other, but not both). If not used for PCI or PC/PCI, REQ[5]#/REQ[B]# can instead be used as GPIO[1]. NOTE: REQ[0]# is programmable to have improved arbitration latency for supporting PCI-based 1394 controllers. | | GNT[4:0]#<br>GNT[5]# /<br>GNT[B]# /<br>GPIO[17]# | 0 | PCI Grants: Supports up to 6 masters on the PCI bus. GNT[5]# is muxed with PC/PCI GNT[B]# (must choose one or the other, but not both). If not needed for PCI or PC/PCI, GNT[5]# can instead be used as a GPIO. Pull-up resistors are not required on these signals. If pull-ups are used, they should be tied to the Vcc3_3 power rail. GNT[B]#/GNT[5]#/GPIO[17] has an internal pull-up. | | PCICLK | I | PCI Clock: 33 MHz clock. PCICLK provides timing for all transactions on the PCI Bus. NOTE: This clock does not stop based on STP_PCI# signal. PCI Clock only stops based on SLP_S1# or SLP_S3#. | Table 2-5. PCI Interface Signals (Continued) | Name | Туре | Description | |-------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCIRST# | 0 | PCI Reset: ICH3 asserts PCIRST# to reset devices that reside on the PCI bus. The ICH3 asserts PCIRST# during power-up and when S/W initiates a hard reset sequence through the RC (CF9h) register. The ICH3 drives PCIRST# inactive a minimum of 1 ms after PWROK is driven active. The ICH3 drives PCIRST# active a minimum of 1 ms when initiated through the RC register. | | PLOCK# | I/O | PCI Lock: Indicates an exclusive bus operation and may require multiple transactions to complete. ICH3 asserts PLOCK# when it performs non-exclusive transactions on the PCI bus. Devices on the PCI bus (other than the ICH3) are not permitted to assert the PLOCK# signal. | | SERR# | I/OD | System Error: SERR# can be pulsed active by any PCI device that detects a system error condition. Upon sampling SERR# active, the ICH3 has the ability to generate an NMI, SMI#, or interrupt. | | PME# | I/OD | PCI Power Management Event: PCI peripherals drive PME# to wake the system from low-power states S1-S5. PME# assertion can also be enabled to generate an SCI from the S0 state. In some cases the ICH3 may drive PME# active due to an internal wake event. The ICH3 will not drive PME# high, but it will be pulled up to VccSus3_3 by an internal pull-up resistor. | | CLKRUN#<br>/GPIO[24] | I/O | PCI Clock Run: Used to support PCI Clock Run protocol. Connects to PCI devices that need to request clock re-start, or prevention of clock stopping. NOTE: An external pull-up to the core power plane is required. | | REQ[A]# /<br>GPIO[0]<br>REQ[B]# /<br>REQ[5]# /<br>GPIO[1] | I | PC/PCI DMA Request [B:A]: This request serializes ISA-like DMA Requests for the purpose of running ISA-compatible DMA cycles over the PCI bus. This is used by devices such as PCI based Super I/O or audio codecs which need to perform legacy Intel <sup>®</sup> 8237 DMA but have no ISA bus. When not used for PC/PCI requests, these signals can be used as General Purpose Inputs. REQ[B]# can instead be used as the sixth PCI bus request. | | GNT[A]# /<br>GPIO[16]<br>GNT[B]# /<br>GNT[5]# /<br>GPIO[17] | 0 | PC/PCI DMA Acknowledges [B: A]: This grant serializes an ISA-like DACK# for the purpose of running DMA/ISA Master cycles over the PCI bus. This is used by devices such as PCI based Super/IO or audio codecs which need to perform legacy Intel 8237 DMA but have no ISA bus. When not used for PC/PCI, these signals can be used as General Purpose Outputs. GNTB# can also be used as the sixth PCI bus master grant output. These signal have internal pull-up resistors. | ## 2.6 IDE Interface **Table 2-6. IDE Interface Signals** | Name | Туре | Description | |----------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PDCS1#,<br>SDCS1# | 0 | <b>Primary and Secondary IDE Device Chip Selects for 100 Range:</b> For ATA command register block. This output signal is connected to the corresponding signal on the primary or secondary IDE connector. | | PDCS3#,<br>SDCS3# | 0 | Primary and Secondary IDE Device Chip Select for 300 Range: For ATA control register block. This output signal is connected to the corresponding signal on the primary or secondary IDE connector. | | PDA[2:0],<br>SDA[2:0] | 0 | Primary and Secondary IDE Device Address: These output signals are connected to the corresponding signals on the primary or secondary IDE connectors. They are used to indicate which byte in either the ATA command block or control block is being addressed. | | PDD[15:0],<br>SDD[15:0] | I/O | <b>Primary and Secondary IDE Device Data:</b> These signals directly drive the corresponding signals on the primary or secondary IDE connector. There is a weak internal pull-down resistor on PDD[7] and SDD[7]. | | PDDREQ,<br>SDDREQ | ı | Primary and Secondary IDE Device DMA Request: These input signals are directly driven from the DRQ signals on the primary or secondary IDE connector. It is asserted by the IDE device to request a data transfer, and used in conjunction with the PCI bus master IDE function and are not associated with any AT compatible DMA channel. There is a weak internal pull-down resistor on these signals. | | PDDACK#,<br>SDDACK# | 0 | Primary and Secondary IDE Device DMA Acknowledge: These signals directly drive the DAK# signals on the primary and secondary IDE connectors. Each is asserted by the ICH3 to indicate to IDE DMA slave devices that a given data transfer cycle (assertion of DIOR# or DIOW#) is a DMA data transfer cycle. This signal is used in conjunction with the PCI bus master IDE function and are not associated with any AT-compatible DMA channel. | | PDIOR# /<br>(PDWSTB /<br>PRDMARDY#) | 0 | Primary and Secondary Disk I/O Read (PIO and Non-Ultra DMA): This is the command to the IDE device that it may drive data onto the PDD or SDD lines. Data is latched by the ICH3 on the deassertion edge of PDIOR# or SDIOR#. The IDE device is selected either by the ATA register file chip selects (PDCS1# or SDCS1#, PDCS3# or SDCS3#) and the PDA or SDA lines, or the IDE DMA acknowledge (PDDAK# or SDDAK#). | | SDIOR# /<br>(SDWSTB / | | Primary and Secondary Disk Write Strobe (Ultra DMA Writes to Disk): This is the data write strobe for writes to disk. When writing to disk, ICH3 drives valid data on rising and falling edges of PDWSTB or SDWSTB. | | SRDMARDY#) | | Primary and Secondary Disk DMA Ready (Ultra DMA Reads from Disk): This is the DMA ready for reads from disk. When reading from disk, ICH3 deasserts PRDMARDY# or SRDMARDY# to pause burst data transfers. | | PDIOW# /<br>(PDSTOP)<br>SDIOW# /<br>(SDSTOP) | 0 | Primary and Secondary Disk I/O Write (PIO and Non-Ultra DMA): This is the command to the IDE device that it may latch data from the PDD or SDD lines. Data is latched by the IDE device on the deassertion edge of PDIOW# or SDIOW#. The IDE device is selected either by the ATA register file chip selects (PDCS1# or SDCS1#, PDCS3# or SDCS3#) and the PDA or SDA lines, or the IDE DMA acknowledge (PDDAK# or SDDAK#). Primary and Secondary Disk Stop (Ultra DMA): ICH3 asserts this signal to | | PIORDY / | | Primary and Secondary I/O Channel Ready (PIO): This signal will keep the | | (PDRSTB /<br>PWDMARDY#) | | strobe active (PDIOR# or SDIOR# on reads, PDIOW# or SDIOW# on writes) longer than the minimum width. It adds wait states to PIO transfers. Primary and Secondary Disk Read Strobe (Ultra DMA Reads from Disk): | | SIORDY / | I | When reading from disk, ICH3 latches data on rising and falling edges of this signal from the disk. | | (SDRSTB /<br>SWDMARDY#) | | <b>Primary and Secondary Disk DMA Ready (Ultra DMA Writes to Disk)</b> : When writing to disk, this is de-asserted by the disk to pause burst data transfers. | ## 2.7 LPC I/F **Table 2-7. LPC Interface Signals** | Name | Туре | Description | |------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LAD[3:0] /<br>FWH[3:0] | I/O | LPC Multiplexed Command, Address, Data: Internal pull-ups are provided. | | LFRAME# /<br>FWH[4] | 0 | LPC Frame: Indicates the start of an LPC cycle, or an abort. | | LDRQ[1:0]# | ı | <b>LPC Serial DMA/Master Request Inputs:</b> Used to request DMA or bus master access. Typically connected to external Super I/O device. An internal pull-up resistor is provided on these signals. | # 2.8 Interrupt Interface **Table 2-8. Interrupt Signals** | Name | Туре | Description | |---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SERIRQ | I/O | Serial Interrupt Request: This pin implements the serial interrupt protocol. | | PIRQ[D:A]# | I/OD | PCI Interrupt Requests: In Non-APIC Mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in the Interrupt Steering section. Each PIRQx# line has a separate Route Control Register. In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQ[A]# is connected to IRQ16, PIRQ[B]# to IRQ17, PIRQ[C]# to IRQ18, and PIRQ[D]# to IRQ19. This frees the legacy interrupts. | | PIRQ[H:E]# /<br>GPIO[5:2] | I/OD | PCI Interrupt Requests: In Non-APIC Mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in the Interrupt Steering section. Each PIRQx# line has a separate Route Control Register. In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQ[E]# is connected to IRQ20, PIRQ[F]# to IRQ21, PIRQ[G]# to IRQ22, and PIRQ[H]# to IRQ23. This frees the legacy interrupts. If not needed for interrupts, these signals can be used as GPIO. | | IRQ[15:14] | I | Interrupt Request 15–14: These interrupt inputs are connected to the IDE drives. IRQ14 is used by the drives connected to the Primary controller and IRQ15 is used by the drives connected to the Secondary controller. | | APICCLK | I | APIC Clock: This clock operates up to 33.33 MHz. | | APICD[1:0] | I/OD | APIC Data: These bi-directional open drain signals are used to send and receive data over the APIC bus. As inputs the data is valid on the rising edge of APICCLK. As outputs, new data is driven from the rising edge of the APICCLK. | ## 2.9 USB Interface **Table 2-9. USB Interface Signals** | Name | Туре | Description | |-----------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBPOP,<br>USBPON,<br>USBP1P,<br>USBP1N | I/O | <ul> <li>Universal Serial Bus Port 1:0 Differential: These differential pairs are used to transmit Data/Address/Command signals for ports 0 and 1. These ports are routed to USB 1.1 Controller #1.</li> <li>NOTE: No external resistors are required on these signals. The ICH3 integrates 15 kΩ pull-downs and provides an output driver impedance of 45 Ω which requires no external series resistor.</li> </ul> | | USBP2P,<br>USBP2N, | I/O | Universal Serial Bus Port 3:2 Differential: These differential pairs are used to transmit Data/Address/Command signals for ports 2 and 3. These ports are routed to USB 1.1 Controller #2. | | USBP3P,<br>USBP3N | | NOTE: No external resistors are required on these signals. The ICH3 integrates 15 $k\Omega$ pull-downs and provides an output driver impedance of 45 $\Omega$ which requires no external series resistor. | | USBP4P,<br>USBP4N,<br>USBP5P,<br>USBP5N | I/O | Universal Serial Bus Port 5:4 Differential: These differential pairs are used to transmit Data/Address/Command signals for ports 4 and 5. These ports are routed to USB 1.1 Controller #3. | | | | NOTE: No external resistors are required on these signals. The ICH3 integrates 15 k $\Omega$ pull-downs and provides an effective output driver impedance of 45 $\Omega$ that requires no external series resistor. | | OC[5:0]# | I | Overcurrent Indicators: These signals set corresponding bits in the USB controllers to indicate that an overcurrent condition has occurred. | | USBRBIAS | I | <b>USB Resistor Bias:</b> Analog connection for an external 18.2 $\Omega$ resistor (± 1%) to ground, used to set transmit current and internal load resistors. | # 2.10 Power Management Interface **Table 2-10. Power Management Interface Signals** | Name | Туре | Description | |---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | THRM# | I | Thermal Alarm: Active low signal generated by external hardware to start the Hardware clock throttling mode. Can also generate an SMI# or an SCI. | | SLP_S1# | 0 | S1 Sleep Control: Clock Synthesizer or Power plane control. Connects to Clock Synthesizer's PWRDWN# signal. Optional use is to shut off power to non-critical systems when in the S1 (Powered On Suspend), S3 (Suspend To RAM), S4 (Suspend to Disk) or S5 (Soft Off) states. | | SLP_S3# | 0 | S3 Sleep Control: Power plane control. Shuts off power to all non-critical systems when in S3 (Suspend To RAM), S4 (Suspend to Disk) or S5 (Soft Off) states. | | SLP_S5# | 0 | S5 Sleep Control: Power plane control. The signal is used to shut power off to all non-critical systems when in the S4 (Suspend To Disk) or S5 (Soft Off) states. | | PWROK | I | Power OK: When asserted, PWROK is an indication to the ICH3 that core power and PCICLK have been stable for at least 1 ms. PWROK can be driven asynchronously. When PWROK is negated, the ICH3 asserts PCIRST#. NOTE: PWROK must deassert for a minimum of 3 RTC clock periods in order for the ICH3 to fully reset the power and properly generate the PCIRST# output | **Table 2-10. Power Management Interface Signals (Continued)** | Name | Туре | Description | |-----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWRBTN# | I | <b>Power Button:</b> The Power Button will cause SMI# or SCI to indicate a system request to go to a sleep state. If the system is already in a sleep state, this signal will cause a wake event. If PWRBTN# is pressed for more than 4 seconds, this will cause an unconditional transition (power button override) to the S5 state with only the PWRBTN# available as a wake event. Override will occur even if the system is in the S1-S4 states. This signal has an internal pull-up resistor. | | RI# | I | <b>Ring Indicate:</b> From the modem interface. Can be enabled as a wake event, and this is preserved across power failures. | | RSMRST# | I | Resume Well Reset: Used for resetting the resume power plane logic. | | LAN_RST# | I | <b>LAN Reset</b> : This signal must be asserted at least 10 ms after the resume well power (VccLAN3_3 and VccLAN1_8) is valid. When deasserted, this signal is an indication that the resume well power is stable. | | SUS_STAT# /<br>LPCPD# | 0 | Suspend Status: This signal is asserted by the ICH3 to indicate that the system will be entering a low power state soon. This can be monitored by devices with memory that need to switch from normal refresh to suspend refresh mode. It can also be used by other peripherals as an indication that they should isolate their outputs that may be going to powered-off planes. This signal is called LPCPD# on the LPC I/F. | | C3_STAT# | 0 | C3_STAT#: This signal will typically be configured as C3_STAT#. It is used for indicating to an AGP device that a C3 state transition is beginning or ending. If C3_STAT# functionality is not required, this signal may be used as a GPO. | | | | NOTE: This signal will be asserted in S1-D and S1-M on ICH3-M. | | SUSCLK | 0 | <b>Suspend Clock:</b> Output of the RTC generator circuit to use by other chips for refresh clock. | | AGPBUSY# | I | AGP Bus Busy: To support the C3 state. Indication that the AGP device is busy. When this signal is asserted, the BM_STS bit will be set. If this functionality is not needed, this signal may be configured as a GPI. | | STP_PCI# | 0 | <b>Stop PCI Clock:</b> This signal is an output to the external clock generator for it to turn off the PCI clock. Used to support PCI CLKRUN# protocol. If this functionality is not needed, this signal can be configured as a GPO. | | STP_CPU# | 0 | <b>Stop CPU Clock:</b> Output to the external clock generator for it to turn off the processor clock. Used to support the C3 state. If this functionality is not needed, this signal can be configured as a GPO. | | BATLOW# | I | <b>Battery Low:</b> Input from battery to indicate that there is insufficient power to boot the system. Assertion will prevent wake from S1-S5 state. Can also be enabled to cause an SMI# when asserted. | | CPUPERF# | OD | <b>CPU Performance:</b> Used for Intel <sup>®</sup> SpeedStep <sup>™</sup> technology support. Selects which power state to put the processor in. This is an open-drain output signal, and requires an external pull-up to the processor I/O voltage. | | SSMUXSEL | 0 | <b>SpeedStep Mux Select:</b> Used for Intel SpeedStep technology support. Selects the voltage level for the processor. | | VGATE | I | VRM Power Good Gate: Used for Intel SpeedStep technology support. This is an output from the processor's voltage regulator to indicate that the voltage is stable. May go inactive during an Intel SpeedStep transition. In non-Intel SpeedStep technology systems this signal should be connected to the processor VRM Power Good. | **Table 2-10. Power Management Interface Signals (Continued)** | Name | Туре | Description | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DPRSLPVR | 0 | Deeper Sleep—Voltage Regulator: Used to lower the voltage of VRM during C4 and S1-M states. When the signal is high, the voltage regulator outputs the lower "Deeper Sleep" voltage. When the signal is low (default) the voltage regulator outputs the higher "Normal" voltage. During PCIRST#, the output driver is disabled and an internal pull-down is enabled. This is needed for implementing a strap on the pin. When PCIRST# deasserts, the output driver is enabled. In order to guarantee no glitches on the DPRSLPVR pin, the pull-down is disabled after the output driver is fully enabled. NOTE: DPRSLPVR is sampled at the rising edge of PWROK as a functional strap. See Section 2.20.1 for more details. | ## 2.11 Processor Interface **Table 2-11. Processor Interface Signals** | Name | Туре | Description | |---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A20M# | 0 | Mask A20: A20M# will go active based on either setting the appropriate bit in the Port 92h register, or based on the A20GATE input being active. Speed Strap: During the reset sequence, ICH3 drives A20M# high if the corresponding bit is set in the FREQ_STRP register. | | CPUSLP# | 0 | <b>CPU Sleep:</b> This signal puts the processor into a state that saves substantial power compared to Stop-Grant state. However, during that time, no snoops occur. The ICH3 can optionally assert the CPUSLP# signal when going to the S1 state. | | FERR# | I | Numeric Coprocessor Error: This signal is tied to the coprocessor error signal on the processor. FERR# is only used if the ICH3 coprocessor error reporting function is enabled in the General Control Register (Device 31:Function 0, Offset D0, bit 13). If FERR# is asserted, the ICH3 generates an internal IRQ13 to its interrupt controller unit. It is also used to gate the IGNNE# signal to ensure that IGNNE# is not asserted to the processor unless FERR# is active. FERR# requires an external weak pull-up to ensure a high level when the coprocessor error function is disabled. NOTE: FERR# can be used in some states for notification by the processor of pending interrupt events (this functionality is independent of the General Control Register bit setting). | | IGNNE# | O | Ignore Numeric Error: This signal is connected to the ignore error pin on the processor. IGNNE# is only used if the ICH3 coprocessor error reporting function is enabled in the General Control Register (Device 31:Function 0, Offset D0, bit 13). If FERR# is active, indicating a coprocessor error, a write to the Coprocessor Error Register (F0h) causes the IGNNE# to be asserted. IGNNE# remains asserted until FERR# is negated. If FERR# is not asserted when the Coprocessor Error Register is written, the IGNNE# signal is not asserted. Speed Strap: During the reset sequence, ICH3 drives IGNNE# high if the corresponding bit is set in the FREQ_STRP register. | | INIT# | 0 | Initialization: INIT# is asserted by the ICH3 for 16 PCI clocks to reset the processor. ICH3 can be configured to support CPU BIST. In that case, INIT# will be active when PCIRST# is active. | | INTR | 0 | Processor Interrupt: INTR is asserted by the ICH3 to signal the processor that an interrupt request is pending and needs to be serviced. It is an asynchronous output and normally driven low. Speed Strap: During the reset sequence, ICH3 drives INTR high if the corresponding bit is set in the FREQ_STRP register. | Table 2-11. Processor Interface Signals (Continued) | Name | Туре | Description | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NMI | 0 | Non-Maskable Interrupt: NMI is used to force a non-Maskable interrupt to the processor. The ICH3 can generate an NMI when either SERR# or IOCHK# is asserted. The processor detects an NMI when it detects a rising edge on NMI. NMI is reset by setting the corresponding NMI source enable/disable bit in the NMI Status and Control Register. | | | | <b>Speed Strap:</b> During the reset sequence, ICH3 drives NMI high if the corresponding bit is set in the FREQ_STRP register. | | SMI# | 0 | System Management Interrupt: SMI# is an active low output synchronous to PCICLK. It is asserted by the ICH3 in response to one of many enabled hardware or software events. | | STPCLK# | 0 | Stop Clock Request: STPCLK# is an active low output synchronous to PCICLK. It is asserted by the ICH3 in response to one of many hardware or software events. When the processor samples STPCLK# asserted, it responds by stopping its internal clock. | | RCIN# | I | Keyboard Controller Reset CPU: The keyboard controller can generate INIT# to the processor. This saves the external OR gate with the ICH3's other sources of INIT#. When the ICH3 detects the assertion of this signal, INIT# is generated for 16 PCI clocks. Note that the ICH3 will ignore RCIN# assertion during transitions to the S1, S3, S4 and S5 states. | | A20GATE | I | A20 Gate: From the keyboard controller. Acts as an alternative method to force the A20M# signal active. Saves the external OR gate needed with various other PCIsets. | | CPUPWRGD | OD | CPU Power Good: Should be connected to the processor's PWRGOOD input. To allow for Intel <sup>®</sup> SpeedStep <sup>™</sup> technology support, this signal is kept high during a Intel SpeedStep technology state transition to prevent loss of processor context. This is an open-drain output signal (external pull-up resistor required) that represents a logical AND of the ICH3's PWROK and VGATE / VRMPWRGD signals. | | DPSLP# | 0 | <b>Deeper Sleep:</b> Asserted by the ICH3 to the processor. When the signal is low, the processor enters the Deep Sleep state by gating off the processor Core clock inside the processor. When the signal is high (default), the processor is not in the Deep Sleep state. This signal behaves identically to the STP_CPU# signal, but at the processor voltage level. | ## 2.12 SMBus Interface **Table 2-12. SM Bus Interface Signals** | Name | Туре | Description | |------------------------|------|---------------------------------------------------------------------------------------------------------------------------| | SMBDATA | I/OD | SMBus Data: External pull-up is required. | | SMBCLK | I/OD | SMBus Clock: External pull-up is required. | | SMBALERT#/<br>GPIO[11] | I | SMBus Alert: This signal is used to wake the system or generate SMI#. If not used for SMBALERT#, it can be used as a GPI. | # 2.13 System Management Interface **Table 2-13. System Management Interface Signals** | Name | Type | Description | |-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INTRUDER# | I | Intruder Detect: Can be set to disable system if box detected open. This signal's status is readable, so it can be used like a GPI if the Intruder Detection is not needed. | | SMLINK[1:0] | I/OD | System Management Link: SMBus link to optional external system management ASIC or LAN controller. External pull-ups are required. Note that SMLINK[0] corresponds to an SMBus Clock signal, and SMLINK[1] corresponds to an SMBus Data signal. | ## 2.14 Real Time Clock Interface **Table 2-14. Real Time Clock Interface** | Name | Туре | Description | |-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------| | RTCX1 | Special | <b>Crystal Input 1:</b> Connected to the 32.768 kHz crystal. If no external crystal is used, then RTCX1 can be driven with the desired clock rate. | | RTCX2 | Special | <b>Crystal Input 2:</b> Connected to the 32.768 kHz crystal. If no external crystal is used, then RTCX2 should be left floating. | ## 2.15 Other Clocks **Table 2-15. Other Clocks** | Name | Type | Description | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------| | CLK14 | I | Oscillator Clock: Used for 8254 timers. Runs at 14.31818 MHz. This clock is permitted to stop during S1 (or lower) states. | | CLK48 | I | <b>48 MHz Clock:</b> Used to run the USB controller. Runs at 48 MHz. This clock is permitted to stop during S1 (or lower) states. | | CLK66 | I | <b>66 MHz Clock:</b> Used to run the hub interface. Runs at 66 MHz. This clock is permitted to stop during S1 (or lower) states. | # 2.16 Miscellaneous Signals **Table 2-16. Miscellaneous Signals** | Name | Туре | Description | |---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPKR | 0 | Speaker: The SPKR signal is the output of counter 2 and is internally "ANDed" with Port 61h bit 1 to provide Speaker Data Enable. This signal drives an external speaker driver device, which in turn drives the system speaker. Upon PCIRST#, its output state is 0. NOTE: SPKR is sampled at the rising edge of PWROK as a functional strap. See | | | | Section 2.20.1for more details. There is a weak integrated pull-down resistor on SPKR pin. | | RTCRST# | 1 | RTC Reset: When asserted, this signal resets register bits in the RTC well and sets the RTC_PWR_STS bit (bit 2 in GEN_PMCON3 register). NOTES: 1. Clearing CMOS in an ICH3-based platform can be done by using a jumper on RTCRST# or GPI, or using SAFEMODE strap. Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. Unless entering the XOR Chain Test Mode, the RTCRST# input must always be high when all other RTC power planes are on | ## 2.17 AC '97 Link Table 2-17. AC '97 Link Signals | Name | Type | Description | |--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AC_RST# | 0 | AC '97 Reset: Master H/W reset to external Codec(s) | | AC_SYNC | 0 | AC '97 Sync: 48 kHz fixed rate sample sync to the Codec(s) | | AC_BIT_CLK | I | AC '97 Bit Clock: 12.288 MHz serial data clock generated by the external Codec(s). This signal has an integrated pull-down resistor (see following note). | | AC_SDOUT | 0 | AC '97 Serial Data Out: Serial TDM data output to the Codec(s) NOTE: AC_SDOUT is sampled at the rising edge of PWROK as a functional strap. See Section 2.20.1 for more details. | | AC_SDIN[1:0] | I | AC '97 Serial Data In 0: Serial TDM data inputs from the Codecs. | # 2.18 General Purpose I/O Table 2-18. General Purpose I/O Signals | Name | Туре | Description | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[47:44] | I/O | Not implemented. | | GPIO[43:38] | I/O | Can be input or output. Main power well. | | GPIO[37:32] | I/O | Can be input or output. Main power well. | | GPIO[31:29] | 0 | Not implemented. | | GPIO[28:27] | I/O | Can be input or output. Resume power well. Unmuxed. | | GPIO[26] | I/O | Not implemented. | | GPIO[25] | I/O | Can be input or output. Resume power well. Unmuxed. | | GPIO[24] | I/O | Not implemented. | | GPIO[23] | 0 | Not implemented. | | GPIO[22] | OD | Not implemented. | | GPIO[21] | 0 | Fixed as output only. Main power well. Can be used instead as C3_STAT#. | | GPIO[20] | 0 | Not implemented. | | GPIO[19] | 0 | Not implemented. | | GPIO[18] | 0 | Not implemented. | | GPIO[17:16] | 0 | Fixed as Output only. Main Power Well. Can be used instead as PC/PCI GNT[B:A]#. GPIO[17] can also alternatively be used for PCI GNT[5]#. Integrated pull-up resistor. | | GPIO[15:14] | I | Not implemented. | | GPIO[13:12] | I | Fixed as Input only. Resume Power Well. Unmuxed. | | GPIO[11] | I | Fixed as Input only. Resume Power Well. Can be used instead as SMBALERT#. | | GPIO[10:9] | I | Not implemented. | | GPIO[8] | I | Fixed as Input only. Resume Power Well. Unmuxed. | | GPIO[7] | I | Fixed as Input only. Main power well. Unmuxed. | | GPIO[6] | I | Fixed as Input only. Main power well. This GPIO is not implemented and is used instead as AGPBUSY#. | | GPIO[5:2] | I | Fixed as Input only. Main power well. Can be used instead as PIRQ[H:E]#. | | GPIO[1:0] | I | Fixed as Input only. Main Power Well. Can be used instead as PC/PCI REQ[B:A]#. GPIO[1] can also alternatively be used for PCI REQ[5]#. | **NOTE:** Main power well GPIO are 5V tolerant, except for GPIO[43:32]. Resume power well GPIO are not 5V tolerant. ## 2.19 Power and Ground **Table 2-19. Power and Ground Signals** | Name | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc3_3[14:0] | 3.3 V supply for Core well I/O buffers. This power may be shut off in S3, S5 or G3 states. | | Vcc1_8[11:0] | 1.8 V supply for Core well logic. This power may be shut off in S3, S5 or G3 states. | | V5REF[2:1] | Reference for 5V tolerance on Core well inputs. This power may be shut off in S3, S5 or G3 states. | | HIREF | 0.9 V reference for the hub interface. | | TIIKEI | This power is shut off in S3, S5 or G3 states. | | VccSus3_3[5:0] | 3.3 V supply for Resume well I/O buffers. This power is not expected to be shut off unless the main battery is removed or completely drained and AC power is not available. | | VccSus1_8[9:0] | 1.8 V supply for Resume well logic. This power is not expected to be shut off unless the main battery is removed or completely drained and AC power is not available. | | V5REF_Sus[2:1] | Reference for 5 V tolerance on Resume well inputs. This power is not expected to be shut off unless the main battery is removed or completely drained and AC power is not available. | | VccLAN3_3[1:0] | 3.3 V supply for LAN Connect interface buffers. This is a separate power plane that may or may not be energized in S3 -S5 states depending upon the presence or absence of AC power and network connectivity. This plane must be on in S0 and S1. | | VccLAN1_8[2:0] | 1.8 V supply for LAN controller logic. This is a separate power plane that may or may not be energized in S3 -S5 states depending upon the presence or absence of AC power and network connectivity. This plane must be on in S0 and S1. | | | 3.3 V (can drop to 2.0 V min. in G3 state) supply for the RTC well. This power is not expected to be shut off unless the RTC battery is removed or completely drained. | | VccRTC | NOTE: Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. Clearing CMOS in an ICH3-based platform can be done by using a jumper on RTCRST# or GPI, or using SAFEMODE strap. | | VBIAS | RTC well bias voltage. The DC reference voltage applied to this pin sets a current that is mirrored throughout the oscillator and buffer circuitry. See Section 2.20.4. | | V_CPU_IO[2:0] | Powered by the same supply as the processor I/O voltage. This supply is used to drive the processor I/F outputs. | | Vss[103:0] | Grounds. | ## 2.20 Pin Straps ## 2.20.1 Functional Straps The following signals are used for static configuration. They are sampled at the rising edge of PWROK to select configurations, and then revert later to their normal usage. To invoke the associated mode, the signal should be driven at least 4 PCI clocks prior to the time it is sampled. **Table 2-20. Functional Strap Definitions** | Signal | Usage | When Sampled | Comment | |----------|-----------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AC_SDOUT | SAFE MODE | Rising Edge of PWROK | The signal has a weak internal pull-down. If the signal is sampled high, the ICH3 will set the processor speed strap pins for safe mode. Refer to processor specification for speed strapping definition. The status of this strap is readable via the SAFE_MODE bit (bit 2, D31: F0, Offset D4h). | | EE_DOUT | Reserved | | System designers should include a placeholder for a pull-down resistor on EE_DOUT but do not populate the resistor. | | GNT[A]# | TOP-SWAP<br>OVERRIDE | Rising Edge of PWROK | The signal has a weak internal pull-up. If the signal is sampled low, this indicates that the system is strapped to the "Top-Swap" mode (ICH3 will invert A16 for all cycles targeting FWH BIOS space). The status of this strap is readable via the Top-Swap bit (bit 13, D31: F0, Offset D4h). Note that software will not be able to clear the Top-Swap bit until the system is rebooted without GNT[A]# being pulled down. | | DPSLPVR | HUB INTERFACE<br>TERMINATION<br>SCHEME (Normal<br>vs. Enhanced) | Rising Edge of PWROK | Low (default)—Hub Interface 1.0 series or Hub Interface 1.5 parallel termination High (external pull-up to Vcc1_8)—Not supported in ICH3. NOTE: Parallel termination is not supported in mobile configuration. | | HICOMP | HUB INTERFACE<br>SCHEME (HI 1.0) | Rising Edge of PWROK | Low (default due to weak internal pull-down)—Hub Interface 1.0 buffer mode (series termination) will be selected. High (external pull-up to Vcc1_8)—Hub Interface 1.5 buffer mode (parallel termination) will be selected. See the specific platform design guide for resistor values and routing guidelines for each hub interface mode. NOTE: Parallel termination is not supported in mobile configuration. | | SPKR | NO REBOOT | Rising Edge of<br>PWROK | The signal has a weak internal pull-down. If the signal is sampled high, this indicates that the system is strapped to the "No Reboot" mode (ICH3 will disable the TCO Timer system reboot feature). The status of this strap is readable via the NO_REBOOT bit (bit 1, D31: F0, Offset D4h). | ### 2.20.2 External RTC Circuitry In order to reduce RTC well power consumption, the ICH3 implements an internal oscillator circuit that is sensitive to step voltage changes in VccRTC and VBIAS. Figure 2-2 shows a schematic diagram of the circuitry required to condition these voltages in order to ensure correct operation of the ICH3 RTC. Figure 2-2. Required External RTC Circuit ## 2.20.3 V5REF / Vcc3\_3 Sequencing Requirements V5REF and V5REF\_Sus are the reference voltages for 5V tolerance on inputs to the ICH3. V5REF and V5REF\_Sus must power up before or simultaneous to Vcc3\_3 and VccSus3\_3 respectively, and must power down after or simultaneous to Vcc3\_3 and VccSus3\_3 respectively. Refer to Figure 2-3 for an example circuit schematic that may be used to ensure proper V5REF sequencing. Note that this requirement applies to both the Core and Suspend well supplies. Figure 2-3. Example V5REF Sequencing Circuit ## 2.20.4 Test Signals ### 2.20.4.1 Test Mode Selection When PWROK is active (high) for at least 76 PCI clocks, driving RTCRST# active (low) for a number of PCI clocks (33 MHz) will activate a particular test mode a specified in Table 2-21. *Note:* RTCRST# may be driven low any time after PCIRST is inactive. Refer to Section 18.1, "Test Mode Description" on page 18-1 for a detailed description of the ICH3-M test modes. **Table 2-21. Test Mode Selection** | Number of PCI Clocks RTCRST# driven low after PWROK active | Test Mode | |------------------------------------------------------------|--------------------------| | <4 | No Test Mode Selected | | 4 | XOR Chain 1 | | 5 | XOR Chain 2 | | 6 | XOR Chain 3 | | 7 | XOR Chain 4 | | 8 | All "Z" (Tri-state Mode) | | 9–42 | Reserved. DO NOT ATTEMPT | | >42 | No Test Mode Selected | Signal Description This page is intentionally left blank. # **Power Planes and Pin States** 3 This chapter provides the 82801CAM ICH3-M power plane and pin states. ## 3.1 Power Planes Table 3-1. Intel® ICH3 Power Planes | Plane | Description | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Main I/O<br>(3.3 V) | Vcc3_3: Powered by the main power supply or battery. When the system is in the S3, S4, S5, or G3 state, this plane is assumed to be shut off. | | Main Logic<br>(1.8 V) | <b>Vcc1_8:</b> Powered by the main power supply or battery. When the system is in the S3, S4, S5, or G3 state, this plane is assumed to be shut off. | | Resume I/O<br>(3.3 V Standby) | VccSUS3_3: Powered by the main power supply or battery in S0–S1 states. Powered by the trickle power supply or main battery when the system is in the S3, S4, S5, state. Assumed to be shut off only when in the G3 state (main battery is removed or completely drained and AC power is not present in mobile configurations). | | Resume Logic<br>(1.8 V Standby) | VccSUS1_8: Powered by the main power supply or battery in S0–S1 states. Powered by the trickle power supply or main battery when the system is in the S3, S4, S5, state. Assumed to be shut off only when in the G3 state (main battery is removed or completely drained and AC power is not present in mobile configurations). | | CPU I/F<br>(1.3 ~ 2.5V) | <b>V_CPU_IO:</b> Powered by the main power supply or battery via processor voltage regulator. When the system is in the S3, S4, S5, or G3 state, this plane is assumed to be shut off. | | LAN I/O (3.3 V) | VccLAN3_3: This is a separate power plane that may or may not be powered in S3–S5 states depending upon the presence or absence of AC power and network connectivity. This plane must be on in the S0 and S1 states. | | LAN Logic (1.8 V) | VccLAN1_8: This is a separate power plane that may or may not be powered in S3–S5 states depending upon the presence or absence of AC power and network connectivity. This plane must be on in the S0 and S1 states. | | RTC | <b>VccRTC:</b> When other power is available (from the main supply or main battery <sup>1</sup> ), external diode coupling will provide power to reduce the drain on the RTC battery. Assumed to operate from 3.3 V down to 2.0 V. | ## 3.2 Integrated Pull-Ups and Pull-Downs Table 3-2. Integrated Pull-Up and Pull-Down Resistors | Signal | Resistor Type | Nominal Value | Notes | |--------------------------------------|---------------|---------------|-------| | EE_DIN | pull-up | 24 kΩ | 1 | | EE_DOUT | pull-up | 24 kΩ | 1 | | GNT[B:A]# / GNT[5]# /<br>GPIO[17:16] | pull-up | 24 kΩ | 1 | | LAD[3:0]# / FWH[3:0]# | pull-up | 24 kΩ | 1 | | LDRQ[1:0] | pull-up | 24 kΩ | 1 | | PME# | pull-up | 24 kΩ | 1 | | PWRBTN# | pull-up | 24 kΩ | 1 | | SPKR | pull-down | 24 kΩ | 1, 5 | | AC_BIT_CLK | pull-down | 20 kΩ | 2, 6 | | AC_SDIN[1:0] | pull-down | 20 kΩ | 2 | | AC_SDOUT | pull-down | 20 kΩ | 2, 6 | | AC_SYNC | pull-down | 20 kΩ | 2, 5 | | LAN_RXD[2:0] | pull-up | 9 kΩ | 3 | | PDD[7] / SDD[7] | pull-down | 5.9 kΩ | 4 | | PDDREQ / SDDREQ | pull-down | 5.9 kΩ | 4 | | DPRSLPVR | pull-down | 20 kΩ | 2 | | LAN_CLK | pull-down | 1 ΜΩ | | | USB[5:0][P:N] | pull-down | 15 kΩ | | #### NOTES: - 1. Simulation data shows that these resistor values can range from 18 k $\Omega$ to 42 k $\Omega$ . - 2. Simulation data shows that these resistor values can range from 13 k $\Omega$ to 38 k $\Omega$ . - 3. Simulation data shows that these resistor values can range from 6 k $\Omega$ to 14 k $\Omega$ . - 4. Simulation data shows that these resistor values can range from 4.3 k $\Omega$ to 20 k $\Omega$ . - 5. The pull-up or pull-down on this signal is only enabled at boot/reset for strapping function. - 6. This pull-down is enabled when either the AĆLINK Shut Off bit in the AC '97 Global Control Register is set or when both function 5 and function 6 of Dev 31 are hidden (disabled). ## 3.3 IDE Integrated Series Termination Resistors Table 3-3 shows the ICH3 IDE signals that have integrated series termination resistors. **Table 3-3. IDE Series Termination Resistors** | Signal | Integrated Series Termination Resistor Value | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | PDD[15:0], SDD[15:0, PDIOW#,<br>SDIOW#, PDIOR#, PDIOW#,<br>PDREQ, SDREQ, PDDACK#,<br>SDDACK#, PIORDY, SIORDY,<br>PDA[2:0], SDA[2:0], PDCS1#,<br>SDCS1#, PDCS3#, SDCS3#,<br>IRQ14, IRQ15 | approximately 33 $\Omega$ (See Note) | **NOTE:** Simulation data indicates that the integrated series termination resistors are a nominal 33 $\Omega$ but can range from 31 $\Omega$ to 43 $\Omega$ . ## 3.4 Output and I/O Signals Planes and States Table 3-4 show the power plane associated with the output and I/O signals, as well as the state at various times. Within the tables, the following terms are used: "High-Z" Tri-state. ICH3 not driving the signal high or low. "High" ICH3 is driving the signal to a logic '1' "Low" ICH3 is driving the signal to a logic '0' "Defined" Driven to a level that is defined by the function (will be high or low) "Undefined" ICH3 is driving the signal, but the value is indeterminate. "Running" Clock is toggling or signal is transitioning because function not stopping "Off" The power plane is off, so ICH3 is not driving Note that the signal levels are the same in S4 and S5. Table 3-4. Power Plane and States for Output and I/O Signals | Signal Name | Power<br>Plane | During<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | Immediately<br>after<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | C3/C4 | S1 | <b>S</b> 3 | \$4/\$5 | | |----------------------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------|---------|---------|------------|---------|--| | PCI Bus | | | | | | | | | | AD[31:0] | Main I/O | High-Z | Undefined | Defined | Defined | Off | Off | | | C/BE#[3:0] | Main I/O | High-Z | Undefined | Defined | Defined | Off | Off | | | CLKRUN# | Main I/O | Low | Low | Defined | | Off | Off | | | DEVSEL# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | FRAME# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | GNT[0:4]# | Main I/O | High | High | High | High | Off | Off | | | GNT[A:B]# | Main I/O | High-Z | High | High | High | Off | Off | | | IRDY#, TRDY# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | PAR | Main I/O | High-Z | Undefined | Defined | Defined | Off | Off | | | PCIRST# | Resume I/O | Low | High | High | High | Low | Low | | | PERR# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | PLOCK# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | STOP# | Main I/O | High-Z | High-Z | High-Z | High-Z | Off | Off | | | | | | LPC Interface | | | | | | | LAD[3:0] | Main I/O | High | High | High | Defined | Off | Off | | | LFRAME# | Main I/O | High | High | High | High | Off | Off | | | LAN Connect and EEPROM Interface | | | | | | | | | | EE_CS | LAN I/O | Low | Running | Defined | Defined | Note 4 | Note 4 | | | EE_DOUT | LAN I/O | High | High | Defined | Defined | Note 4 | Note 4 | | | EE_SHCLK | LAN I/O | Low | Running | Defined | Defined | Note 4 | Note 4 | | | LAN_RSTSYNC | LAN I/O | High | Defined | Defined | Defined | Note 4 | Note 4 | | Table 3-4. Power Plane and States for Output and I/O Signals (Continued) | Signal Name | Power<br>Plane | During<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | Immediately<br>after<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | C3/C4 | S1 | <b>S</b> 3 | S4/S5 | |---------------------------------------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------|---------------|---------|------------|--------| | LAN_TXD[2:0] | LAN I/O | Low | Defined | Defined | Defined | Note 4 | Note 4 | | | | | IDE Interface | | | | | | PDA[2:0],<br>SDA[2:0] | Main I/O | Undefined | Undefined | Undefined | Off | Off | Off | | PDCS1#,<br>PDCS3# | Main I/O | High | High | High | High | Off | Off | | PDD[15:8],<br>SDD[15:8],<br>PDD[6:0],<br>SDD[6:0] | Main I/O | High-Z | High-Z | Defined | Off | Off | Off | | PDD[7], SDD[7] | Main I/O | Low | Low | Defined | Off | Off | Off | | PDDACK#,<br>SDDACK# | Main I/O | High | High | High | Off | Off | Off | | PDIOR#,<br>PDIOW# | Main I/O | High | High | High | Off | Off | Off | | SDCS1#,<br>SDCS3# | Main I/O | High | High | High | Off | Off | Off | | SDIOR#,<br>SDIOW# | Main I/O | High | High | High | Off | Off | Off | | | | | Interrupts | | | | | | PIRQ[A:H]# | Main I/O | High-Z | High-Z | Defined | High-Z | Off | Off | | SERIRQ | Main I/O | High-Z | High-Z | Running | High-Z | Off | Off | | APICD[1:0] | Main I/O | High-Z | High-Z | Running | High-Z | Off | Off | | | | | USB Interface | | | | | | USBP[5:0][P,N] | Resume I/O | Low | Low | Low | Low | Low | Low | | | | Por | wer Managemen | it | | | | | CPUPERF# | Main I/O | High-Z | High-Z | Defined | Defined | Off | Off | | C3_STAT# /<br>GPIO[21] | Main I/O | High | High | Low | Low | Off | Off | | SSMUXSEL | Main I/O | Low | Low | Defined | Defined | Off | Off | | SLP_S1# | Main I/O | High | High | High | Low | Low | Low | | SLP_S3# | Resume I/O | Low | High | High | High | Low | Low | | SLP_S5# | Resume I/O | Low | High | High | High | High | Low | | STP_PCI# | Main I/O | High | High | Defined | Low | Low | Low | | STP_CPU# | Main I/O | High | High | Low | Low | Low | Low | | SUS_STAT# | Resume I/O | Low | High<br>after PWROK<br>rises | High | Low | Low | Low | | DPRSLPVR | Main I/O | Low | Low | Low/<br>High5 | High6 | Off | Off | Table 3-4. Power Plane and States for Output and I/O Signals (Continued) | Signal Name | Power<br>Plane | During<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | Immediately<br>after<br>PCIRST# <sup>6</sup> /<br>RSMRST# <sup>7</sup> | C3/C4 | S1 | <b>S</b> 3 | S4/S5 | |--------------------|----------------------|----------------------------------------------------------|------------------------------------------------------------------------|----------|-----------------------------|------------|---------| | SUSCLK | Resume I/O | Low | | Running | | • | | | | | Pro | ocessor Interface | е | | | | | A20M# | CPU I/O | See Note 1 | High | Defined | High | Off | Off | | CPUPWRGD | Main I/O | See Note 3 | High-Z | High-Z | High-Z | Off | Off | | CPUSLP# | CPU I/O | High | High | High | Low | Off | Off | | IGNNE# | CPU I/O | See Note 1 | High | High | High | Off | Off | | INIT# | CPU I/O | High | High | High | High | Off | Off | | INTR | CPU I/O | See Note 1 | Low | Defined | Low | Off | Off | | NMI | CPU I/O | See Note 1 | Low | Defined | Low | Off | Off | | SMI# | CPU I/O | High | High | Defined | High | Off | Off | | STPCLK# | CPU I/O | High | High | Low | Low | Off | Off | | DPSLP# | CPU I/O | High | High | High/Low | Low | Off | Off | | | | s | MBus Interface | | | | | | SMBCLK,<br>SMBDATA | Resume I/O | High-Z | High-Z | Defined | Defined | Defined | Defined | | | | System | Management Int | erface | | | | | SMLINK[1:0] | Resume I/O | High-Z | High-Z | Defined | Defined | Defined | Defined | | | | Misc | ellaneous Signa | als | | | | | SPKR | Main I/O | High-Z with internal pull-down | Low | Defined | Defined | Off | Off | | | | A | C '97 Interface | | | | | | AC_RST# | Resume I/O | Low | Low | High | Cold<br>Reset Bit<br>(High) | Low | Low | | AC_SDOUT | Main I/O | Low | Running | Running | Low | Off | Off | | AC_SYNC | Main I/O | Low | Running | Running | Low | Off | Off | | | Unmuxed GPIO Signals | | | | | | | | GPIO[25] | Resume I/O | High | High | Defined | Defined | Defined | Defined | | GPIO[27:28] | Resume I/O | Hlgh | High | Defined | Defined | Defined | Defined | | GPIO[43:32] | Main I/O | High | High | Defined | Defined | Off | Off | #### NOTES: - 1. ICH3 sets these signals at reset for processor frequency strap. - 2. GPIO[18] will toggle at a frequency of approximately 1Hz when the ICH3 comes out of reset - 3. CPUPWRGD is an open-drain output that represents a logical AND of the ICH3's VGATE / VRMPWRGD and PWROK signals, and thus will be driven low by ICH3 when either VGATE / VRMPWRGD or PWROK are inactive. During boot, or during a hard reset with power cycling, CPUPWRGD will be expected to transition from low to High-Z. - 4. LAN Connect and EEPROM signals will either be "Defined" or "Off" in S3-S5 states depending upon whether or not the LAN power planes are active. 5. The state of the DPRSLPVR signal in S1 is high if Deeper Sleep is enabled or low if it is disabled. - 6. The states of main I/O signals are taken at the times During PCIRST# and Immediately after PCIRST#. - 7. The states of resume I/O signals are taken at the times During RSMRST# and Immediately after RSMRST#. ## 3.5 Power Planes for Input Signals Table 3-5 shows the power plane associated with each input signal, as well as what device drives the signal at various times. Valid states include: • High • Low • Static: Will be high or low, but will not change • Driven: Will be high or low, and is allowed to change • Running: For input clocks ### **Table 3-5. Power Plane for Input Signals** | Signal Name | Power Well | Driver During Reset | C3 | S1 | <b>S</b> 3 | S5 | |--------------|------------|--------------------------|---------|--------|------------|--------| | BATLOW# | Resume I/O | Power Supply | High | High | High | High | | A20GATE | Main I/O | External Microcontroller | Static | Static | Low | Low | | AC_BIT_CLK | Main I/O | AC '97 Codec | Driven | Low | Low | Low | | AC_SDIN[1:0] | Resume I/O | AC '97 Codec | Driven | Low | Low | Low | | AGPBUSY# | Main I/O | AGP Component | Driven | High | Low | Low | | APICCLK | Main I/O | Clock Generator | Running | Low | Low | Low | | CLK14 | Main I/O | Clock Generator | Running | Low | Low | Low | | CLK48 | Main I/O | Clock Generator | Running | Low | Low | Low | | CLK66 | Main Logic | Clock Generator | Running | Low | Low | Low | | EE_DIN | LAN I/O | EEPROM component | Driven | Driven | Note 1 | Note 1 | | FERR# | Main I/O | Processor | Static | Static | Low | Low | | INTRUDER# | RTC | External Switch | Driven | Driven | Driven | Driven | | IRQ[15:14] | Main I/O | IDE | Driven | Static | Low | Low | | LAN_CLK | LAN I/O | LAN Connect component | Driven | Driven | Note 1 | Note 1 | | LAN_RST# | Resume I/O | Power Supply | High | High | Static | Static | | LAN_RXD[2:0] | LAN I/O | LAN Connect component | Driven | Driven | Note 1 | Note 1 | | LDRQ[0]# | Main I/O | LPC Devices | Driven | High | Low | Low | | LDRQ[1]# | Main I/O | LPC Devices | Driven | High | Low | Low | | OC[5:0]# | Resume I/O | External Pull-Ups | Driven | Driven | Driven | Driven | | PCICLK | Main I/O | Clock Generator | Running | Low | Low | Low | | PDDREQ | Main I/O | IDE Device | Driven | Static | Low | Low | | PIORDY | Main I/O | IDE Device | Static | Static | Low | Low | | PME# | Resume I/O | Internal Pull-Up | Driven | Driven | Driven | Driven | | PWRBTN# | Resume I/O | Internal Pull-Up | Driven | Driven | Driven | Driven | | PWROK | Main I/O | System Power Supply | Driven | Driven | Low | Low | | RCIN# | Main I/O | External Microcontroller | High | High | Low | Low | | REQ[0:5]# | Main I/O | PCI Master | Driven | Driven | Low | Low | | REQ[B:A]# | Main I/O | PC/PCI Devices | Driven | Driven | Low | Low | | RI# | Resume I/O | Serial Port Buffer | Driven | Driven | Driven | Driven | **Table 3-5. Power Plane for Input Signals (Continued)** | Signal Name | Power Well | Driver During Reset | C3 | S1 | S3 | <b>S</b> 5 | |---------------------|------------|--------------------------------|--------|--------|--------|------------| | RSMRST# | RTC | External RC circuit | High | High | High | High | | RTCRST# | RTC | External RC circuit | High | High | High | High | | SDDREQ | Main I/O | IDE Drive | Driven | Static | Low | Low | | SERR# | Main I/O | PCI Bus Peripherals | Driven | High | Low | Low | | SIORDY | Main I/O | IDE Drive | Driven | Static | Low | Low | | SMBALERT# | Resume I/O | External pull-up | Driven | Driven | Driven | Driven | | THRM# | Main I/O | Thermal Sensor | Driven | Driven | Low | Low | | USBRBIAS | Resume I/O | External Pull-down | Used | Used | Used | Used | | VGATE /<br>VRMPWRGD | Main I/O | Processor Voltage<br>Regulator | Driven | Driven | Low | Low | #### NOTES: LAN Connect and EEPROM signals will either be "Driven" or "Low" in S3–S5 states depending upon whether or not the LAN power planes are active. This page is intentionally left blank. # Intel<sup>®</sup> ICH3 and System Clock Domains 4 Table 4-1 describes the system clock domains. Figure 4-1 shows the assumed connection of the various system components, including the clock generator. For complete details of the system clocking solution refer to the system's clock generator component specification. Table 4-1. Intel® ICH3 and System Clock Domains | Clock<br>Domain | Frequency | Source | Usage | |--------------------|--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | ICH3<br>CLK66 | 66 MHz | Main Clock<br>Generator | Hub I/F, processor I/F, AGP. Shut off during S1 or below in mobile configurations. | | ICH3<br>PCICLK | 33 MHz | Main Clock<br>Generator | Free-running PCI Clock to ICH3. This clock remains on during S0, and is expected to be shut off during S1 or below in mobile configurations. | | System PCI | 33 MHz | Main Clock<br>Generator | PCI Bus, LPC I/F. These only go to external PCI and LPC devices. Will stop based on CLKRUN# (and STP_PCI#) in mobile configurations. | | ICH3<br>CLK48 | 48 MHz | Main Clock<br>Generator | Super I/O, USB Controllers. Expected to be shut off during S1 or below in mobile configurations. | | ICH3<br>CLK14 | 14.31818 MHz | Main Clock<br>Generator | Expected to be shut off during S1 or below in mobile configurations. | | ICH3<br>AC_BIT_CLK | 12.288 MHz | AC '97 Codec | AC '97 Link. Generated by AC '97 Codec. Can be shut by codec in D3. Expected to be shut off during S1 or below in mobile configurations. | | ICH3<br>APICCLK | 33.33 MHz | Main Clock<br>Generator | Used for ICH3-processor interrupt messages. Operates up to 33.33 MHz. Expected to be shut off during S1 or below in mobile configurations. | | LAN_CLK | 5 to 50 MHz | LAN Connect<br>Component | Generated by the LAN Connect component. Expected to be shut off during S1 or below in mobile configurations. | # Functional Description 5 ## 5.1 Hub Interface to PCI Bridge (D30:F0) The hub interface to PCI Bridge resides in PCI Device 30, Function 0 on bus #0. This portion of the ICH3 implements the buffering and control logic between PCI and the hub interface. The arbitration for the PCI bus is handled by this PCI device. The PCI decoder in this device must decode the ranges for the hub interface. All register contents will be lost when core well power is removed. ### 5.1.1 PCI Bus Interface The ICH3 PCI interface provides a 33 MHz, *PCI Local Bus Specification*, Rev. 2.2 compliant implementation. All PCI signals are 5 V tolerant. The ICH3 integrates a PCI arbiter that supports up to six external PCI bus masters in addition to the internal ICH3 requests. Note that most transactions targeted to the ICH3 will first appear on the external PCI bus before being claimed back by the ICH3. The exceptions are I/O cycles involving USB, IDE, and AC '97. These transactions will complete over the hub interface without appearing on the external PCI bus. Configuration cycles targeting USB, IDE or AC '97 will appear on the PCI bus. If the ICH3 is programmed for positive decode, the ICH3 will claim the cycles appearing on the external PCI bus in medium decode time. If the ICH3 is programmed for subtractive decode, the ICH3 will claim these cycles in subtractive time. If the ICH3 is programmed for subtractive decode, these cycles can be claimed by another positive decode agent out on PCI. This architecture enables the ability to boot off of a PCI card that positively decodes the boot cycles. In order to boot off a PCI card it is necessary to keep the ICH3 in subtractive decode mode. When booting off a PCI card, the BOOT\_STS bit (bit 2, TCO2 status register) will be set. *Note:* The ICH3's AC '97, IDE and USB Controllers can not perform peer to peer traffic. *Note:* Devices on the ICH3 PCI bus (other than the ICH3) are not permitted to assert the PLOCK# signal in mobile configurations. **Note:** Poor performing PCI devices that cause long latencies (numerous retries) to processor-to-PCI Locked cycles may starve isochronous transfers between USB or AC '97 devices and memory. This will result in overrun or underrun, causing reduced quality of the isochronous data, such as audio. **Note:** PCI configuration write cycles, initiated by the processor, with the following characteristics will be converted to a Special Cycle with the Shutdown message type. - Device Number (AD[15:11]) = '11111 - Function Number (AD[10:8]) = '111' - Register Number (AD[7:2]) = '000000' - Data = 00h - Bus number matches secondary bus number Note: If the processor issues a locked cycle to a resource that is too slow (e.g., PCI), the ICH3 will not allow upstream requests to be performed until the cycle completion. This may be critical for isochronous buses which assume certain timing for their data flow, such as AC '97 or USB. Devices on these buses may suffer from underrun if the asynchronous traffic is too heavy. Underrun means that the same data is sent over the bus while ICH3 is not able to issue a request for the next data. Snoop cycles are not permitted while the Processor System Bus is locked. **Vote:** Locked cycles are assumed to be rare. Locks by PCI targets are assumed to exist for a short duration (a few microseconds at most). If a system has a very large number of locked cycles and some that are very long, then the system will definitely experience underruns and overruns. The units most likely to have problems are the AC '97 controller and the USB controllers. Other units could get underruns/overruns, but are much less likely. The IDE controller (due to its stalling capability on the cable) should not get any underruns or overruns. ### 5.1.2 PCI-to-PCI Bridge Model From a software perspective, the ICH3 contains a PCI-to-PCI bridge. This bridge connects the hub interface to the PCI bus. By using the PCI-to-PCI bridge software model, the ICH3 can have its decode ranges programmed by existing plug-and-play software such that PCI ranges do not conflict with AGP and graphics aperture ranges in the Host controller. ### 5.1.3 IDSEL to Device Number Mapping When addressing devices on the external PCI bus (with the PCI slots) the ICH3 will assert one address signal as an IDSEL. When accessing device 0, the ICH3 will assert AD16. When accessing Device 1, the ICH3 will assert AD17. This mapping continues all the way up to device 15 where the ICH3 asserts AD31. Note that the ICH3's internal functions (AC '97, IDE, USB, and PCI Bridge) are enumerated like they are on a separate PCI bus (the hub interface) from the external PCI bus. The integrated LAN Controller is Device 8 on the ICH3's PCI bus, and hence it uses AD24 for IDSEL ## 5.1.4 SERR# Functionality There are several internal and external sources that can cause SERR#. The ICH3 can be programmed to cause an NMI based on detecting that an SERR# condition has occurred. The NMI can also be routed to instead cause an SMI#. Note that the ICH3 does not drive the external PCI bus SERR# signal active onto the PCI bus. The external SERR# signal is an input into the ICH3 driven only by external PCI devices. The conceptual logic diagrams in Figure 5-1 and Figure 5-2 illustrate all sources of SERR#, along with their respective enable and status bits. Figure 5-3 shows how the ICH3 error reporting logic is configured for NMI# generation. Figure 5-1. Primary Device Status Register Error Reporting Logic Figure 5-2. Secondary Status Register Error Reporting Logic Figure 5-3. NMI# Generation Logic ## 5.1.5 Parity Error Detection The ICH3 can detect and report different parity errors in the system. The ICH3 can be programmed to cause an NMI (or SMI# if NMI is routed to SMI#) based on detecting a parity error. The conceptual logic diagram in Figure 5-3 details all the parity errors that the ICH3 can detect, along with their respective enable bits, status bits, and the results. *Note:* If NMIs are enabled, and parity error checking on PCI is also enabled, then parity errors will cause an NMI. Some operating systems will not attempt to recover from this NMI, since it considers the detection of a PCI error to be a catastrophic event. ### 5.1.6 Standard PCI Bus Configuration Mechanism The PCI Bus defines a slot based "configuration space" that allows each device to contain up to 8 functions with each function containing up to 256, 8-bit configuration registers. The PCI specification defines two bus cycles to access the PCI configuration space: Configuration Read and Configuration Write. Memory and I/O spaces are supported directly by the processor. Configuration space is supported by a mapping mechanism implemented within the ICH3. The PCI specification defines two mechanisms to access configuration space, Mechanism #1 and Mechanism #2. The ICH3 only supports Mechanism #1. Configuration cycles for PCI Bus #0 devices #2 through #31, and for PCI Bus numbers greater than 0 will be sent towards the ICH3 from the host controller. The ICH3 compares the non-zero Bus Number with the Secondary Bus Number and Subordinate Bus number registers of its P2P bridge to determine if the configuration cycle is meant for Primary PCI or a downstream PCI bus. ### 5.1.6.1 Type 0 to Type 0 Forwarding When a Type 0 configuration cycle is received on hub interface to any function, the ICH3 forwards these cycles to PCI and then reclaims them. The ICH3 uses address bits AD[15:13] to communicate the ICH3 device numbers in Type 0 configuration cycles. If the Type 0 cycle on hub interface specifies any device number other than 29, 30 or 31, the ICH3 will not set any address bits in the range AD[31:11] during the corresponding transaction on PCI. Table 5-1 shows the device number translation. | Device # In Hub Interface<br>Type 0 Cycle | AD[31:11] During Address Phase of<br>Type 0 Cycle on PCI | |-------------------------------------------|----------------------------------------------------------| | 0 through 28 | 000000000000000000000000000000 | | 29 | 000000000000000_00100b | | 30 | 000000000000000_01000b | | 31 | 0000000000000000_10000b | The ICH3 logic will generate single dword configuration read and write cycles on the PCI bus. The ICH3 will generate a Type 0 configuration cycle for configurations to the bus number matching the PCI bus. Type 1 configuration cycles will be converted to Type 0 cycles in this case. If the cycle is targeting a device behind an external bridge, the ICH3 will run a Type 1 cycle on the PCI bus. ### 5.1.6.2 Type 1 to Type 0 Conversion When the bus number for the Type 1 configuration cycle matches the PCI (Secondary) bus number, the ICH3 will convert the address as follows: - 1. For device numbers 0 through 15, only one bit of the PCI address [31:16] will be set. If the device number is 0, AD[16] is set; if the device number is 1, AD[17] is set; etc. - 2. The ICH3 will always drive 0s on bits AD[15:11] when converting Type 1 configurations cycles to Type 0 configuration cycles on PCI. - 3. Address bits [10:1] will also be passed unchanged to PCI. - 4. Address bit 0 will be changed to '0'. ## 5.2 LAN Controller (B1:D8:F0) The ICH3's integrated LAN Controller includes a 32-bit PCI controller that provides enhanced scatter-gather bus mastering capabilities and enables the LAN Controller to perform high speed data transfers over the PCI bus. Its bus master capabilities enable the component to process high level commands and perform multiple operations, which lowers processor utilization by off-loading communication tasks from the processor. Two large transmit and receive FIFOs of 3 KB each help prevent data underruns and overruns while waiting for bus accesses. This enables the integrated LAN Controller to transmit data with minimum interframe spacing (IFS). The ICH3 integrated LAN Controller can operate in either full duplex or half duplex mode. In full duplex mode the LAN Controller adheres with the IEEE 802.3x Flow Control specification. Half duplex performance is enhanced by a proprietary collision reduction mechanism. The integrated LAN Controller also includes an interface to a serial (4-pin) EEPROM. The EEPROM provides power-on initialization for hardware and software configuration parameters. From a software perspective, the integrated LAN Controller appears to reside on the secondary side of the ICH3's virtual PCI-to-PCI Bridge (see Section 5.1.2). This is typically Bus 1, but may be assigned a different number, depending upon system configuration. ### **5.2.1** Feature Summary - Compliance with Advanced Configuration and Power Interface and PCI Power Management standards - Support for wake-up on interesting packets and link status change - Support for remote power-up using Wake on LAN\* (WOL) technology - Deep power-down mode support - Support of Wired for Management (WfM) Rev 2.0 - Backward compatible software with 82557, 82558 and 82559 - TCP/UDP checksum off load capabilities - Support for Intel's Adaptive Technology #### 5.2.2 LAN Controller Architectural Overview Figure 5-4 is a high level block diagram of the ICH3 integrated LAN Controller. It is divided into four main subsystems: a Parallel subsystem, a FIFO subsystem and the Carrier-Sense Multiple Access with Collision Detect (CSMA/CD) unit. EEPROM Interface PCI Target and 3 Kbyte **FFPROM Interface** Tx FIFO Four Channel Addressing Unit -LAN FIFO Control CSMA/CD Micro-Connect Unit machine Interface PCI Bus PCI Interface Unit Interface (BIU) 3 Kbvte Dual Data Interface Unit Rx FIFO Ported LAN\_CTL\_BLK Figure 5-4. Integrated LAN Controller Block Diagram ### 5.2.2.1 Parallel Subsystem The parallel subsystem is broken down into several functional blocks: a PCI bus master interface, a micromachine processing unit and its corresponding microcode ROM, and a PCI Target Control/EEPROM/ interface. The parallel subsystem also interfaces to the FIFO subsystem, passing data (such as transmit, receive, and configuration data) and command and status parameters between these two blocks. The PCI bus master interface provides a complete interface to the PCI bus and is compliant with the *PCI Local Bus Specification*, Revision 2.2. The LAN Controller provides 32 bits of addressing and data, as well as the complete control interface to operate on the PCI bus. As a PCI target, it follows the PCI configuration format which allows all accesses to the LAN Controller to be automatically mapped into free memory and I/O space upon initialization of a PCI system. For processing of transmit and receive frames, the integrated LAN Controller operates as a master on the PCI bus, initiating zero wait-state transfers for accessing these data parameters. The LAN Controller Control/Status Register Block is part of the PCI target element. The Control/Status Register block consists of the following LAN Controller internal control registers: System Control Block (SCB), PORT, EEPROM Control and Management Data Interface (MDI) Control. The micromachine is an embedded processing unit contained in the LAN Controller that enables Adaptive Technology. The micromachine accesses the LAN Controller's microcode ROM, working its way through the opcodes (or instructions) contained in the ROM to perform its functions. Parameters accessed from memory, such as pointers to data buffers, are also used by the micromachine during the processing of transmit or receive frames by the LAN Controller. A typical micromachine function is to transfer a data buffer pointer field to the LAN Controller's DMA unit for direct access to the data buffer. The micromachine is divided into two units, Receive Unit and Command Unit which includes transmit functions. These two units operate independently and concurrently. Control is switched between the two units according to the microcode instruction flow. The independence of the Receive and Command units in the micromachine allows the LAN Controller to execute commands and receive incoming frames simultaneously, with no real-time processor intervention. The LAN Controller contains an interface to an external serial EEPROM. The EEPROM is used to store relevant information for a LAN connection such as node address, as well as board manufacturing and configuration information. Both read and write accesses to the EEPROM are supported by the LAN Controller. Information on the EEPROM interface is detailed in Section 5.2.4. ### 5.2.2.2 FIFO Subsystem The ICH3 LAN Controller FIFO subsystem consists of a 3-KB transmit FIFO and 3-KB receive FIFO. Each FIFO is unidirectional and independent of the other. The FIFO subsystem serves as the interface between the LAN Controller parallel side and the serial CSMA/CD unit. It provides a temporary buffer storage area for frames as they are either being received or transmitted by the LAN Controller, which improves performance: - Transmit frames can be queued within the transmit FIFO, allowing back-to-back transmission within the minimum Interframe Spacing (IFS). - The storage area in the FIFO allows the LAN Controller to withstand long PCI bus latencies without losing incoming data or corrupting outgoing data. - The ICH3 LAN Controller's transmit FIFO threshold allows the transmit start threshold to be tuned to eliminate underruns while concurrent transmits are being performed. - The FIFO subsection allows extended PCI zero wait-state burst accesses to or from the LAN Controller for both transmit and receive frames since the transfer is to the FIFO storage area rather than directly to the serial link. - Transmissions resulting in errors (collision detection or data underrun) are retransmitted directly from the LAN Controller's FIFO, increasing performance and eliminating the need to re-access this data from the host system. - Incoming runt receive frames (in other words, frames that are less than the legal minimum frame size) can be discarded automatically by the LAN Controller without transferring this faulty data to the host system. #### 5.2.2.3 Serial CSMA/CD Unit The CSMA/CD unit of the ICH3 LAN Controller allows it to be connected to the 82562ET/EM 10/100 Mbps Ethernet LAN Connect components or the 82562EH 1 Mbps HomePNA\*-compliant LAN Connect component. The CSMA/CD unit performs all of the functions of the 802.3 protocol such as frame formatting, frame stripping, collision handling, deferral to link traffic, etc. The CSMA/CD unit can also be placed in a full duplex mode which allows simultaneous transmission and reception of frames. #### 5.2.3 LAN Controller PCI Bus Interface As a Fast Ethernet Controller, the role of the ICH3 integrated LAN Controller is to access transmitted data or deposit received data. The LAN Controller, as a bus master device, will initiate memory cycles via the PCI bus to fetch or deposit the required data. In order to perform these actions, the LAN Controller is controlled and examined by the processor via its control and status structures and registers. Some of these control and status structures reside in the LAN Controller and some reside in system memory. For access to the LAN Controller's Control/Status Registers (CSR), the LAN Controller acts as a slave (in other words, a target device). The LAN Controller serves as a slave also while the processor accesses the EEPROM. #### 5.2.3.1 Bus Slave Operation The ICH3 integrated LAN Controller serves as a target device in one of the following cases: - Processor accesses to the LAN Controller System Control Block (SCB) Control/Status Registers (CSR) - Processor accesses to the EEPROM through its CSR - Processor accesses to the LAN Controller PORT address via the CSR - Processor accesses to the MDI control register in the CSR The size of the CSR memory space is 4 KB in the memory space and 64 bytes in the I/O space. The LAN Controller treats accesses to these memory spaces differently. #### Control/Status Register (CSR) Accesses The integrated LAN Controller supports zero wait-state single cycle memory or I/O mapped accesses to its CSR space. Separate BARs request 4 KB of memory space and 64 bytes of I/O space to accomplish this. Based on its needs, the software driver will use either memory or I/O mapping to access these registers. The LAN Controller provides 4 valid KB of CSR space, which include the following elements: - System Control Block (SCB) registers - PORT register - · EEPROM control register - MDI control register - Flow control registers In the case of accessing the CSRs, the processor is the initiator and the LAN Controller is the target. **Read Accesses:** The processor, as the initiator, drives address lines AD[31:0], the command and byte enable lines C/BE#[3:0] and the control lines IRDY# and FRAME#. As a slave, the LAN Controller controls the TRDY# signal and provides valid data on each data access. The LAN Controller allows the processor to issue only one read cycle when it accesses the CSRs, generating a disconnect by asserting the STOP# signal. The processor can insert wait-states by deasserting IRDY# when it is not ready. **Write Accesses:** The processor, as the initiator, drives the address lines AD[31:0], the command and byte enable lines C/BE#[3:0] and the control lines IRDY# and FRAME#. It also provides the LAN Controller with valid data on each data access immediately after asserting IRDY#. The LAN Controller controls the TRDY# signal and asserts it from the data access. The LAN Controller allows the processor to issue only one I/O write cycle to the CSRs, generating a disconnect by asserting the STOP# signal. This is true for both memory mapped and I/O mapped accesses. #### **Retry Premature Accesses** The LAN Controller responds with a Retry to any configuration cycle accessing the LAN Controller before the completion of the automatic read of the EEPROM. The LAN Controller may continue to Retry any configuration accesses until the EEPROM read is complete. The LAN Controller does not enforce the rule that the retried master must attempt to access the same address again in order to complete any delayed transaction. Any master access to the LAN Controller after the completion of the EEPROM read will be honored. #### **Error Handling** **Data Parity Errors:** The LAN Controller checks for data parity errors while it is the target of the transaction. If an error was detected, the LAN Controller always sets the detected parity error bit in the PCI configuration status register, bit 15. The LAN Controller also asserts PERR#, if the parity error response bit is set (PCI configuration command register, bit 6). The LAN Controller does not attempt to terminate a cycle in which a parity error was detected. This gives the initiator the option of recovery. **Target-Disconnect:** The LAN Controller prematurely terminate a cycle in the following cases: - After accesses to its CSR - After accesses to the configuration space **System Error:** The LAN Controller reports parity error during the address phase using the SERR# pin. If the SERR# enable bit in the PCI configuration command register or the parity error response bit are not set, the LAN Controller only sets the detected parity error bit (PCI configuration status register, bit 15). If SERR# enable and parity error response bits are both set, the LAN Controller sets the signaled system error bit (PCI configuration status register, bit 14) as well as the detected parity error bit and asserts SERR# for one clock. The LAN Controller, when detecting system error, will claim the cycle if it was the target of the transaction and continue the transaction as if the address was correct. **Note:** The LAN Controller will report a system error for any error during an address phase, whether or not it is involved in the current transaction. #### 5.2.3.2 Bus Master Operation As a PCI Bus Master, the ICH3 integrated LAN Controller initiates memory cycles to fetch data for transmission or deposit received data and for accessing the memory resident control structures. The LAN Controller performs zero wait-state burst read and write cycles to the host main memory. For bus master cycles, the LAN Controller is the initiator and the host main memory (or the PCI host bridge, depending on the configuration of the system) is the target. The processor provides the LAN Controller with action commands and pointers to the data buffers that reside in host main memory. The LAN Controller independently manages these structures and initiates burst memory cycles to transfer data to and from them. The LAN Controller uses the Memory Read Multiple (MR Multiple) command for burst accesses to data buffers and the Memory Read Line (MR Line) command for burst accesses to control structures. For all write accesses to the control structure, the LAN Controller uses the Memory Write (MW) command. For write accesses to data structure, the LAN Controller may use either the Memory Write or Memory Write and Invalidate (MWI) commands. **Read Accesses:** The LAN Controller performs block transfers from host system memory in order to perform frame transmission on the serial link. In this case, the LAN Controller initiates zero wait-state memory read burst cycles for these accesses. The length of a burst is bounded by the system and the LAN Controller's internal FIFO. The length of a read burst may also be bounded by the value of the Transmit DMA Maximum Byte Count in the Configure command. The Transmit DMA Maximum Byte Count value indicates the maximum number of transmit DMA PCI cycles that will be completed after an LAN Controller internal arbitration. The LAN Controller, as the initiator, drives the address lines AD[31:0], the command and byte enable lines C/BE#[3:0] and the control lines IRDY# and FRAME#. The LAN Controller asserts IRDY# to support zero wait-state burst cycles. The target signals the LAN Controller that valid data is ready to be read by asserting the TRDY# signal. **Write Accesses:** The LAN Controller performs block transfers to host system memory during frame reception. In this case, the LAN Controller initiates memory write burst cycles to deposit the data, usually without wait-states. The length of a burst is bounded by the system and the LAN Controller's internal FIFO threshold. The length of a write burst may also be bounded by the value of the Receive DMA Maximum Byte Count in the Configure command. The Receive DMA Maximum Byte Count value indicates the maximum number of receive DMA PCI transfers that will be completed before the LAN Controller internal arbitration. The LAN Controller, as the initiator, drives the address lines AD[31:0], the command and byte enable lines C/BE#[3:0] and the control lines IRDY# and FRAME#. The LAN Controller asserts IRDY# to support zero wait-state burst cycles. The LAN Controller also drives valid data on AD[31:0] lines during each data phase (from the first clock and on). The target controls the length and signals completion of a data phase by deassertion and assertion of TRDY#. - **Cycle Completion:** The LAN Controller completes (terminates) its initiated memory burst cycles in the following cases: - **Normal Completion:** All transaction data has been transferred to or from the target device (for example, host main memory). - **Backoff:** Latency Timer has expired and the bus grant signal (GNT#) was removed from the LAN Controller by the arbiter, indicating that the LAN Controller has been preempted by another bus master. - Transmit or Receive DMA Maximum Byte Count: The LAN Controller burst has reached the length specified in the Transmit or Receive DMA Maximum Byte Count field in the Configure command block. - Target Termination: The target may request to terminate the transaction with a target-disconnect, target-retry, or target-abort. In the first two cases, the LAN Controller initiates the cycle again. In the case of a target-abort, the LAN Controller sets the received target-abort bit in the PCI Configuration Status field (PCI configuration status register, bit 12) and does not reinitiate the cycle. - Master Abort: The target of the transaction has not responded to the address initiated by the LAN Controller (in other words, DEVSEL# has not been asserted). The LAN Controller simply deasserts FRAME# and IRDY# as in the case of normal completion. - Error Condition: In the event of parity or any other system error detection, the LAN Controller completes its current initiated transaction. Any further action taken by the LAN Controller depends on the type of error and other conditions. #### **Memory Write and Invalidate** The LAN Controller has four Direct Memory Access (DMA) channels. Of these four channels, the Receive DMA is used to deposit the large number of data bytes received from the link into system memory. The Receive DMA uses both the Memory Write (MW) and the Memory Write and Invalidate (MWI) commands. In order to use MWI, the LAN Controller must guarantee the following: - 1. Minimum transfer of one cache line - 2. Active byte enable bits (or BE[3:0]# are all low) during MWI access - 3. The LAN Controller may cross the cache line boundary only if it intends to transfer the next cache line too. In order to ensure the above conditions, the LAN Controller may use the MWI command only under the following conditions: - 1. The Cache Line Size (CLS) written in the CLS register during PCI configuration is 8 or 16 dwords. - 2. The accessed address is cache line aligned. - 3. The LAN Controller has at least 8 or 16 dwords of data in its receive FIFO. - 4. There are at least 8 or 16 dwords of data space left in the system memory buffer. - 5. The MWI enable bit in the PCI configuration command register, bit 4, should is set to 1b. - 6. The MWI enable bit in the LAN Controller Configure command should is set to 1b. If any one of the above conditions does not hold, the LAN Controller will use the MW command. If a MWI cycle has started and one of the conditions is no longer valid (for example, the data space in the memory buffer is now less than CLS), then the LAN Controller terminates the MWI cycle at the end of the cache line. The next cycle will be either a MW or MWI cycle depending on the conditions listed above. If the LAN Controller started a MW cycle and reached a cache line boundary, it either continues or terminates the cycle depending on the terminate write on cache line configuration bit of the LAN Controller Configure command (byte 3, bit 3). If this bit is set, the LAN Controller terminates the MW cycle and attempts to start a new cycle. The new cycle is a MWI cycle if this bit is set and all of the above listed conditions are met. If the bit is not set, the LAN Controller continues the MW cycle across the cache line boundary if required. #### **Read Align** The Read Align feature enhances the LAN Controller's performance in cache line oriented systems. In these particular systems, starting a PCI transaction on a non-cache line aligned address may cause low performance. In order to resolve this performance anomaly, the LAN Controller attempts to terminate transmit DMA cycles on a cache line boundary and start the next transaction on a cache line aligned address. This feature is enabled when the read align enable bit is set in the LAN Controller Configure command (byte 3, bit 2). If this bit is set, the LAN Controller operates as follows: - When the LAN Controller is almost out of resources on the transmit DMA (i.e., the transmit FIFO is almost full), it attempts to terminate the read transaction on the nearest cache line boundary when possible. - When the arbitration counter's feature is enabled (i.e., the Transmit DMA Maximum Byte Count value is set in the Configure command), the LAN Controller switches to other pending DMAs on cache line boundary only. #### Note the following: - This feature is not recommended for use in non-cache line oriented systems since it may cause shorter bursts and lower performance. - This feature should be used only when the CLS register in PCI Configuration space is set to 8 or 16. - The LAN Controller reads all control data structures (including Receive Buffer Descriptors) from the first dword (even if it is not required) in order to maintain cache line alignment. #### **Error Handling** **Data Parity Errors:** As an initiator, the LAN Controller checks and detects data parity errors that occur during a transaction. If the parity error response bit is set (PCI configuration command register, bit 6), the LAN Controller also asserts PERR# and sets the data parity detected bit (PCI configuration status register, bit 8). In addition, if the error was detected by the LAN Controller during read cycles, it sets the detected parity error bit (PCI configuration status register, bit 15). ### 5.2.3.3 CLOCKRUN# Signal The ICH3 receives a free-running 33 MHz clock. It does not stop based on the CLKRUN# signal and protocol. When the LAN controller runs cycles on the PCI bus, the ICH3 will make sure that the STP\_PCI# signal is high indicating that the PCI clock will be running. This is to make sure that any PCI tracker will not get confused by transactions on the PCI bus with its PCI clock stopped. #### 5.2.3.4 PCI Power Management Enhanced support for the power management standard, *PCI Local Bus Specification*, Revision 2.2, is provided in the ICH3 integrated LAN Controller. The LAN Controller supports a large set of wake-up packets and the capability to wake the system from a low power state on a link status change. The LAN Controller enables the host system to be in a sleep state and remain virtually connected to the network. After a power management event or link status change is detected, the LAN Controller will wake the host system. The sections below describe these events, the LAN Controller power states, and estimated power consumption at each power state. #### **Power States** The LAN Controller contains power management registers for PCI, and implements all four power states as defined in the *Power Management Network Device Class Reference Specification*, *Revision 1.0*. The four states, D0 through D3, vary from maximum power consumption at D0 to the minimum power consumption at D3. PCI transactions are only allowed in the D0 state, except for host accesses to the LAN Controller's PCI configuration registers. The D1 and D2 power management states enable intermediate power savings while providing the system wake-up capabilities. In the D3 cold state, the LAN Controller can provide wake-up capabilities. Wake-up indications from the LAN Controller are provided by the Power Management Event (PME#) signal. #### • D0 Power State As defined in the *Network Device Class Reference Specification*, the device is fully functional in the D0 power state. In this state, the LAN Controller receives full power and should be providing full functionality. In the LAN Controller the D0 state is partitioned into two substates, D0 Uninitialized (D0u) and D0 Active (D0a). D0u is the LAN Controller's initial power state following a PCI RST#. While in the D0u state, the LAN Controller has PCI slave functionality to support its initialization by the host and supports Wake on LAN mode. Initialization of the CSR, Memory, or I/O base address registers in the PCI Configuration space switches the LAN Controller from the D0u state to the D0a state. In the D0a state, the LAN Controller provides its full functionality and consumes its nominal power. In addition, the LAN Controller supports wake on link status change (see Section 5.2.3.6). While it is active, the LAN Controller requires a nominal PCI clock signal (in other words, a clock frequency greater than 16 MHz) for proper operation. The LAN Controller supports a dynamic standby mode. In this mode, the LAN Controller is able to save almost as much power as it does in the static power-down states. The transition to or from standby is done dynamically by the LAN Controller and is transparent to the software. #### • D1 Power State In order for a device to meet the D1 power state requirements, as specified in the *Advanced Configuration and Power Interface (ACPI) Specification*, Revision 1.0, it must not allow bus transmission or interrupts; however, bus reception is allowed. Therefore, device context may be lost and the LAN Controller does not initiate any PCI activity. In this state, the LAN Controller responds only to PCI accesses to its configuration space and system wake-up events. The LAN Controller retains link integrity and monitors the link for any wake-up events such as wake-up packets or link status change. Following a wake-up event, the LAN Controller asserts the PME# signal. #### D2 Power State The ACPI D2 power state is similar in functionality to the D1 power state. In addition to D1 functionality, the LAN Controller can provide a lower power mode with wake-on-link status change capability. The LAN Controller may enter this mode if the link is down while the LAN Controller is in the D2 state. In this state, the LAN Controller monitors the link for a transition from an invalid to a valid link. The sub-10 mA state due to an invalid link can be enabled or disabled by a configuration bit in the Power Management Driver Register (PMDR). The LAN Controller will consume in D2 <10 mA regardless of the link status. It is the LAN Connect component that consumes much less power during link down, hence LAN Controller in this state can consume <10 mA. #### D3 Power State In the D3 power state, the LAN Controller has the same capabilities and consumes the same amount of power as it does in the D2 state. However, it enables the PCI system to be in the B3 state. If the PCI system is in the B3 state (in other words, no PCI power is present), the LAN Controller provides wake-up capabilities. If PME is disabled, the LAN Controller does not provide wake-up capability or maintain link integrity. In this mode the LAN Controller consumes its minimal power. The LAN Controller enables a system to be in a sub-5 Watt state (low power state) and still be virtually connected. More specifically, the LAN Controller supports full wake-up capabilities while it is in the D3 cold state. The LAN Controller is in the ICH3 resume well, and thus is connected to an auxiliary power source (V AUX), which enables it to provide wake-up functionality while the PCI power is off. #### 5.2.3.5 PCI Reset Signal The PCIRST# signal may be activated in one of the following cases: - During S3-S5 states - Due to a CF9h reset If PME# is enabled (in the PCI power management registers), PCIRST# assertion does not affect any PME# related circuits (in other words, PCI power management registers and the wake-up packet would not be affected). While PCIRST# is active, the LAN Controller ignores other PCI signals. The configuration of the LAN Controller registers associated with ACPI wake events is not affected by PCIRST#. The integrated LAN Controller uses the PCIRST# or the PWROK signal as an indication to ignore the PCI interface. Following the deassertion of PCIRST#, the LAN Controller PCI Configuration Space, MAC configuration, and memory structure are initialized while preserving the PME# signal and its context. ### 5.2.3.6 Wake-Up Events There are two types of wake-up events: "Interesting" Packets and Link Status Change. These two events are detailed below. Note: If the Wake on LAN bit in the EEPROM is not set, wake-up events are supported only if the PME enable bit in the Power Management Control/Status Register (PMCSR) is set. However, if the Wake on LAN bit in the EEPROM is set, and Wake on Magic Packet\* or Wake on Link Status Change are enabled, the power management enable bit is ignored with respect to these events. In the latter case, PME# would be asserted by these events. #### "Interesting" Packet Event In the power-down state, the LAN Controller is capable of recognizing "interesting" packets. The LAN Controller supports pre-defined and programmable packets that can be defined as any of the following: - ARP Packets (with Multiple IP addresses) - Direct Packets (with or without type qualification) - Magic Packet - Neighbor Discovery Multicast Address Packet ('ARP' in IPv6 environment) - NetBIOS over TCP/IP (NBT) Query Packet (under IPv4) - Internetwork Package Exchange\* (IPX) Diagnostic Packet This allows the LAN Controller to handle various packet types. In general, the LAN Controller supports programmable filtering of any packet in the first 128 bytes. When the LAN Controller is in one of the low power states, it searches for a predefined pattern in the first 128 bytes of the incoming packets. The only exception is the Magic Packet, which is scanned for the entire frame. The LAN Controller will classify the incoming packets as one of the following categories: - **No Match:** The LAN Controller discards the packet and continues to process the incoming packets. - TCO Packet: The LAN Controller implements perfect filtering of TCO packets. After a TCO packet is processed, the LAN Controller is ready for the next incoming packet. TCO packets are treated as any other wake-up packet and may assert the PME# signal if configured to do so. - Wake-Up Packet: The LAN Controller is capable of recognizing and storing the first 128 bytes of a wake-up packet. If a wake-up packet is larger than 128 bytes, its tail is discarded by the LAN Controller. After the system is fully powered-up, software has the ability to determine the cause of the wake-up event via the PMDR and dump the stored data to the host memory. Magic Packets are an exception. The Magic Packets may cause a power management event and set an indication bit in the PMDR; however, it is not stored by the LAN Controller for use by the system when it is woken up. #### **Link Status Change Event** The LAN Controller link status indication circuit is capable of issuing a PME on a link status change from a valid link to an invalid link condition or vice versa. The LAN Controller reports a PME link status event in all power states. If the Wake on LAN bit in the EEPROM is not set, the PME# signal is gated by the PME enable bit in the PMCSR and the CSMA Configure command. ### 5.2.3.7 Wake on LAN\* (Preboot Wake-Up) The LAN Controller enters Wake on LAN mode after reset if the Wake on LAN bit in the EEPROM is set. At this point, the LAN Controller is in the D0u state. When the LAN Controller is in Wake on LAN mode: - The LAN Controller scans incoming packets for a Magic Packet and asserts the PME# signal for 52 ms when a one is detected in Wake on LAN mode. - The Activity LED changes its functionality to indicates that the received frame passed Individual Address (IA) filtering or broadcast filtering. - The PCI configuration registers are accessible to the host. The LAN Controller switches from Wake on LAN mode to the D0a power state following a setup of the Memory or I/O base address registers in the PCI Configuration space. #### 5.2.4 Serial EEPROM Interface The serial EEPROM stores configuration data for the ICH3 integrated LAN Controller and is a serial in/serial out device. The LAN Controller supports a 64-register or 256-register size EEPROM and automatically detects the EEPROM's size. The EEPROM should operate at a frequency of at least 1 MHz. All accesses, either read or write, are preceded by a command instruction to the device. The address field is six bits for a 64-register EEPROM or eight bits for a 256-register EEPROM. The end of the address field is indicated by a dummy zero bit from the EEPROM, which indicates the entire address field has been transferred to the device. An EEPROM read instruction waveform is shown in Figure 5-5. EE\_SHCLKK EE\_CS EE\_DIN READ OP code EE\_DOUT Figure 5-5. 64-Word EEPROM Read Instruction Waveform The LAN Controller performs an automatic read of seven words (0h, 1h, 2h, Ah, Bh, Ch and Dh) of the EEPROM after the deassertion of Reset. #### 5.2.5 CSMA/CD Unit The ICH3 integrated LAN Controller CSMA/CD unit implements both the IEEE 802.3 Ethernet 10 Mbps and IEEE 802.3u Fast Ethernet 100 Mbps standards. It also supports the 1 Mbps Home Phone line Networking Alliance (HomePNA\*) specification effort. It performs all the CSMA/CD protocol functions such as transmission, reception, collision handling, etc. The LAN Controller CSMA/CD unit interfaces to the 82562ET/EM 10/100 Mbps Ethernet or the 82562EH 1 Mbps HomePNA\*-compliant LAN Connect component through the ICH3's LAN Connect interface signals. ### **5.2.5.1** Full Duplex When operating in full-duplex mode the LAN Controller can transmit and receive frames simultaneously. Transmission starts regardless of the state of the internal receive path. Reception starts when the LAN Connect component detects a valid frame on its receive differential pair. The ICH3 integrated LAN Controller also supports the IEEE 802.3x flow control standard, when in full-duplex mode. The LAN Controller operates in either half-duplex mode or full-duplex mode. For proper operation, both the LAN Controller CSMA/CD module and the discrete LAN Connect component must be set to the same duplex mode. The CSMA duplex mode is set by the LAN Controller Configure command or forced by automatically tracking the mode in the LAN Connect component. Following reset, the CSMA will default to automatically track the LAN Connect component duplex mode. The selection of duplex operation (full or half) and flow control is done in two levels: MAC and LAN Connect. #### 5.2.5.2 Flow Control The LAN Controller supports IEEE 802.3x frame based flow control frames only in both full duplex and half duplex switched environments. The LAN Controller flow control feature is not intended to be used in shared media environments. Flow control is optional in full-duplex mode and is selected through software configuration. There are three modes of flow control that can be selected: frame-based transmit flow control, frame-based receive flow control, and none. ### **5.2.5.3** Address Filtering Modifications The LAN Controller can be configured to ignore one bit when checking for its Individual Address (IA) on incoming receive frames. The address bit, known as the Upper/Lower (U/L) bit, is the second least significant bit of the first byte of the IA. This bit may be used, in some cases, as a priority indication bit. When configured to do so, the LAN Controller passes any frame that matches all other 47 address bits of its IA, regardless of the U/L bit value. This configuration only affects the LAN Controller specific IA and not multicast, multi-IA or broadcast address filtering. The LAN Controller does not attribute any priority to frames with this bit set, it simply passes them to memory regardless of this bit. ### 5.2.5.4 VLAN Support The LAN Controller supports the IEEE 802.1 standard VLAN. All VLAN flows will be implemented by software. The LAN Controller supports the reception of long frames, specifically frames longer than 1518 bytes, including the CRC, if software sets the long receive OK bit in the Configuration command. Otherwise, "long" frames are discarded. ### 5.2.6 Media Management Interface The management interface allows the processor to control the LAN Connect component via a control register in the ICH3 integrated LAN Controller. This allows the software driver to place the LAN Connect in specific modes such as full duplex, loopback, power down, etc., without the need for specific hardware pins to select the desired mode. This structure allows the LAN Controller to query the LAN Connect component for status of the link. This register is the MDI control register and resides at offset 10h in the LAN Controller CSR. The MDI registers reside within the LAN Connect component, and are described in detail in the LAN Connect component's datasheet. The processor writes commands to this register and the LAN Controller reads or writes the control/status parameters to the LAN Connect component through the MDI register. ### **5.2.7 TCO Functionality** The ICH3 integrated LAN controller supports management communication to reduce Total Cost of Ownership (TCO). It has a System Management Bus (SMB) on which the LAN controller is a slave device. The SMB is used as an interface between the LAN controller and the integrated host controller. An EEPROM of 256 words is required to support the heartbeat command. ### 5.2.7.1 Receive Functionality In the power-up state, the LAN controller transfers TCO packets to the host as any other packet. These packets include a new status indication bit in the Receive Frame Descriptor (RFD) status register and have a specific port number indicating TCO packet recognition. In the power-down state, the TCO packets are treated as wake-up packets. The ICH3 integrated LAN controller asserts the PME# signal and delivers the first 120 bytes of the packet to the host. ### **5.2.7.2** Transmit Functionality The ICH3 integrated LAN controller supports the Heartbeat (HB) Transmission command from the SMB interface. The send HB Packet command includes a system health status issued by the integrated system controller. The LAN controller computes a matched checksum and CRC and will transmit the HB packet from its serial EEPROM. The HB packet size and structure are not limited as long as it fits within the EEPROM size. In this case, the EEPROM size is 256 words to enable the storage of the HB packet (the first 64 words are used for driver specific data). **Note:** On the SMB, the send Heartbeat Packet command is not normally used in the D0 power state. The one exception in which it is used in the D0 state is when the system is hung. In normal operating mode, the heartbeat packets are transmitted through the ICH3 integrated LAN controller software similar to other packets. # 5.3 LPC Bridge (w/ System and Management Functions) (D31:F0) The LPC Bridge function of the ICH3 resides in PCI Device 31:Function 0. In addition to the LPC bridge function, D31:F0 contains other functional units including DMA, Interrupt Controllers, Timers, Power Management, System Management, GPIO, and RTC. In this chapter, registers and functions associated with other functional units (power management, GPIO, USB, IDE, etc.) are described in their respective Sections. #### 5.3.1 LPC Interface The ICH3 implements an LPC I/F as described in the *Low Pin Count (LPC) Interface Specification*, Revision 1.0. The LPC I/F to the ICH3 is shown in Figure 5-6. Note that the ICH3 implements all of the signals that are shown as optional, but peripherals are not required to do so. Figure 5-6. LPC I/F Diagram ### 5.3.1.1 LPC Cycle Types The ICH3 implements all of the cycle types described in the *Low Pin Count (LPC) Interface Specification*, Revision 1.0. Table 5-2 shows the cycle types supported by the ICH3. Table 5-2. LPC Cycle Types Supported | Cycle Type | Comment | | |------------------|--------------------------------------------------------------------------------------------------------------|--| | Memory Read | Single: 1 byte only | | | Memory Write | Single: 1 byte only | | | I/O Read | 1 byte only. ICH3 breaks up 16- and 32-bit processor cycles into multiple 8-bit transfers. See Note 1 below. | | | I/O Write | 1 byte only. ICH3 breaks up 16- and 32-bit processor cycles into multiple 8-bit transfers. See Note 1 below. | | | DMA Read | Can be 1, or 2 bytes | | | DMA Write | Can be 1, or 2 bytes | | | Bus Master Read | Can be 1, 2, or 4 bytes. (See Note 2 below) | | | Bus Master Write | Can be 1, 2, or 4 bytes. (See Note 2 below) | | #### NOTES: - 1. For memory cycles below 16M which do not target enabled FWH ranges, the ICH3 will perform standard LPC memory cycles. It will only attempt 8-bit transfers. If the cycle appears on PCI as a 16-bit transfer, it will appear as two consecutive 8-bit transfers on LPC. Likewise, if the cycle appears as a 32-bit transfer on PCI, it will appear as four consecutive 8-bit transfers on LPC. If the cycle is not claimed by any peripheral, it will be subsequently aborted, and the ICH3 will return a value of all 1s to the processor. This is done to maintain compatibility with ISA memory cycles where pull-up resistors would keep the bus high if no device responds. - 2. Bus Master Read or Write cycles must be naturally aligned. For example, a 1-byte transfer can be to any address. However, the 2-byte transfer must be word aligned (i.e., with an address where A0=0). A dword transfer must be dword aligned (i.e., with an address where A1 and A0 are both 0) #### 5.3.1.2 Start Field Definition **Table 5-3. Start Field Bit Definitions** | Bits[3:0]<br>Encoding | Definition | | |-----------------------|------------------------------------------|--| | 0000 | Start of cycle for a generic target. | | | 0010 | Grant for bus master 0. | | | 0011 | Grant for bus master 1. | | | 1111 | Stop/Abort: End of a cycle for a target. | | All other encodings are RESERVED. ### 5.3.1.3 Cycle Type / Direction (CYCTYPE + DIR) The ICH3 will always drive bit 0 of this field to 0. Peripherals running bus master cycles must also drive bit 0 to 0. The following table shows the valid bit encodings: **Table 5-4. Cycle Type Bit Definitions** | Bits[3:2] | Bit[1] | Definition | | |-----------|--------|--------------------------------------------------------------------------------------------------------------|--| | 00 | 0 | I/O Read | | | 00 | 1 | I/O Write | | | 01 | 0 | Memory Read | | | 01 | 1 | Memory Write | | | 10 | 0 | DMA Read | | | 10 | 1 | DMA Write | | | 11 | х | Reserved. If a peripheral performing a bus master cycle generates this value, the ICH3 will abort the cycle. | | #### 5.3.1.4 **SIZE** Bits[3:2] are reserved. The ICH3 will always drive them to 00. Peripherals running bus master cycles are also supposed to drive 00 for bits 3:2, however, the ICH3 will ignore those bits. Bits[1:0] are encoded as follows: **Table 5-5. Transfer Size Bit Definition** | Bits[1:0] | Size | | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 00 | 8-bit transfer (1 byte) | | | 01 | 16-bit transfer (2 bytes) | | | 10 | Reserved. The ICH3 will never drive this combination. If a peripheral running a bus master cycle drives this combination, the ICH3 may abort the transfer. | | | 11 | 32-bit transfer (4 bytes) | | #### 5.3.1.5 **SYNC** Valid values for the SYNC field are: **Table 5-6. SYNC Bit Definition** | Bits[3:0] | Indication | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0000 | <b>Ready:</b> SYNC achieved with no error. For DMA transfers, this also indicates DMA request deassertion and no more transfers desired for that channel. | | | 0101 | <b>Short Wait:</b> Part indicating wait-states. For bus master cycles, the ICH3 will not use this encoding. It will instead use the Long Wait encoding (see next encoding below). | | | 0110 | <b>Long Wait:</b> Part indicating wait-states, and many wait-states will be added. This encoding driven by the ICH3 for bus master cycles, rather than the Short Wait (0101). | | | 1001 | Ready More (Used only by peripheral for DMA cycle): SYNC achieved with no error and more DMA transfers desired to continue after this transfer. This value is valid only on DMA transfers and is not allowed for any other type of cycle. | | | 1010 | <b>Error:</b> Sync achieved with error. This is generally used to replace the SERR# or IOCHK# signal on the PCI/ISA bus. It indicates that the data is to be transferred, but there is a serious error in this transfer. For DMA transfers, this not only indicates an error, but also indicates DMA request deassertion and no more transfers desired for that channel. | | All other combinations are RESERVED. ### 5.3.1.6 SYNC Time-out There are several error cases that can occur on the LPC I/F. The following table identifies the failing cases and the ICH3 responses: Table 5-7. Intel<sup>®</sup> ICH3 Response to Sync Failures | Possible Sync Failure | ICH3 Response | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | ICH3 starts a Memory, I/O, or DMA cycle, but no device drives a valid SYNC after four consecutive clocks. This could occur if the processor tries to access an I/O location to which no device is mapped. | ICH3 aborts the cycle after the fourth clock. | | ICH3 drives a Memory, I/O, or DMA cycle, and a peripheral drives more than eight consecutive valid SYNC to insert wait-states using the Short ('0101b') encoding for SYNC. This could occur if the peripheral is not operating properly. | Continues waiting | | ICH3 starts a Memory, I/O, or DMA cycle, and a peripheral drives an invalid SYNC pattern. This could occur if the peripheral is not operating properly or if there is excessive noise on the LPC I/F. | ICH3 aborts the cycle when the invalid Sync is recognized. | There may be other peripheral failure conditions, however these are not handled by the ICH3. #### 5.3.1.7 SYNC Error Indication The SYNC protocol allows the peripheral to report an error via the LAD[3:0] = '1010b' encoding. The intent of this encoding is to give peripherals a method of communicating errors to aid higher layers with more robust error recovery. If the ICH3 was reading data from a peripheral, data will still be transferred in the next two nibbles. This data may be invalid, but it must be transferred by the peripheral. If the ICH3 was writing data to the peripheral, the data had already been transferred. In the case of multiple byte cycles, such as for memory and DMA cycles, an error SYNC terminates the cycle. Therefore, if the ICH3 is transferring 4 bytes from a device, if the device returns the error SYNC in the first byte, the other three bytes will not be transferred. Upon recognizing the SYNC field indicating an error, the ICH3 will treat this the same as IOCHK# going active on the ISA bus. #### 5.3.1.8 LFRAME# Usage #### Start of Cycle For Memory, I/O, and DMA cycles, the ICH3 will assert LFRAME# for 1 clock at the beginning of the cycle (Figure 5-7) During that clock, the ICH3 will drive LAD[3:0] with the proper START field. Figure 5-7. Typical Timing for LFRAME# #### **Abort Mechanism** When performing an Abort, the ICH3 will drive LFRAME# active for four consecutive clocks. On the fourth clock, it will drive LAD[3:0] to '1111b'. Figure 5-8. Abort Mechanism The ICH3 will perform an abort for the following cases (possible failure cases): - ICH3 starts a Memory, I/O, or DMA cycle, but no device drives a valid SYNC after four consecutive clocks. - ICH3 starts a Memory, I/O, or DMA cycle, and the peripheral drives an invalid SYNC pattern. - A peripheral drives an illegal address when performing bus master cycles. - A peripheral drives an invalid value. ### 5.3.1.9 I/O Cycles For I/O cycles targeting registers specified in the ICH3's decode ranges, the ICH3 performs I/O cycles as defined in the LPC spec. These will be 8-bit transfers. If the processor attempts a 16-bit or 32-bit transfer, the ICH3 will break the cycle up into multiple 8-bit transfers to consecutive I/O addresses. **Note:** If the cycle is not claimed by any peripheral (and subsequently aborted), the ICH3 will return a value of all 1s (FFh) to the processor. This is to maintain compatibility with ISA I/O cycles where pull-up resistors would keep the bus high if no device responds. #### 5.3.1.10 Bus Master Cycles The ICH3 supports Bus Master cycles and requests (using LDRQ#) as defined in the LPC specification. The ICH3 has two LDRQ# inputs, and thus supports two separate bus master devices. It uses the associated START fields for Bus Master 0 ('0010b') or Bus Master 1 ('0011b'). **Note:** The ICH3 does not support LPC Bus Masters performing I/O cycles. LPC Bus Masters should only perform memory read or memory write cycles. #### 5.3.1.11 LPC Power Management #### **CLKRUN# Protocol** The CLKRUN# protocol is same as the PCI specification. Stopping the PCI clock stops the LPC clock. #### **LPCPD# Protocol** Same timings as for SUS\_STAT#. Upon driving SUS\_STAT# low, LPC peripherals will drive LDRQ# low or tri-state it. ICH3 will shut off the LDRQ# input buffers. After driving SUS\_STAT# active, the ICH3 drives LFRAME# low, and tri-states (or drive low) LAD[3:0]. ### 5.3.1.12 Configuration and Intel® ICH3 Implications #### LPC I/F Decoders In order to allow the I/O cycles and memory mapped cycles to go to the LPC I/F, the ICH3 includes several decoders. During configuration, the ICH3 must be programmed with the same decode ranges as the peripheral. The decoders are programmed via the Device 31:Function 0 configuration space. **Note:** The ICH3 can not accept PCI write cycles from PCI-to-PCI bridges or devices with similar characteristics (specifically those with a "Retry Read" feature which is enabled) to an LPC device if there is an outstanding LPC read cycle towards the same PCI device or bridge. These cycles are not part of normal system operation, but may be encountered as part of platform validation testing using custom test fixtures. #### **Bus Master Device Mapping and START Fields** Bus Masters must have a unique START field. In the case of the ICH3, which supports 2 LPC bus masters, it will drive 0010 for the START field for grants to bus master #0 (requested via LDRQ[0]#) and 0011 for grants to bus master #1 (requested via LDRQ[1]#.). Thus no registers are needed to configure the START fields for a particular bus master. ### 5.4 DMA Operation (D31:F0) The ICH3 supports two types of DMA: LPC, and PC/PCI. DMA via LPC is similar to ISA DMA. LPC DMA and PC/PCI DMA use the ICH3's DMA controller. The DMA controller has registers that are fixed in the lower 64 KB of I/O space. The DMA controller is configured using registers in the PCI configuration space. These registers allow configuration of individual channels for use by LPC or PC/PCI DMA. The DMA circuitry incorporates the functionality of two 82C37 DMA controllers with seven independently programmable channels (Figure 5-9). DMA Controller 1 (DMA-1) corresponds to DMA Channels 0–3 and DMA Controller 2 (DMA-2) corresponds to Channels 5–7. DMA Channel 4 is used to cascade the two controllers and will default to cascade mode in the DMA Channel Mode (DCM) register. Channel 4 is not available for any other purpose. In addition to accepting requests from DMA slaves, the DMA controller also responds to requests that software initiates. Software may initiate a DMA service request by setting any bit in the DMA channel request register to a 1. Figure 5-9. Intel® ICH3 DMA Controller Each DMA channel is hardwired to the compatible settings for DMA device size: channels [3:0] are hardwired to 8-bit, count-by-bytes transfers, and channels [7:5] are hardwired to 16-bit, count-by-words (address shifted) transfers. ICH3 provides 24-bit addressing in compliance with the ISA-Compatible specification. Each channel includes a 16-bit ISA-compatible current register which holds the 16 least-significant bits of the 24-bit address, an ISA-compatible page register which contains the eight next most significant bits of address. The DMA controller also features refresh address generation, and autoinitialization following a DMA termination. ### 5.4.1 Channel Priority For priority resolution, the DMA consists of two logical channel groups: channels 0–3 and channels 4–7. Each group may be in either fixed or rotate mode, as determined by the DMA command register. DMA I/O slaves normally assert their DREQ line to arbitrate for DMA service. However, a software request for DMA service can be presented through each channel's DMA request register. A software request is subject to the same prioritization as any hardware request. Please see the detailed register description for request register programming information in the DMA register description section. ### 5.4.1.1 Fixed Priority The initial fixed priority structure is as follows: High priority Low priority (0, 1, 2, 3) (5, 6, 7) The fixed priority ordering is 0, 1, 2, 3, 5, 6, and 7. In this scheme, Channel 0 has the highest priority, and channel 7 has the lowest priority. Channels [3:0] of DMA-1 assume the priority position of Channel 4 in DMA-2, thus taking priority over channels 5, 6, and 7. #### **5.4.1.2** Rotating Priority Rotation allows for "fairness" in priority resolution. The priority chain rotates so that the last channel serviced is assigned the lowest priority in the channel group (0-3, 5-7). Channels 0–3 rotate as a group of 4. They are always placed between Channel 5 and Channel 7 in the priority list. Channel 5–7 rotate as part of a group of 4. That is, channels (5–7) form the first three positions in the rotation, while channel group (0–3) comprises the fourth position in the arbitration. ### 5.4.2 Address Compatibility Mode Whenever the DMA is operating, the addresses do not increment or decrement through the high-and low-page registers. Therefore, if a 24-bit address is 01FFFFh and increments, the next address will be 010000h, not 020000h. Similarly, if a 24-bit address is 020000h and decrements, the next address will be 02FFFFh, not 01FFFFh. This is compatible with the 82C37 and page register implementation used in the PC-AT. This mode is set after CPURST is valid. ### 5.4.3 Summary of DMA Transfer Sizes Table 5-8 lists each of the DMA device transfer sizes. The column labeled "Current Byte/Word Count Register" indicates that the register contents represents either the number of bytes to transfer or the number of 16-bit words to transfer. The column labeled "Current Address Increment/ Decrement" indicates the number added to or taken from the current address register after each DMA transfer cycle. The DMA channel mode register determines if the current address register will be incremented or decremented. ### 5.4.3.1 Address Shifting When Programmed for 16-Bit I/O Count by Words **Table 5-8. DMA Transfer Size** | DMA Device Date Size And Word Count | Current Byte/Word Count<br>Register | Current Address<br>Increment/Decrement | |----------------------------------------------|-------------------------------------|----------------------------------------| | 8-Bit I/O, Count By Bytes | Bytes | 1 | | 16-Bit I/O, Count By Words (Address Shifted) | Words | 1 | ICH3 maintains compatibility with the implementation of the DMA in the PC AT that used the 82C37. The DMA shifts the addresses for transfers to/from a 16-bit device count-by-words. Note that the least significant bit of the low-page register is dropped in 16-bit shifted mode. When programming the current address register (when the DMA channel is in this mode), the Current Address must be programmed to an even address with the address value shifted right by one bit. The address shifting is as follows: Table 5-9. Address Shifting in 16-Bit I/O DMA Transfers | Output<br>Address | 8-Bit I/O Programmed Address<br>(Ch 0-3) | 16-Bit I/O Programmed Address<br>(Ch 5-7)<br>(Shifted) | |-------------------|------------------------------------------|--------------------------------------------------------| | A0 | A0 | 0 | | A[16:1] | A[16:1] | A[15:0] | | A[23:17] | A[23:17] | A[23:17] | NOTE: The least significant bit of the page register is dropped in 16-bit shifted mode. ### 5.4.4 Autoinitialize By programming a bit in the DMA channel mode register, a channel may be set up as an autoinitialize channel. When a channel undergoes autoinitialization, the original values of the current page, current address and current byte/word count registers are automatically restored from the base page, address, and byte/word count registers of that channel following TC. The base registers are loaded simultaneously with the current registers by the microprocessor when the DMA channel is programmed and remain unchanged throughout the DMA service. The mask bit is not set when the channel is in autoinitialize. Following autoinitialize, the channel is ready to perform another DMA service, without processor intervention, as soon as a valid DREQ is detected. #### 5.4.5 Software Commands There are three additional special software commands that the DMA controller can execute. The three software commands are: - 1. Clear Byte Pointer Flip-Flop - 2. Master Clear - 3. Clear Mask Register They do not depend on any specific bit pattern on the data bus. ### 5.4.5.1 Clear Byte Pointer Flip-Flop This command is executed prior to writing or reading new address or word count information to/from the DMA controller. This initializes the flip-flop to a known state so that subsequent accesses to register contents by the microprocessor will address upper and lower bytes in the correct sequence. When the host processor is reading or writing DMA registers, two byte pointer flip-flops are used; one for channels 0–3 and one for channels 4–7. Both of these act independently. There are separate software commands for clearing each of them (0Ch for channels 0–3, 0D8h for channels 4–7). #### 5.4.5.2 DMA Master Clear This software instruction has the same effect as the hardware reset. The command, status, request, and internal first/last flip-flop registers are cleared and the mask register is set. The DMA controller will enter the idle cycle. There are two independent master clear commands; 0Dh which acts on channels 0–3, and 0DAh which acts on channels 4–7. ### 5.4.5.3 Clear Mask Register This command clears the mask bits of all four channels, enabling them to accept DMA requests. I/O port 00Eh is used for channels 0–3 and I/O port 0DCh is used for channels 4–7. ### 5.5 PCI DMA ICH3 provides support for the PC/PCI DMA protocol. PC/PCI DMA uses dedicated REQUEST and GRANT signals to permit PCI devices to request transfers associated with specific DMA channels. Upon receiving a request and getting control of the PCI bus, ICH3 performs a two-cycle transfer. For example, if data is to be moved from the peripheral to main memory, ICH3 will first read data from the peripheral and then write it to main memory. The location in main memory is the current address registers in the Intel<sup>®</sup> 8237. ICH3 supports up to 2 PC/PCI REQ/GNT pairs, REQ[A:B]# and GNT[A:B]#. A 16-bit register is included in the ICH3 Function 0 configuration space at offset 90h. It is divided into seven 2-bit fields that are used to configure the 7 DMA channels. Each DMA channel can be configured to one of two options: - LPC DMA - PC/PCI style DMA using the REQ/GNT signals It is not possible for a particular DMA channel to be configured for more than one style of DMA; however, the seven channels can be programmed independently. For example, channel 3 could be set up for PC/PCI and channel 5 set up for LPC DMA. The ICH3 REQ[A:B]# and GNT[A:B]# can be configured for support of a PC/PCI DMA Expansion agent. The PCI DMA Expansion agent can then provide DMA service or ISA Bus Master service using the ICH3 DMA controller. The REQ#/GNT# pair must follow the PC/PCI serial protocol described below. ### 5.5.1 PCI DMA Expansion Protocol The PCI expansion agent must support the PCI expansion Channel Passing Protocol defined in Figure 5-10 for both the REQ# and GNT# pins. Figure 5-10. DMA Serial Channel Passing Protocol The requesting device must encode the channel request information as shown above, where CH0–CH7 are one clock active high states representing DMA channel requests 0–7. ICH3 encodes the granted channel on the GNT# line as shown above, where the bits have the same meaning as shown in Figure 5-10. For example, the sequence [start, bit 0, bit 1, bit 2]=[0,1,0,0] grants DMA channel 1 to the requesting device, and the sequence [start, bit 0, bit 1, bit 2]=[0,0,1,1] grants DMA channel 6 to the requesting device. All PCI DMA expansion agents must use the channel passing protocol described above. They must also work as follows: - 1. If a PCI DMA expansion agent has more than one request active, it must resend the request serial protocol after one of the requests has been granted the bus and it has completed its transfer. The expansion device should drive its REQ# inactive for two clocks and then transmit the serial channel passing protocol again, even if there are no new requests from the PCI expansion agent to ICH3. For example: If a PCI expansion agent had active requests for DMA Channel 1 and Channel 5, it would pass this information to ICH3 through the expansion channel passing protocol. If after receiving GNT# (assume for CH5) and having the device finish its transfer (device stops driving request to PCI expansion agent) it would then need to re-transmit the expansion channel passing protocol to inform ICH3 that DMA channel 1 was still requesting the bus, even if that was the only request the expansion device had pending. - 2. If a PCI DMA expansion agent has a request go inactive before ICH3 asserts GNT#, it must resend the expansion channel passing protocol to update ICH3 with this new request information. For example: If a PCI expansion agent has DMA channel 1 and 2 requests pending it will send them serially to ICH3 using the expansion channel passing protocol. If, however, DMA channel 1 goes inactive into the expansion agent before the expansion agent receives a GNT# from ICH3, the expansion agent MUST pull its REQ# line high for ONE clock and resend the expansion channel passing information with only DMA channel 2 active. Note that ICH3 does not do anything special to catch this case because a DREQ going inactive before a DACK# is received is not allowed in the ISA DMA protocol and, therefore, does not need to work properly in this protocol either. This requirement is needed to be able to support Plug-n-Play ISA devices that toggle DREQ# lines to determine if those lines are free in the system. - 3. If a PCI expansion agent has sent its serial request information and receives a new DMA request before receiving GNT# the agent must resend the serial request with the new request active. For example: If a PCI expansion agent has already passed requests for DMA channel 1 and 2 and sees DREQ 3 active before a GNT is received, the device must pull its REQ# line high for one clock and resend the expansion channel passing information with all three channels active. The three cases above require the following functionality in the PCI DMA expansion device: - 1. Drive REQ# inactive for one clock to signal new request information. - 2. Drive REQ# inactive for two clocks to signal that a request that had been granted the bus has gone inactive. - The REQ# and GNT# state machines must run independently and concurrently (i.e., a GNT# could be received while in the middle of sending a serial REQ# or a GNT# could be active while REQ# is inactive). ### 5.5.2 PCI DMA Expansion Cycles ICH3's support of the PC/PCI DMA Protocol currently consists of four types of cycles: Memory to I/O, I/O to Memory, Verify, and ISA Master cycles. ISA Masters are supported through the use of a DMA channel that has been programmed for cascade mode. The DMA controller does a two cycle transfer (a load followed by a store) as opposed to the ISA "fly-by" cycle for PC/PCI DMA agents. The memory portion of the cycle generates a PCI memory read or memory write bus cycle, its address representing the selected memory. The I/O portion of the DMA cycle generates a PCI I/O cycle to one of four I/O addresses (Table 5-10). Note that these cycles must be qualified by an active GNT# signal to the requesting device. Table 5-10. DMA Cycle vs. I/O Address | DMA Cycle Type | DMA I/O Address | PCI Cycle Type | |----------------|-----------------|----------------| | Normal | 00h | I/O Read/Write | | Normal TC | 04h | I/O Read/Write | | Verify | 0C0h | I/O Read | | Verify TC | 0C4h | I/O Read | #### 5.5.3 DMA Addresses The memory portion of the cycle will generate a PCI memory read or memory write bus cycle, its address representing the selected memory. The I/O portion of the DMA cycle will generate a PCI I/O cycle to one of the four I/O addresses listed in Table 5-10. #### 5.5.4 DMA Data Generation The data generated by PC/PCI devices on I/O reads when they have an active GNT# is on the lower two bytes of the PCI AD bus. Table 5-11 lists the PCI pins that the data appears on for 8- and 16-bit channels. Each I/O read will result in one memory write, and each memory read will result in one I/O write. If the I/O device is 8 bit, the ICH3 will perform an 8-bit memory write. The ICH3 does not assemble the I/O read into a dword for writing to memory. Similarly, the ICH3 will not disassemble a dword read from memory to the I/O device. Table 5-11. PCI Data Bus vs. DMA I/O port size | PCI DMA I/O Port Size | PCI Data Bus Connection | |-----------------------|-------------------------| | Byte | AD[7:0] | | Word | AD[15:0] | ### 5.5.5 DMA Byte Enable Generation The byte enables generated by the ICH3 on I/O reads and writes must correspond to the size of the I/O device. Table 5-12 defines the byte enables asserted for 8- and 16-bit DMA cycles. Table 5-12. DMA I/O Cycle Width vs. BE[3:0]# | BE[3:0]# | Description | |----------|------------------------------------| | 1110b | 8-bit DMA I/O Cycle: Channels 0-3 | | 1100b | 16-bit DMA I/O Cycle: Channels 5-7 | NOTE: For verify cycles the value of the Byte Enables (BEs) is a "don't care". ### 5.5.6 DMA Cycle Termination DMA cycles are terminated when a terminal count is reached in the DMA controller and the channel is not in autoinitialize mode, or when the PC/PCI device deasserts its request. The PC/PCI device must follow explicit rules when deasserting its request, or the ICH3 may not see it in time and run an extra I/O and memory cycle. The PC/PCI device must deassert its request 7 PCICLKs before it generates TRDY# on the I/O read or write cycle, or the ICH3 is allowed to generate another DMA cycle. For transfers to memory, this means that the memory portion of the cycle will be run without an asserted PC/PCI REQ#. ### 5.5.7 LPC DMA DMA on LPC is handled through the use of the LDRQ# lines from peripherals and special encodings on LAD[3:0] from the host. Single, demand, verify, and increment modes are supported on the LPC interface. Channels 0–3 are 8-bit channels. Channels 5–7 are 16-bit channels. Channel 4 is reserved as a generic bus master request. ### 5.5.8 Asserting DMA Requests Peripherals that need DMA service encode their requested channel number on the LDRQ# signal. To simplify the protocol, each peripheral on the LPC I/F has its own dedicated LDRQ# signal (they may not be shared between two separate peripherals). The ICH3 has two LDRQ# inputs, allowing at least two devices to support DMA or bus mastering. LDRQ# is synchronous with LCLK (PCI clock). As shown in Figure 5-11 the peripheral uses the following serial encoding sequence: - Peripheral starts the sequence by asserting LDRQ# low (start bit). LDRQ# is high during idle conditions. - The next three bits contain the encoded DMA channel number (MSB first). - The next bit (ACT) indicates whether the request for the indicated DMA channel is active or inactive. The ACT bit will be a 1(high) to indicate if it is active and 0 (low) if it is inactive. The case where ACT is low will be rare, and is only used to indicate that a previous request for that channel is being abandoned. - After the active/inactive indication, the LDRQ# signal must go high for at least 1 clock. After that one clock, LDRQ# signal can be brought low to the next encoding sequence. If another DMA channel also needs to request a transfer, another sequence can be sent on LDRQ#. For example, if an encoded request is sent for channel 2, and then channel 3 needs a transfer before the cycle for channel 2 is run on the interface, the peripheral can send the encoded request for channel 3. This allows multiple DMA agents behind an I/O device to request use of the LPC interface, and the I/O device does not need to self-arbitrate before sending the message. Figure 5-11. DMA Request Assertion Through LDRQ# ### 5.5.9 Abandoning DMA Requests DMA Requests can be deasserted in two fashions: on error conditions by sending an LDRQ# message with the "ACT" bit set to "0," or normally through a SYNC field during the DMA transfer. This section describes boundary conditions where the DMA request needs to be removed prior to a data transfer. There may be some special cases where the peripheral desires to abandon a DMA transfer. The most likely case of this occurring is due to a floppy disk controller which has overrun or underrun its FIFO, or software stopping a device prematurely. In these cases, the peripheral wishes to stop further DMA activity. It may do so by sending an LDRQ# message with the ACT bit as "0." However, since the DMA request was seen by the ICH3, there is no guarantee that the cycle hasn't been granted and will shortly run on LPC. Therefore, peripherals must take into account that a DMA cycle may still occur. The peripheral can choose not to respond to this cycle, in which case the host will abort it, or it can choose to complete the cycle normally with any random data. This method of DMA deassertion should be prevented whenever possible, to limit boundary conditions both on the ICH3 and the peripheral. #### 5.5.10 General Flow of DMA Transfers Arbitration for DMA channels is performed through the 8237 within the host. Once the host has won arbitration on behalf of a DMA channel assigned to LPC, it asserts LFRAME# on the LPC I/F and begins the DMA transfer. The general flow for a basic DMA transfer is as follows: - 1. ICH3 starts transfer by asserting '0000b' on LAD[3:0] with LFRAME# asserted. - 2. ICH3 asserts 'cycle type' of DMA, direction based on DMA transfer direction. - 3. ICH3 asserts channel number and, if applicable, terminal count. - 4. ICH3 indicates the size of the transfer: 8 or 16 bits. - 5. If a DMA read... - The ICH3 drives the first 8 bits of data and turns the bus around. - The peripheral acknowledges the data with a valid SYNC. - If a 16-bit transfer, the process is repeated for the next 8 bits. - 6. If a DMA write... - The ICH3 turns the bus around and waits for data. - The peripheral indicates data ready through SYNC and transfers the first byte. - If a 16-bit transfer, the peripheral indicates data ready and transfers the next byte. - 7. The peripheral turns around the bus. #### 5.5.11 Terminal Count Terminal count is communicated through LAD[3] on the same clock that DMA channel is communicated on LAD[2:0]. This field is the CHANNEL field. Terminal count indicates the last byte of transfer, based upon the size of the transfer. For example, on an 8-bit transfer size (SIZE field is '00b'), if the TC bit is set, then this is the last byte. On a 16-bit transfer (SIZE field is '01b'), if the TC bit is set, then the second byte is the last byte. The peripheral, therefore, must internalize the TC bit when the CHANNEL field is communicated, and only signal TC when the last byte of that transfer size has been transferred. ### 5.5.12 Verify Mode Verify mode is supported on the LPC interface. A verify transfer to the peripheral is similar to a DMA write, where the peripheral is transferring data to main memory. The indication from the host is the same as a DMA write, so the peripheral will be driving data onto the LPC interface. However, the host will not transfer this data into main memory. ### 5.5.13 DMA Request Deassertion An end of transfer is communicated to the ICH3 through a special SYNC field transmitted by the peripheral. An LPC device must not attempt to signal the end of a transfer by deasserting LDREQ#. If a DMA transfer is several bytes, such as a transfer from a demand mode device, the ICH3 needs to know when to deassert the DMA request based on the data currently being transferred. The DMA agent uses a SYNC encoding on each byte of data being transferred, which indicates to the ICH3 whether this is the last byte of transfer or if more bytes are requested. To indicate the last byte of transfer, the peripheral uses a SYNC value of '0000b' (ready with no error), or '1010b' (ready with error). These encodings tell the ICH3 that this is the last piece of data transferred on a DMA read (ICH3 to peripheral), or the byte which follows is the last piece of data transferred on a DMA write (peripheral to ICH3). When the ICH3 sees one of these two encodings, it ends the DMA transfer after this byte and deasserts the DMA request to the 8237. Therefore, if the ICH3 indicated a 16-bit transfer, the peripheral can end the transfer after one byte by indicating a SYNC value of '0000b' or '1010b'. The ICH3 will not attempt to transfer the second byte, and will deassert the DMA request internally. If the peripheral indicates a '0000b' or '1010b' SYNC pattern on the last byte of the indicated size, then the ICH3 will only deassert the DMA request to the 8237 since it does not need to end the transfer. If the peripheral wishes to keep the DMA request active, then it uses a SYNC value of '1001b' (ready plus more data). This tells the 8237 that more data bytes are requested after the current byte has been transferred, so the ICH3 will keep the DMA request active to the 8237. Therefore, on an 8-bit transfer size, if the peripheral indicates a SYNC value of '1001b' to the ICH3, the data will be transferred and the DMA request will remain active to the 8237. At a later time, the ICH3 will then come back with another START-CYCTYPE-CHANNEL-SIZE etc. combination to initiate another transfer to the peripheral. The peripheral must not assume that the next START indication from the ICH3 is another grant to the peripheral if it had indicated a SYNC value of '1001b'. On a single mode DMA device, the 8237 will re-arbitrate after every transfer. Only demand mode DMA devices can be guaranteed that they will receive the next START indication from the ICH3. **Note:** Indicating a '0000b' or '1010b' encoding on the SYNC field of an odd byte of a 16-bit channel (first byte of a 16-bit transfer) is an error condition. **Note:** The host will stop the transfer on the LPC bus as indicated, fill the upper byte with random data on DMA writes (peripheral to memory), and indicate to the 8237 that the DMA transfer occurred, incrementing the 8237's address and decrementing its byte count. #### 5.5.14 SYNC field / LDRQ# Rules Since DMA transfers on LPC are requested through an LDRQ# assertion message, and are ended through a SYNC field during the DMA transfer, the peripheral must obey the following rule when initiating back-to-back transfers from a DMA channel. The peripheral must not assert another message for eight LCLKs after a deassertion is indicated through the SYNC field. This is needed to allow the 8237, which typically runs off a much slower internal clock, to see a message deasserted before it is re-asserted so that it can arbitrate to the next agent. Under default operation, the host will only perform 8-bit transfers on 8-bit channels and 16-bit transfers on 16-bit channels. The method by which this communication between host and peripheral through system BIOS is performed is beyond the scope of this specification. Since the LPC host and LPC peripheral are motherboard devices, no "plug-n-play" registry is required. The peripheral must not assume that the host will be able to perform transfer sizes that are larger than the size allowed for the DMA channel, and be willing to accept a SIZE field that is smaller than what it may currently have buffered. To that end, it is recommended that future devices which may appear on the LPC bus, which require higher bandwidth than 8-bit or 16-bit DMA allow, do so with a bus mastering interface and not rely on the 8237. # 5.6 Intel<sup>®</sup> 8254 Timers (D31:F0) The ICH3 contains three counters which have fixed uses. All registers and functions associated with the 8254 timers are in the core well. The 8254 unit is clocked by a 14.31818 MHz clock. ### 5.6.1 Counter 0, System Timer This counter functions as the system timer by controlling the state of IRQ0 and is typically programmed for Mode 3 operation. The counter produces a square wave with a period equal to the product of the counter period (838 ns) and the initial count value. The counter loads the initial count value one counter period after software writes the count value to the counter I/O address. The counter initially asserts IRQ0 and decrements the count value by two each counter period. The counter negates IRQ0 when the count value reaches 0. It then reloads the initial count value and again decrements the initial count value by two each counter period. The counter then asserts IRQ0 when the count value reaches 0, reloads the initial count value, and repeats the cycle, alternately asserting and negating IRQ0. ### 5.6.2 Counter 1, Refresh Request Signal This counter provides the refresh request signal and is typically programmed for Mode 2 operation. The counter negates refresh request for one counter period (838 ns) during each count cycle. The initial count value is loaded one counter period after being written to the counter I/O address. The counter initially asserts refresh request, and negates it for 1 counter period when the count value reaches 1. The counter then asserts refresh request and continues counting from the initial count value. ### 5.6.3 Counter 2, Speaker Tone This counter provides the speaker tone and is typically programmed for Mode 3 operation. The counter provides a speaker frequency equal to the counter clock frequency (1.193 MHz) divided by the initial count value. The speaker must be enabled by a write to port 061h (see NMI Status and Control ports). ### 5.6.4 Timer Programming The counter/timers are programmed in the following fashion: - 1. Write a control word to select a counter - 2. Write an initial count for that counter. - 3. Load the least and/or most significant bytes (as required by Control Word bits 5, 4) of the 16-bit counter. - 4. Repeat with other counters Only two conventions need to be observed when programming the counters. First, for each counter, the control word must be written before the initial count is written. Second, the initial count must follow the count format specified in the control word (least significant byte only, most significant byte only, or least significant byte and then most significant byte). A new initial count may be written to a counter at any time without affecting the counter's programmed mode. Counting will be affected as described in the mode definitions. The new count must follow the programmed count format. If a counter is programmed to read/write two-byte counts, the following precaution applies: A program must not transfer control between writing the first and second byte to another routine which also writes into that same counter. Otherwise, the counter will be loaded with an incorrect count. The control word register at port 43h controls the operation of all three counters. Several commands are available: - **Control Word Command.** Specifies which counter to read or write, the operating mode, and the count format (binary or BCD). - Counter Latch Command. Latches the current count so that it can be read by the system. The countdown process continues. - **Read Back Command.** Reads the count value, programmed mode, the current state of the OUT pins, and the state of the Null Count Flag of the selected counter. Table 5-13 lists the six operating modes for the interval counters. **Table 5-13. Counter Operating Modes** | Mode | Function | Description | |------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Out signal on end of count (=0) | Output is '0'. When count goes to 0, output goes to '1' and stays at '1' until counter is reprogrammed. | | 1 | Hardware retriggerable one-shot | Output is '0'. When count goes to 0, output goes to '1' for one clock time. | | 2 | Rate generator (divide by n counter) | Output is '1'. Output goes to '0' for one clock time, then back to '1' and counter is reloaded. | | 3 | Square wave output | Output is '1'. Output goes to '0' when counter rolls over, and counter is reloaded. Output goes to '1' when counter rolls over, and counter is reloaded, etc. | | 4 | Software triggered strobe | Output is '1'. Output goes to '0' when count expires for one clock time. | | 5 | Hardware triggered strobe | Output is '1'. Output goes to '0' when count expires for one clock time. | ### 5.6.5 Reading from the Interval Timer It is often desirable to read the value of a counter without disturbing the count in progress. There are three methods for reading the counters: a simple read operation, Counter Latch command, and the Read-Back command. Each is explained below. With the simple read operation and Counter Latch command methods, the count must be read according to the programmed format; specifically, if the counter is programmed for two byte counts, two bytes must be read. The two bytes do not have to be read one right after the other. Read, write, or programming operations for other counters may be inserted between them. ### 5.6.5.1 Simple Read The first method is to perform a simple read operation. The counter is selected through port 40h (counter 0), 41h (counter 1), or 42h (counter 2). **Note:** Performing a direct read from the counter will not return a determinate value, because the counting process is asynchronous to read operations. However, in the case of counter 2, the count can be stopped by writing to the GATE bit in port 61h. #### 5.6.5.2 Counter Latch Command The Counter Latch command, written to port 43h, latches the count of a specific counter at the time the command is received. This command is used to ensure that the count read from the counter is accurate, particularly when reading a two-byte count. The count value is then read from each counter's count register as was programmed by the control register. The count is held in the latch until it is read or the counter is reprogrammed. The count is then unlatched. This allows reading the contents of the counters on the fly without affecting counting in progress. Multiple Counter Latch commands may be used to latch more than one counter. Counter Latch commands do not affect the programmed mode of the counter in any way. If a Counter is latched and then, some time later, latched again before the count is read, the second Counter Latch command is ignored. The count read will be the count at the time the first Counter Latch command was issued. #### 5.6.5.3 Read Back Command The Read Back command, written to port 43h, latches the count value, programmed mode, and current states of the OUT pin and Null Count flag of the selected counter or counters. The value of the counter and its status may then be read by I/O access to the counter address. The Read Back command may be used to latch multiple counter outputs at one time. This single command is functionally equivalent to several counter latch commands, one for each counter latched. Each counter's latched count is held until it is read or reprogrammed. Once read, a counter is unlatched. The other counters remain latched until they are read. If multiple count Read Back Commands are issued to the same counter without reading the count, all but the first are ignored. The Read Back command may additionally be used to latch status information of selected counters. The status of a counter is accessed by a read from that counter's I/O port address. If multiple counter status latch operations are performed without reading the status, all but the first are ignored. Both count and status of the selected counters may be latched simultaneously. This is functionally the same as issuing two consecutive, separate Read Back Commands. If multiple count and/or status Read Back Commands are issued to the same counters without any intervening reads, all but the first are ignored. If both count and status of a counter are latched, the first read operation from that counter will return the latched status, regardless of which was latched first. The next one or two reads, depending on whether the counter is programmed for one or two type counts, return the latched count. Subsequent reads return unlatched count. ## 5.7 Intel<sup>®</sup> 8259 Interrupt Controllers (PIC) (D31:F0) The ICH3 incorporates the functionality of two 8259 interrupt controllers that provide system interrupts for the ISA compatible interrupts. These interrupts are: system timer, keyboard controller, serial ports, parallel ports, floppy disk, IDE, mouse, and DMA channels. In addition, this interrupt controller can support the PCI based interrupts, by mapping the PCI interrupt onto the compatible ISA interrupt line. Each 8259 core supports 8 interrupts, numbered 0–7. Table 5-14 shows how the cores are connected. **Table 5-14. Interrupt Controller Core Connections** | Intel <sup>®</sup> 8259 | Intel® 8259<br>Input | Typical Interrupt<br>Source | Connected Pin / Function | |-------------------------|----------------------|-----------------------------|---------------------------------------------------------------------------| | Master | 0 | Internal | Internal Timer / Counter 0 output / MMT #0 | | | 1 | Keyboard | IRQ1 via SERIRQ | | | 2 | Internal | Slave Controller INTR output | | | 3 | Serial Port A | IRQ3 via SERIRQ | | | 4 | Serial Port B | IRQ4 via SERIRQ | | | 5 | Parallel Port / Generic | IRQ5 via SERIRQ | | | 6 | Floppy Disk | IRQ6 via SERIRQ | | | 7 | Parallel Port / Generic | IRQ7 via SERIRQ | | Slave | 0 | Internal Real Time Clock | Internal RTC / MMT #1 | | | 1 | Generic | IRQ9 via SERIRQ | | | 2 | Generic | IRQ10 via SERIRQ | | | 3 | Generic | IRQ11 via SERIRQ | | | 4 | PS/2 Mouse | IRQ12 via SERIRQ | | | 5 | Internal | State Machine output based on processor FERR# assertion. | | | 6 | Primary IDE cable | IRQ14 from input signal (primary IDE in legacy mode only) or via SERIRQ | | | 7 | Secondary IDE Cable | IRQ15 from input signal (secondary IDE in legacy mode only) or via SERIRQ | The ICH3 cascades the slave controller onto the master controller through master controller interrupt input 2. This means there are only 15 possible interrupts for the ICH3 PIC. Interrupts can individually be programmed to be edge or level, except for IRQ0, IRQ2, IRQ8#, and IRQ13. Note that previous PIIXn devices internally latched IRQ12 and IRQ1 and required a port 60h read to clear the latch. The ICH3 can be programmed to latch IRQ12 or IRQ1 (see bit 11 and bit 12 in general control register, D31:F0, offset D0h). ### 5.7.1 Interrupt Handling ### **5.7.1.1 Generating Interrupts** The PIC interrupt sequence involves three bits, from the IRR, ISR, and IMR, for each interrupt level. These bits are used to determine the interrupt vector returned, and status of any other pending interrupts. Table 5-15 defines the IRR, ISR and IMR. **Table 5-15. Interrupt Status Registers** | Bit | Description | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IRR | Interrupt Request Register. This bit is set on a low to high transition of the interrupt line in edge mode, and by an active high level in level mode. This bit is set whether or not the interrupt is masked. However, a masked interrupt will not generate INTR. | | | | ISR | <b>Interrupt Service Register.</b> This bit is set, and the corresponding IRR bit cleared, when an interrupt acknowledge cycle is seen, and the vector returned is for that interrupt. | | | | IMR | <b>Interrupt Mask Register.</b> This bit determines whether an interrupt is masked. Masked interrupts will not generate INTR. | | | ### 5.7.1.2 Acknowledging Interrupts The processor generates an interrupt acknowledge cycle which is translated by the host bridge into a PCI Interrupt Acknowledge Cycle to the ICH3. The PIC translates this command into two internal INTA# pulses expected by the 8259 cores. The PIC uses the first internal INTA# pulse to freeze the state of the interrupts for priority resolution. On the second INTA# pulse, the master or slave will sends the interrupt vector to the processor with the acknowledged interrupt code. This code is based upon bits [7:3] of the corresponding ICW2 register, combined with three bits representing the interrupt within that controller. **Table 5-16. Content of Interrupt Vector Byte** | Master,Slave Interrupt | Bits [7:3] | Bits [2:0] | |------------------------|------------|------------| | IRQ7,15 | | 111 | | IRQ6,14 | ] | 110 | | IRQ5,13 | ICW2[7:3] | 101 | | IRQ4,12 | | 100 | | IRQ3,11 | | 011 | | IRQ2,10 | | 010 | | IRQ1,9 | | 001 | | IRQ0,8 | | 000 | ## 5.7.1.3 Hardware/Software Interrupt Sequence - 1. One or more of the Interrupt Request lines (IRQ) are raised high in edge mode, or seen high in level mode, setting the corresponding IRR bit. - 2. The PIC sends INTR active to the processor if an asserted interrupt is not masked. - 3. The processor acknowledges the INTR and responds with an interrupt acknowledge cycle. The cycle is translated into a PCI interrupt acknowledge cycle by the host bridge. This command is broadcast over PCI by the ICH3. - 4. Upon observing its own interrupt acknowledge cycle on PCI, the ICH3 converts it into the two cycles that the internal 8259 pair can respond to. Each cycle appears as an interrupt acknowledge pulse on the internal INTA# pin of the cascaded interrupt controllers. - 5. Upon receiving the first internally generated INTA# pulse, the highest priority ISR bit is set and the corresponding IRR bit is reset. On the trailing edge of the first pulse, a slave identification code is broadcast by the master to the slave on a private, internal 3-bit wide bus. The slave controller uses these bits to determine if it must respond with an interrupt vector during the second INTA# pulse. - 6. Upon receiving the second internally generated INTA# pulse, the PIC returns the interrupt vector. If no interrupt request is present because the request was too short in duration, the PIC will return vector 7 from the master controller. - 7. This completes the interrupt cycle. In AEOI mode the ISR bit is reset at the end of the second INTA# pulse. Otherwise, the ISR bit remains set until an appropriate EOI command is issued at the end of the interrupt subroutine. ## 5.7.2 Initialization Command Words (ICWx) Before operation can begin, each 8259 must be initialized. In the ICH3, this is a four byte sequence. The four initialization command words are referred to by their acronyms: ICW1, ICW2, ICW3, and ICW4. The base address for each 8259 initialization command word is a fixed location in the I/O memory space: 20h for the master controller, and A0h for the slave controller. #### ICW1 An I/O write to the master or slave controller base address with data bit 4 equal to 1 is interpreted as a write to ICW1. Upon sensing this write, the ICH3 PIC expects three more byte writes to 21h for the master controller, or A1h for the slave controller, to complete the ICW sequence. A write to ICW1 starts the initialization sequence during which the following automatically occur: - 1. Following initialization, an interrupt request (IRQ) input must make a low-to-high transition to generate an interrupt. - 2. The Interrupt Mask Register is cleared. - 3. IRQ7 input is assigned priority 7. - 4. The slave mode address is set to 7. - 5. Special mask mode is cleared and Status Read is set to IRR. ### ICW<sub>2</sub> The second write in the sequence, ICW2, is programmed to provide bits [7:3] of the interrupt vector that will be released during an interrupt acknowledge. A different base is selected for each interrupt controller. #### ICW3 The third write in the sequence, ICW3, has a different meaning for each controller. - For the master controller, ICW3 is used to indicate which IRQ input line is used to cascade the slave controller. Within the ICH3, IRQ2 is used. Therefore, bit 2 of ICW3 on the master controller is set to a 1, and the other bits are set to 0s. - For the slave controller, ICW3 is the slave identification code used during an interrupt acknowledge cycle. On interrupt acknowledge cycles, the master controller broadcasts a code to the slave controller if the cascaded interrupt won arbitration on the master controller. The slave controller compares this identification code to the value stored in its ICW3, and if it matches, the slave controller assumes responsibility for broadcasting the interrupt vector. ### ICW4 The final write in the sequence, ICW4, must be programmed both controllers. At the very least, bit 0 must be set to a 1 to indicate that the controllers are operating in an Intel Architecture-based system. ## 5.7.3 Operation Command Words (OCW) These command words reprogram the Interrupt Controller to operate in various interrupt modes. - OCW1 masks and unmasks interrupt lines. - OCW2 controls the rotation of interrupt priorities when in rotating priority mode, and controls the EOI function. - OCW3 is sets up ISR/IRR reads, enables/disables the special mask mode SMM, and enables/disables polled interrupt mode. # 5.7.4 Modes of Operation ## 5.7.4.1 Fully Nested Mode In this mode, interrupt requests are ordered in priority from 0 through 7, with 0 being the highest. When an interrupt is acknowledged, the highest priority request is determined and its vector placed on the bus. Additionally, the ISR for the interrupt is set. This ISR bit remains set until: the processor issues an EOI command immediately before returning from the service routine; or if in AEOI mode, on the trailing edge of the second INTA#. While the ISR bit is set, all further interrupts of the same or lower priority are inhibited, while higher levels will generate another interrupt. Interrupt priorities can be changed in the rotating priority mode. ### 5.7.4.2 Special Fully Nested Mode This mode will be used in the case of a system where cascading is used, and the priority has to be conserved within each slave. In this case, the special fully nested mode will be programmed to the master controller. This mode is similar to the fully nested mode with the following exceptions: - When an interrupt request from a certain slave is in service, this slave is not locked out from the master's priority logic and further interrupt requests from higher priority interrupts within the slave will be recognized by the master and will initiate interrupts to the processor. In the normal nested mode, a slave is masked out when its request is in service. - When exiting the Interrupt Service routine, software has to check whether the interrupt serviced was the only one from that slave. This is done by sending a Non-Specific EOI command to the slave and then reading its ISR. If it is 0, a non-specific EOI can also be sent to the master. ## 5.7.4.3 Automatic Rotation Mode (Equal Priority Devices) In some applications, there are a number of interrupting devices of equal priority. Automatic rotation mode provides for a sequential 8-way rotation. In this mode, a device receives the lowest priority after being serviced. In the worst case, a device requesting an interrupt will have to wait until each of seven other devices are serviced at most once. There are two ways to accomplish automatic rotation using OCW2; the Rotation on Non-Specific EOI command (R=1, SL=0, EOI=1) and the rotate in automatic EOI mode which is set by (R=1, SL=0, EOI=0). ## 5.7.4.4 Specific Rotation Mode (Specific Priority) Software can change interrupt priorities by programming the bottom priority. For example, if IRQ5 is programmed as the bottom priority device, then IRQ6 will be the highest priority device. The Set Priority command is issued in OCW2 to accomplish this, where: R=1, SL=1, and LO-L2 is the binary priority level code of the bottom priority device. In this mode, internal status is updated by software control during OCW2. However, it is independent of the EOI command. Priority changes can be executed during an EOI command by using the Rotate on Specific EOI command in OCW2 (R=1, SL=1, EOI=1 and LO-L2=IRQ level to receive bottom priority. ### 5.7.4.5 Poll Mode Poll mode can be used to conserve space in the interrupt vector table. Multiple interrupts that can be serviced by one interrupt service routine do not need separate vectors if the service routine uses the poll command. Poll mode can also be used to expand the number of interrupts. The polling interrupt service routine can call the appropriate service routine, instead of providing the interrupt vectors in the vector table. In this mode, the INTR output is not used and the microprocessor internal Interrupt Enable flip-flop is reset, disabling its interrupt input. Service to devices is achieved by software using a Poll command. The Poll command is issued by setting P=1 in OCW3. The PIC treats its next I/O read as an interrupt acknowledge, sets the appropriate ISR bit if there is a request, and reads the priority level. Interrupts are frozen from the OCW3 write to the I/O read. The byte returned during the I/O read will contain a '1' in bit 7 if there is an interrupt, and the binary code of the highest priority level in bits 2:0. ### 5.7.4.6 Cascade Mode The PIC in the ICH3 has one master 8259 and one slave 8259 cascaded onto the master through IRQ2. This configuration can handle up to 15 separate priority levels. The master controls the slaves through a 3-bit internal bus. In the ICH3, when the master drives 010b on this bus, the slave controller takes responsibility for returning the interrupt vector. An EOI command must be issued twice: once for the master and once for the slave. ## 5.7.4.7 Edge and Level Triggered Mode In ISA systems this mode is programmed using bit 3 in ICW1, which sets level or edge for the entire controller. In the ICH3, this bit is disabled and a new register for edge and level triggered mode selection, per interrupt input, is included. These are the edge/level control registers, ELCR1 and ELCR2. If an ELCR bit is '0', an interrupt request will be recognized by a low to high transition on the corresponding IRQ input. The IRQ input can remain high without generating another interrupt. If an ELCR bit is '1', an interrupt request will be recognized by a high level on the corresponding IRQ input and there is no need for an edge detection. The interrupt request must be removed before the EOI command is issued to prevent a second interrupt from occurring. In both the edge and level triggered modes, the IRQ inputs must remain active until after the falling edge of the first internal INTA#. If the IRQ input goes inactive before this time, a default IRQ7 vector will be returned. ## 5.7.4.8 End of Interrupt Operations An EOI can occur in one of two fashions: by a command word write issued to the PIC before returning from a service routine, the EOI command; or automatically when AEOI bit in ICW4 is set to 1. ### 5.7.4.9 Normal End of Interrupt In Normal EOI, software writes an EOI command before leaving the interrupt service routine to mark the interrupt as completed. There are two forms of EOI commands: Specific and Non-Specific. When a Non-Specific EOI command is issued, the PIC will clear the highest ISR bit of those that are set to 1. Non-Specific EOI is the normal mode of operation of the PIC within the ICH3, as the interrupt being serviced currently is the interrupt entered with the interrupt acknowledge. When the PIC is operated in modes which preserve the fully nested structure, software can determine which ISR bit to clear by issuing a Specific EOI. An ISR bit that is masked will not be cleared by a Non-Specific EOI if the PIC is in the special mask mode. An EOI command must be issued for both the master and slave controller. ## 5.7.4.10 Automatic End of Interrupt Mode In this mode, the PIC will automatically perform a Non-Specific EOI operation at the trailing edge of the last interrupt acknowledge pulse. From a system standpoint, this mode should be used only when a nested multi-level interrupt structure is not required within a single PIC. The AEOI mode can only be used in the master controller and not the slave controller. ## 5.7.5 Masking Interrupts ## 5.7.5.1 Masking on an Individual Interrupt Request Each interrupt request can be masked individually by the Interrupt Mask Register (IMR). This register is programmed through OCW1. Each bit in the IMR masks one interrupt channel. Masking IRQ2 on the master controller will mask all requests for service from the slave controller. ### 5.7.5.2 Special Mask Mode Some applications may require an interrupt service routine to dynamically alter the system priority structure during its execution under software control. For example, the routine may wish to inhibit lower priority requests for a portion of its execution but enable some of them for another portion. The special mask mode enables all interrupts not masked by a bit set in the mask register. Normally, when an interrupt service routine acknowledges an interrupt without issuing an EOI to clear the ISR bit, the interrupt controller inhibits all lower priority requests. In the special mask mode, any interrupts may be selectively enabled by loading the mask register with the appropriate pattern. The special mask mode is set by OCW3 where: SSMM=1, SMM=1, and cleared where SSMM=1, SMM=0. # 5.7.6 Steering PCI Interrupts The ICH3 can be programmed to allow PIRQA#-PIRQH# to be internally routed to interrupts 3-7, 9-12, 14 or 15. The assignment is programmable through the PIRQx route control registers, located at 60-63h and 68-6Bh in function 0. One or more PIRQx# lines can be routed to the same IRQx input. If interrupt steering is not required, the route registers can be programmed to disable steering. The PIRQx# lines are defined as active low, level sensitive to allow multiple interrupts on a PCI Board to share a single line across the connector. When a PIRQx# is routed to specified IRQ line, software must change the IRQ's corresponding ELCR bit to level sensitive mode. The ICH3 will internally invert the PIRQx# line to send an active high level to the PIC. When a PCI interrupt is routed onto the PIC, the selected IRQ can no longer be used by an ISA device (through SERIRQ). However, active low non-ISA interrupts can share their interrupt with PCI interrupts. Internal sources of the PIRQs, including SCI and TCO interrupts, cause the external PIRQ to be asserted. The ICH3 receives the PIRQ input, like all of the other external sources, and routes it accordingly. # 5.8 Advanced Interrupt Controller (APIC) (D31:F0) In addition to the standard ISA compatible interrupt controller (PIC) described in the previous chapter, the ICH3 incorporates the Advanced Programmable Interrupt Controller (APIC). While the standard interrupt controller is intended for use in a uni-processor system, APIC can be used in either a uni-processor or multi-processor system. ## 5.8.1 Interrupt Handling The I/O APIC handles interrupts very differently than the 8259. Briefly, these differences are: - Method of Interrupt Transmission. The I/O APIC transmits interrupts through a three wire bus, and interrupts are handled without the need for the processor to run an interrupt acknowledge cycle. - **Interrupt Priority.** The priority of interrupts in the I/O APIC is independent of the interrupt number. For example, interrupt 10 can be given a higher priority than interrupt 3. - More Interrupts. The I/O APIC in the ICH3 supports a total of 24 interrupts. - Multiple Interrupt Controllers. The I/O APIC interrupt transmission protocol has an arbitration phase, which allows for multiple I/O APICs in the system with their own interrupt vectors. The ICH3 I/O APIC must arbitrate for the APIC bus before transmitting its interrupt message. # 5.8.2 Interrupt Mapping The I/O APIC within the ICH3 supports 24 APIC interrupts. Each interrupt has its own unique vector assigned by software. The interrupt vectors are mapped as follows, and match "Config 6" of the Multi-processor specification. **Table 5-17. APIC Interrupt Mapping** | IRQ# | Via<br>SERIRQ | Direct from pin | Via PCI<br>message | Internal Modules | |------|---------------|------------------|--------------------|---------------------------------------| | 0 | No | No | No | Cascade from 8259 #1 | | 1 | Yes | No | Yes | | | 2 | No | No | No | 8254 Counter 0 | | 3 | Yes | No | Yes | | | 4 | Yes | No | Yes | | | 5 | Yes | No | Yes | | | 6 | Yes | No | Yes | | | 7 | Yes | No | Yes | | | 8 | No | No | No | RTC | | 9 | Yes | No | Yes | Option for SCI, TCO | | 10 | Yes | No | Yes | Option for SCI, TCO | | 11 | Yes | No | Yes | Option for SCI, TCO | | 12 | Yes | No | Yes | | | 13 | No | No | No | FERR# logic | | 14 | Yes | Yes | Yes | | | 15 | Yes | Yes <sup>1</sup> | Yes | | | 16 | PIRQ[A]# | PIRQ[A]# | No | USB 1.1 Controller #1 | | 17 | PIRQ[B]# | PIRQ[B]# | No | AC '97 Audio, Modem, option for SMBus | | 18 | PIRQ[C]# | PIRQ[C]# | No | USB 1.1 Controller #3, Native IDE | | 19 | PIRQ[D]# | PIRQ[D]# | No | USB 1.1 Controller #2 | | 20 | N/A | PIRQ[E]# | Yes | LAN, option for SCI, TCO | | 21 | N/A | PIRQ[F]# | Yes | Option for SCI, TCO | | 22 | N/A | PIRQ[G]# | Yes | Option for SCI, TCO | | 23 | N/A | PIRQ[H]# | Yes | Option for SCI, TCO | *Note:* IRQ 14 and 15 can only be driven directly from the pins when in legacy IDE mode. **Note:** When programming the polarity of internal interrupt sources on the APIC, interrupts 0 through 15 receive active-high internal interrupt sources, while interrupts 16 through 23 receive active-low internal interrupt sources. ## 5.8.3 APIC Bus Functional Description ## 5.8.3.1 Physical Characteristics of APIC The APIC bus is a 3-wire synchronous bus connecting all I/O and local APICs. Two of these wires are used for data transmission, and one wire is a clock. For bus arbitration, the APIC uses only one of the data wires. The bus is logically a wire-OR and electrically an open-drain connection providing for both bus use arbitration and arbitration for lowest priority. The APIC bus speed can run from 16.67 MHz to 33 MHz. ### 5.8.3.2 APIC Bus Arbitration The I/O APIC uses one wire arbitration to win bus ownership. A rotating priority scheme is used for APIC bus arbitration. The winner of the arbitration becomes the lowest priority agent and assumes an arbitration ID of 0. All other agents, except the agent whose arbitration ID is 15, increment their Arbitration IDs by one. The agent whose ID was 15 will take the winner's arbitration ID and will increment it by one. Arbitration IDs are changed only for messages that are transmitted successfully (except for the Low Priority messages). A message is transmitted successfully if no CS error or acceptance error was reported for that message. An APIC agent can use two different priority schemes: Normal or EOI. EOI has the highest priority. EOI priority is used to send EOI messages for level interrupts from a local APIC to an I/O APIC. When an agent requests the bus with EOI priority, all other agents requesting the bus with normal priorities will back off. When ICH3 detects a bus idle condition on the APIC Bus, and it has an interrupt to send over the APIC bus, it drives a start cycle to begin arbitration, by driving bit 0 to a '0' on an APICCLK rising edge. It then samples bit 1. If bit 1 was a 0, then a local APIC started arbitration for an EOI message on the same clock edge that the ICH3 started arbitration. The ICH3 has thus lost arbitration and will stop driving the APIC bus. If the ICH3 did not see an EOI message start, it will start transferring its arbitration ID, located in bits [27:24] of its Arbitration ID register (ARBID). Starting in Cycle 2, through Cycle 5, it will tristate bit 0, and drive bit 1 to a '0' if ARBID[27] is a '1'. If ARBID[27] is a '0', it will also tristate bit 1. At the end of each cycle, the ICH3 will sample the state of Bit 1 on the APIC bus. If the ICH3 did not drive bit 1 (ARBID[27] = '0'), and it samples a '0', then another APIC agent started arbitration for the APIC bus at the same time as the ICH3, and it has higher priority. The ICH3 will stop driving the APIC bus. Table 5-18 describes the arbitration cycles. **Table 5-18. Arbitration Cycles** | Cycle | Bit 1 | Bit 0 | Comment | |-------|-----------------|-------|--------------------------------------------------------------------| | 1 | EOI | 0 | Bit 1 = 1: Normal, Bit 1 = 0: EOI | | 2 | NOT (ARBID[27]) | 1 | | | 3 | NOT (ARBID[26]) | 1 | Arbitration ID. If ICH3 samples a different value than it sent, it | | 4 | NOT (ARBID[25]) | 1 | lost arbitration. | | 5 | NOT (ARBID[24]) | 1 | | ### 5.8.3.3 Bus Message Formats After bus arbitration, the winner is granted exclusive use of the bus and will drive its message. APIC messages come in four formats, determined by the delivery mode bits. These four messages are of different length, and are known by all APICs on the bus through the transmission of the delivery mode bits: **Table 5-19. APIC Message Formats** | Message | # of Cycles Delivery Mode Bits | | Comments | |--------------------|--------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | EOI 14 xxx ( | | xxx | End of Interrupt transmission from Local APIC to I/O APIC on Level interrupts. EOI is known by the EOI bit at the start of arbitration | | Short | 21 | 001, 010, 100,<br>101, 111 | I/O APIC delivery on Fixed, NMI, SMI, Reset, ExtINT, and Lowest Priority with focus processor messages | | Lowest Priority | 33 | 001 | Transmission of Lowest Priority interrupts when the status field indicates that the processor doesn't have focus | | Remote Read 39 011 | | 011 | Message from one Local APIC to another to read registers. | ### **EOI Message for Level Triggered Interrupts** EOI messages are used by local APICs to send an EOI cycle occurring for a level triggered interrupt to an I/O APIC. This message is needed so that the I/O APIC can differentiate between a new interrupt on the interrupt line versus the same interrupt on the interrupt line. The target of the EOI is given by the local APIC through the transmission of the priority vector (V7 through V0) of the interrupt. Upon receiving this message, the I/O APIC resets the Remote IRR bit for that interrupt. If the interrupt signal is still active after the IRR bit is reset, the I/O APIC will treat it as a new interrupt. Table 5-20. EOI Message | Cycle | Bit 1 | Bit 0 | Comments | |-------|---------|---------|-------------------------------------------------------------| | 1 | 0 | 0 | EOI message | | 2–5 | ARBID | 1 | Arbitration ID | | 6 | NOT(V7) | NOT(V6) | Interrupt vector bits V7–V0 from redirection table register | | 7 | NOT(V5) | NOT(V4) | | | 8 | NOT(V3) | NOT(V2) | | | 9 | NOT(V1) | NOT(V0) | | | 10 | NOT(C1) | NOT(C0) | Check Sum from Cycles 6–9 | | 11 | 1 | 1 | Postamble | | 12 | NOT(A) | NOT(A) | Status Cycle 0 | | 13 | NOT(A1) | NOT(A1) | Status Cycle 1 | | 14 | 1 | 1 | Idle | ### **Short Message** Short messages are used for the delivery of Fixed, NMI, SMI, Reset, ExtINT and Lowest Priority with Focus processor interrupts. The delivery mode bits (M2–M0) specify the message. All short messages take 21 cycles including the idle cycle. Table 5-21. Short Message | Cycle | Bit 1 | Bit 0 | Comments | |-------|---------|---------|----------------------------------------------------------------------------------| | 1 | 1 | 0 | Normal Arbitration | | 2–5 | ARBID | 1 | Arbitration ID | | 6 | NOT(DM) | NOT(M2) | DM <sup>1</sup> = Destination Mode from bit 11 of the redirection table register | | 7 | NOT(M1) | NOT(M0) | M2-M0 = Delivery Mode from bits 10:8 of the redirection table register | | 8 | NOT(L) | NOT(TM) | L = Level, TM = Trigger Mode | | 9 | NOT(V7) | NOT(V6) | | | 10 | NOT(V5) | NOT(V4) | Interrupt vector bits V7–V0 from redirection table register | | 11 | NOT(V3) | NOT(V2) | interrupt vector bits v7–v0 from redirection table register | | 12 | NOT(V1) | NOT(V0) | | | 13 | NOT(D7) | NOT(D6) | | | 14 | NOT(D5) | NOT(D4) | Destination field from bits 63:56 of redirection table register <sup>1</sup> | | 15 | NOT(D3) | NOT(D2) | Destination field from bits 65.56 of redirection table register | | 16 | NOT(D1) | NOT(D0) | | | 17 | NOT(C1) | NOT(C0) | Checksum for Cycles 6–16 <sup>2</sup> | | 18 | 1 | 1 | Postamble <sup>3</sup> | | 19 | NOT(A) | NOT(A) | Status Cycle 0. See Table 5-22. | | 20 | NOT(A1) | NOT(A1) | Status Cycle 1. See Table 5-22. | | 21 | 1 | 1 | Idle | #### NOTES: - 1. If DM is 0 (physical mode), then cycles 15 and 16 are the APIC ID and cycles 13 and 14 are sent as '1'. If DM is 1 (logical mode), then cycles 13 through 16 are the 8-bit Destination field. The interpretation of the logical mode 8-bit Destination field is performed by the local units using the destination format register. Shorthands of "all-incl-self" and "all-excl-self" both use physical destination mode and a destination field containing APIC ID value of all ones. The sending APIC knows whether it should (incl) or should not (excl) respond to its own message. - The checksum field is the cumulative add (mod 4) of all data bits (DM, M0-3, L, TM, V0-7,D0-7). The APIC driving the message provides this checksum. This, in essence, is the lower two bits of an adder at the end of the message. - 3. This cycle allows all APICs to perform various internal computations based on the information contained in the received message. One of the computations takes the checksum of the data received in cycles 6 through 16 and compares it with the value in cycle 18. If any APIC computes a different checksum than the one passed in cycle 17, then that APIC will signal an error on the APIC bus ("00") in cycle 19. If this happens, all APICs will assume the message was never sent and the sender must try sending the message again, which includes re-arbitrating for the APIC bus. In lowest priority delivery when the interrupt has a focus processor, the focus processor will signal this by driving a "01" during cycle 19. This tells all the other APICs that the interrupt has been accepted, the arbitration is preempted, and short message format is used. Cycle 19 and 20 indicates the status of the message, i.e., accepted, check sum error, retry or error. The following table shows the status signal combinations and their meanings for all delivery modes. Table 5-22. APIC Bus Status Cycle Definition | Delivery Mode | Α | Comments | A1 | Comments | |------------------|----|------------------------------------|----|---------------------------------| | | 11 | Checksum OK | 1x | Error | | | | | 01 | Accepted | | Fixed, EOI | | | 00 | Retry | | rixed, EOI | 10 | Error | XX | | | | 01 | Error | XX | | | | 00 | Checksum Error | XX | | | | 11 | Checksum OK | 1x | Error | | | | | 01 | Accepted | | NMI, SMM, Reset, | | | 00 | Error | | ExtINT | 10 | Error | XX | | | | 01 | Error | XX | | | | 00 | Checksum Error | xx | | | | 11 | Checksum OK: No Focus<br>Processor | 1x | Error | | | | | 01 | End and Retry | | Lowest Priority | | | 00 | Go for Low Priority Arbitration | | Lowest Filolity | 10 | Error | XX | | | | 01 | Checksum OK: Focus<br>Processor | xx | | | | 00 | Checksum Error | xx | | | | 11 | Checksum OK | xx | | | Remote Read | 10 | Error | xx | | | Remote Read | 01 | Error | xx | | | | 00 | Checksum Error | XX | | ### Lowest Priority without Focus Processor (FP) Message This message format is used to deliver an interrupt in the lowest priority mode in which it does not have a Focus Process. Cycles 1 through 21 for this message is same as for the short message discussed above. Status cycle 19 identifies if there is a Focus processor (10) and a status value of 11 in cycle 20 indicates the need for lowest priority arbitration. **Table 5-23. Lowest Priority Message (Without Focus Processor)** | Cycle | Bit 1 | Bit 0 | Comments | |-------|---------|---------|------------------------------------------------------------------------| | 1 | 1 | 0 | Normal Arbitration | | 2–5 | ARBID | 1 | Arbitration ID | | 6 | NOT(DM) | NOT(M2) | DM = Destination Mode from bit 11 of the redirection table register | | 7 | NOT(M1) | NOT(M0) | M2-M0 = Delivery Mode from bits 10:8 of the redirection table register | | 8 | NOT(L) | NOT(TM) | L = Level, TM = Trigger Mode | | 9 | NOT(V7) | NOT(V6) | | | 10 | NOT(V5) | NOT(V4) | Interrupt vector bits V7–V0 from redirection table register | | 11 | NOT(V3) | NOT(V2) | interrupt vector bits v7-v0 noni redirection table register | | 12 | NOT(V1) | NOT(V0) | | | 13 | NOT(D7) | NOT(D6) | | | 14 | NOT(D5) | NOT(D4) | Destination field from hits 62-56 of radirection table register | | 15 | NOT(D3) | NOT(D2) | Destination field from bits 63:56 of redirection table register | | 16 | NOT(D1) | NOT(D0) | | | 17 | NOT(C1) | NOT(C0) | Checksum for Cycles 6–16 | | 18 | 1 | 1 | Postamble | | 19 | NOT(A) | NOT(A) | Status Cycle 0. | | 20 | NOT(A1) | NOT(A1) | Status Cycle 1. | | 21 | P7 | 1 | | | 22 | P6 | 1 | | | 23 | P5 | 1 | | | 24 | P4 | 1 | Inverted Processor Priority P7–P0 | | 25 | P3 | 1 | inverted i focessor i flority i 7-1 0 | | 26 | P2 | 1 | | | 27 | P1 | 1 | | | 28 | P0 | 1 | | | 29 | ArbID3 | 1 | | | 30 | ArbID2 | 1 | | | 31 | ArbID1 | 1 | | | 32 | ArbID0 | 1 | | | 33 | S | S | Status | | 34 | 1 | 1 | Idle | #### NOTES: - 1. Cycle 21 through 28 are used to arbitrate for the lowest priority processor. The processor that takes part in the arbitration drives the processor priority on the bus. Only the local APICs that have "free interrupt slots" will participate in the lowest priority arbitration. - 2. Cycles 29 through 32 are used to break tie in case two more processors have lowest priority. The bus arbitration ID's are used to break the tie. ## **Remote Read Message** Remote read message is used when a local APIC wishes to read the register in another local APIC. The I/O APIC in the ICH3 neither generates or responds to this cycle. The message format is same as short message for the first 21 cycles. Table 5-24. Remote Read Message | Cycle | Bit 1 | Bit 0 | Comments | |-------|---------|---------|------------------------------------------------------------------------| | 1 | 1 | 0 | Normal Arbitration | | 2–5 | ARBID | 1 | Arbitration ID | | 6 | NOT(DM) | NOT(M2) | DM = Destination Mode from bit 11 of the redirection table register | | 7 | NOT(M1) | NOT(M0) | M2–M0 = Delivery Mode from bits 10:8 of the redirection table register | | 8 | NOT(L) | NOT(TM) | L = Level, TM = Trigger Mode | | 9 | NOT(V7) | NOT(V6) | | | 10 | NOT(V5) | NOT(V4) | Interrupt vector bits V7–V0 from redirection table register | | 11 | NOT(V3) | NOT(V2) | Interrupt vector bits v7=v0 from redirection table register | | 12 | NOT(V1) | NOT(V0) | | | 13 | NOT(D7) | NOT(D6) | | | 14 | NOT(D5) | NOT(D4) | Destination field from bits 63:56 of redirection table register | | 15 | NOT(D3) | NOT(D2) | Destination field from bits 03.30 of redirection table register | | 16 | NOT(D1) | NOT(D0) | | | 17 | NOT(C1) | NOT(C0) | Checksum for Cycles 6–16 | | 18 | 1 | 1 | Postamble | | 19 | NOT(A) | NOT(A) | Status Cycle 0. | | 20 | NOT(A1) | NOT(A1) | Status Cycle 1. | | 21 | d31 | d30 | | | 22 | d29 | d28 | | | 23 | d27 | d26 | | | 24 | d25 | d24 | | | 25 | d23 | d22 | | | 26 | d21 | d20 | | | 27 | d19 | d18 | | | 28 | d17 | d16 | Remote register data 31–0 | | 29 | d15 | d14 | Remote register data 31–0 | | 30 | d13 | d12 | | | 31 | d11 | d10 | | | 32 | d09 | d08 | | | 33 | d07 | d06 | | | 34 | d05 | d04 | | | 35 | d03 | d02 | | | 36 | d01 | d00 | | | 37 | S | S | Data Status: 00 = valid, 11 = invalid | | 38 | С | С | Check Sum for data d31–d00 | | 39 | 1 | 1 | Idle | NOTE: Cycle 21 through 36 contain the remote register data. The status information in cycle 37 specifies if the data is good or not. Remote read cycle is always successful (although the data may be valid or invalid) in that it is never retried. The reason for this is that Remote Read is a debug feature, and a "hung" remote APIC that is unable to respond should not cause the debugger to hang. # **5.8.4** PCI Message-Based Interrupts ### 5.8.4.1 Theory of Operation The following scheme is only supported when the internal I/O(x) APIC is used (rather than just the 8259). The ICH3 supports the new method for PCI devices to deliver interrupts as write cycles, rather than using the traditional PIRQ[A:D] signals. Essentially, the PCI devices are given a write path directly to a register that will cause the desired interrupt. This mode is only supported when the ICH3's internal I/O APIC is enabled. Upon recognizing the write from the peripheral, the ICH3 will send the interrupt message to the processor using the I/O APIC's serial bus. The interrupts associated with the PCI Message-based interrupt method must be set up for edge triggered mode, rather than level triggered, since the peripheral only does the write to indicate the edge. The following sequence is used: - 1. During PCI PnP, the PCI peripheral is first programmed with an address (MESSAGE\_ADDRESS) and data value (MESSAGE\_DATA) that will be used for the interrupt message delivery. For the ICH3, the MESSAGE\_ADDRESS is the IRQ Pin assertion register, which is mapped to memory location: FEC0\_0020h. - 2. To cause the interrupt, the PCI peripheral requests the PCI bus and when granted, writes the MESSAGE\_DATA value to the location indicated by the MESSAGE\_ADDRESS. The MESSAGE\_DATA value indicates which interrupt occurred. This MESSAGE\_DATA value is a binary encoded. For example, to indicate that interrupt 7 should go active, the peripheral will write a binary value of 0000111. The MESSAGE\_DATA will be a 32-bit value, although only the lower 5 bits are used. - 3. If the PRQ bit in the APIC version register is set, the ICH3 positively decodes the cycles (as a slave) in Medium time. - 4. The ICH3 decodes the binary value written to MESSAGE\_ADDRESS and sets the appropriate IRR bit in the internal I/O APIC. The corresponding interrupt must be set up for edgetriggered interrupts. The ICH3 supports interrupts 00h through 23h. Binary values outside this range will not cause any action. - 5. After sending the interrupt message to the processor, the ICH3 will automatically clear the interrupt. Because they are edge triggered, the interrupts that are allocated to the PCI bus for this scheme may not be shared with any other interrupt (such as the standard PCI PIRQ[A:D], those received via SERIRQ#, or the internal level-triggered interrupts such as SCI or TCO). The ICH3 will ignore interrupt messages sent by PCI masters that attempt to use IRQ0, 2, 8, or 13. ## 5.8.4.2 Registers and Bits Associated with PCI Interrupt Delivery ### **Capabilities Indication** The capability to support PCI interrupt delivery will be indicated via ACPI configuration techniques. This involves the BIOS creating a data structure that gets reported to the ACPI configuration software. The OS reads the PRQ bit in the APIC version register to see if the ICH3 is capable of support PCI-based interrupt messages. As a precaution, the PRQ bit will not be set if the XAPIC\_EN bit is not set. ### Interrupt Message Register The PCI devices will all write their message into the IRQ pin assertion register, which is a memory-mapped register located at the APIC base memory location + 20h. # 5.8.5 Processor System Bus Interrupt Delivery ### **5.8.5.1** Theory of Operation For processors that support Processor System Bus interrupt delivery, the ICH3 has an option to let the integrated I/O APIC behave as an I/O (x) APIC. In this case, it will deliver interrupt messages to the processor in a parallel manner, rather than using the I/O APIC serial scheme. The ICH3 is intended to be compatible with the I/O (x) APIC specification, Rev 1.1 This is done by the ICH3 writing (via the Hub Interface) to a memory location that is snooped by the processor(s). The processor(s) snoop the cycle to know which interrupt goes active. The processor enables the mode by setting the I/O APIC Enable (APIC\_EN) bit and by setting the DT bit in the I/O APIC ID register. The following sequence is used: - 1. When the ICH3 detects an interrupt event (active edge for edge-triggered mode or a change for level-triggered mode), it sets or resets the internal IRR bit associated with that interrupt. - 2. Internally, the ICH3 requests to use the bus in a way that automatically flushes upstream buffers. This can be internally implemented similar to a DMA device request. - 3. The ICH3 then delivers the message by performing a write cycle to the appropriate address with the appropriate data. The address and data formats are described below in Section 5.8.5.5. *Note:* Processor System Bus Interrupt Delivery compatibility with processor clock control depends on the processor, not the ICH3. ## 5.8.5.2 Edge-Triggered Operation In this case, the "Assert Message" is sent when there is an inactive-to-active edge on the interrupt. ### 5.8.5.3 Level-Triggered Operation In this case, the "Assert Message" is sent when there is an inactive-to-active edge on the interrupt. If after the EOI the interrupt is still active, then another "Assert Message" is sent to indicate that the interrupt is still active. ## 5.8.5.4 Registers Associated with Processor System Bus Interrupt Delivery ### **Capabilities Indication** The capability to support Processor System Bus interrupt delivery will be indicated via ACPI configuration techniques. This involves the BIOS creating a data structure that gets reported to the ACPI configuration software. ### **DT** bit in the Boot Configuration Register This enables the ICH3 to deliver interrupts as memory writes. This bit is ignored if the APIC mode is not enabled. ## 5.8.5.5 Interrupt Message Format The ICH3 writes the message to PCI (and to the Host Controller) as a 32-bit memory write cycle. It uses the formats shown in Table 5-25 and Table 5-26 for the Address and Data. The local APIC (in the processor) has a delivery mode option to interpret Processor System Bus messages as an SMI in which case the processor treats the incoming interrupt as an SMI instead of as an interrupt. This does not mean that the ICH3 has any way to have an SMI source from ICH3 power management logic cause the IOAPIC to send an SMI message (there is no way to do this). The ICH3's IOAPIC can only send interrupts due to interrupts which do not include SMI, NMI or INIT. This means that in IA32/IA64 based platforms, Processor System Bus interrupt message format delivery modes 010 (SMI/PMI), 100 (NMI), and 101 (INIT) as indicated in this section, must not be used and is not supported. Only the hardware pin connection is supported by ICH3. **Table 5-25. Interrupt Message Address Format** | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | Will always be FEEh | | 19:12 | <b>Destination ID:</b> This will be the same as bits 63:56 of the I/O Redirection Table entry for the interrupt associated with this message. | | 11:4 | RESERVED (will always be 0) | | | <b>Redirection Hint:</b> This bit is used by the processor host bridge to allow the interrupt message to be redirected. | | | 0 = The message will be delivered to the agent (processor) listed in bits 19:12. | | 3 | 1 = The message will be delivered to an agent with a lower interrupt priority This can be derived from bits 10:8 in the Data Field (see below). | | | The redirection hint bit will be a 1 if bits 10:8 in the delivery mode field associated with corresponding interrupt are encoded as 001 (Lowest Priority). Otherwise, the redirection hint bit will be 0 | | 2 | <b>Destination Mode:</b> This bit is used only the redirection hint bit is set to 1. If the redirection hint bit and the destination mode bit are both set to 1, then the logical destination mode is used, and the redirection is limited only to those processors that are part of the logical group as based on the logical ID. | | 1:0 | Will always be 00. | Table 5-26. Interrupt Message Data Format | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Will always be 0000h. | | 15 | <b>Trigger Mode:</b> 1 = Level, 0 = Edge. Same as the corresponding bit in the I/O Redirection Table for that interrupt. | | | <b>Delivery Status:</b> 1 = Assert, 0 = Deassert. | | 14 | If using edge-triggered interrupts, then bit will always be 1, since only the assertion is sent. | | | If using level-triggered interrupts, then this bit indicates the state of the interrupt input. | | 13:12 | Will always be 00 | | 11 | <b>Destination Mode:</b> 1 = Logical. 0 = Physical. Same as the corresponding bit in the I/O Redirection Table for that interrupt. | | | <b>Delivery Mode:</b> This is the same as the corresponding bits in the I/O Redirection Table for that interrupt. 000 = Fixed 100 = NMI | | 10:8 | 001 = Lowest Priority 101 = INIT | | | 010 = SMI/PMI 110 = Reserved | | | 011 = Reserved 111 = ExtINT | | 7:0 | | | 7:0 | <b>Vector:</b> This is the same as the corresponding bits in the I/O Redirection Table for that interrupt. | # 5.9 Serial Interrupt (D31:F0) The ICH3 supports a serial IRQ scheme. This allows a single signal to be used to report interrupt requests. The signal used to transmit this information is shared between the host, the ICH3, and all peripherals that support serial interrupts. The signal line, SERIRQ, is synchronous to PCI clock, and follows the sustained tri-state protocol that is used by all PCI signals. This means that if a device has driven SERIRQ low, it will first drive it high synchronous to PCI clock and release it the following PCI clock. The serial IRQ protocol defines this sustained tri-state signaling in the following fashion: - S-Sample Phase. Signal driven low - R-Recovery Phase. Signal driven high - T-Turn-around Phase. Signal released The ICH3 supports a message for 21 serial interrupts. These represent the ISA interrupts (IRQ[15:0]), the four PCI interrupts, and the control signals SMI# and IOCHK#. The serial IRQ protocol does not support the additional APIC interrupts (20-23). **Note:** When the IDE primary and secondary controllers are configured for native IDE mode, the only way to use the internal IRQ14 and IRQ15 connections to the Interrupt Controllers is through the Serial Interrupt pin. ### 5.9.1 Start Frame The serial IRQ protocol has two modes of operation which affect the start frame. These two modes are: Continuous, where the ICH3 is solely responsible for generating the start frame; and Quiet, where a serial IRQ peripheral is responsible for beginning the start frame. The mode that must first be entered when enabling the serial IRQ protocol is continuous mode. In this mode, the ICH3 will assert the start frame. This start frame is 4, 6, or 8 PCI clocks wide based upon the serial IRQ control register, bits 1:0 at 64h in Device 31:Function 0 configuration space. This is a polling mode. When the serial IRQ stream enters quiet mode (signaled in the Stop Frame), the SERIRQ line remains inactive and pulled up between the Stop and Start Frame until a peripheral drives the SERIRQ signal low. The ICH3 senses the line low and continues to drive it low for the remainder of the Start Frame. Since the first PCI clock of the start frame was driven by the peripheral in this mode, the ICH3 will drive the SERIRQ line low for 1 PCI clock less than in continuous mode. This mode of operation allows for a quiet, and therefore lower power, operation. ## 5.9.2 Data Frames Once the Start frame has been initiated, all of the SERIRQ peripherals must start counting frames based on the rising edge of SERIRQ. Each of the IRQ/DATA frames has exactly 3 phases of 1 clock each: - Sample Phase. During this phase, the SERIRQ device drives SERIRQ low if the corresponding interrupt signal is low. If the corresponding interrupt is high, then the SERIRQ devices will tri-state the SERIRQ signal. The SERIRQ line will remain high due to pull-up resistors (there is no internal pull-up resistor on this signal, an external pull-up resistor is required). A low level during the IRQ[1:0] and IRQ[15:2] frames indicates that an active-high ISA interrupt is not being requested, but a low level during the PCI INT[A:D], SMI#, and IOCHK# frame indicates that an active-low interrupt is being requested. - **Recovery Phase.** During this phase, the device will drive the SERIRQ line high if in the Sample Phase it was driven low. If it was not driven in the sample phase, it will be tri-stated in this phase. - Turn-around Phase. The device will tri-state the SERIRQ line # 5.9.3 Stop Frame After all data frames, a Stop Frame will be driven by the ICH3. The SERIRQ signal will be driven low by the ICH3 for 2 or 3 PCI clocks. The number of clocks is determined by the SERIRQ configuration register. The number of clocks determines the next mode: **Table 5-27. Stop Frame Explanation** | Stop Frame Width | Next Mode | |------------------|------------------------------------------------------------------| | 2 PCI clocks | Quiet Mode. Any SERIRQ device may initiate a Start Frame | | 3 PCI clocks | Continuous Mode. Only the host (ICH3) may initiate a Start Frame | # 5.9.4 Specific Interrupts not Supported via SERIRQ There are three interrupts seen through the serial stream which are not supported by the ICH3. These interrupts are generated internally, and are not sharable with other devices within the system. These interrupts are: - IRQ0. Heartbeat interrupt generated off of the internal 8254 counter 0. - IRQ8#. RTC interrupt can only be generated internally. - IRQ13. Floating point error interrupt generated off of the processor assertion of FERR#. The ICH3 will ignore the state of these interrupts in the serial stream, and will not adjust their level based on the level seen in the serial stream. In addition, the interrupts IRQ14 and IRQ15 from the serial stream are treated differently than their ISA counterparts. These two frames are not passed to the Bus Master IDE logic. The Bus Master IDE logic expects IDE to be behind the ICH3. ## 5.9.5 Data Frame Format Table 5-28 shows the format of the data frames. For the PCI interrupts (A–D), the output from the ICH3 is ANDed with the PCI input signal. This way, the interrupt can be signaled via both the PCI interrupt input signal and via the SERIRQ signal (they are shared). **Table 5-28. Data Frame Format** | Data<br>Frame # | Interrupt | Clocks Past<br>Start Frame | Comment | |-----------------|-----------|----------------------------|------------------------------------------------------------| | 1 | IRQ0 | 2 | Ignored. IRQ0 can only be generated via the internal 8524 | | 2 | IRQ1 | 5 | | | 3 | SMI# | 8 | Causes SMI# if low. Will set the SERIRQ_SMI_STS bit. | | 4 | IRQ3 | 11 | | | 5 | IRQ4 | 14 | | | 6 | IRQ5 | 17 | | | 7 | IRQ6 | 20 | | | 8 | IRQ7 | 23 | | | 9 | IRQ8 | 26 | Ignored. IRQ8# can only be generated internally or on ISA. | | 10 | IRQ9 | 29 | | | 11 | IRQ10 | 32 | | | 12 | IRQ11 | 35 | | | 13 | IRQ12 | 38 | | | 14 | IRQ13 | 41 | Ignored. IRQ13 can only be generated from FERR# | | 15 | IRQ14 | 44 | Do not include in BM IDE interrupt logic | | 16 | IRQ15 | 47 | Do not include in BM IDE interrupt logic | | 17 | IOCHCK# | 50 | Same as ISA IOCHCK# going active. | | 18 | PCI INTA# | 53 | Drive PIRQA# | | 19 | PCI INTB# | 56 | Drive PIRQB# | | 20 | PCI INTC# | 59 | Drive PIRQC# | | 21 | PCI INTD# | 62 | Drive PIRQD# | # 5.10 Real Time Clock (D31:F0) The Real Time Clock (RTC) module provides a battery backed-up date and time keeping device with two banks of static RAM with 128 bytes each, although the first bank has 114 bytes for general purpose usage. Three interrupt features are available: time of day alarm with once a second to once a month range, periodic rates of 122 µs to 500 ms, and end of update cycle notification. Seconds, minutes, hours, days, day of week, month, and year are counted. Daylight savings compensation is optional. The hour is represented in twelve or twenty-four hour format, and data can be represented in BCD or binary format. The design is meant to be functionally compatible with the Motorola MS146818B. The time keeping comes from a 32.768 kHz oscillating source, which is divided to achieve an update every second. The lower 14 bytes on the lower RAM block has very specific functions. The first ten are for time and date information. The next four (0Ah to 0Dh) are registers, which configure and report RTC functions. The time and calendar data should match the data mode (BCD or binary) and hour mode (12 or 24 hour) as selected in register B. It is up to the programmer to make sure that data stored in these locations is within the reasonable values ranges and represents a possible date and time. The exception to these ranges is to store a value of C0–FFh in the Alarm bytes to indicate a don't care situation. All Alarm conditions must match to trigger an Alarm Flag, which could trigger an Alarm Interrupt if enabled. The SET bit must be one while programming these locations to avoid clashes with an update cycle. Access to time and date information is done through the RAM locations. If a RAM read from the ten time and date bytes is attempted during an update cycle, the value read will not necessarily represent the true contents of those locations. Any RAM writes under the same conditions will be ignored. **Note:** The ICH3 supports the ability to generate an SMI# based on Year 2000 rollover. See Section 5.10.4 for more information on the century rollover. The ICH3 does not implement month/year alarms. # 5.10.1 Update Cycles An update cycle occurs once a second, if the SET bit of register B is not asserted and the divide chain is properly configured. During this procedure, the stored time and date will be incremented, overflow will be checked, a matching alarm condition will be checked, and the time and date will be rewritten to the RAM locations. The update cycle will start at least 488 $\mu$ s after the UIP bit of register A is asserted, and the entire cycle will not take more than 1984 $\mu$ s to complete. The time and date RAM locations (0–9) will be disconnected from the external bus during this time. To avoid update and data corruption conditions, external RAM access to these locations can safely occur at two times. When a updated-ended interrupt is detected, almost 999 ms is available to read and write the valid time and date data. If the UIP bit of register A is detected to be low, there is at least 488 µs before the update cycle begins. Warning: The overflow conditions for leap years and daylight savings adjustments are based on more than one date or time item. To ensure proper operation when adjusting the time, the new time and data values should be set at least two seconds before one of these conditions (leap year, daylight savings time adjustments) occurs. ## 5.10.2 Interrupts The real-time clock interrupt is internally routed within the ICH3 both to the I/O APIC and the 8259. It is mapped to interrupt vector 8. This interrupt does not leave the ICH3, nor is it shared with any other interrupt. IRQ8# from the SERIRQ stream is ignored. ## 5.10.3 Lockable RAM Ranges The RTC's battery-backed RAM supports two 8-byte ranges that can be locked via the configuration space. If the locking bits are set, the corresponding range in the RAM will not be readable or writable. A write cycle to those locations will have no effect. A read cycle to those locations will not return the location's actual value (may be all 0s or all 1s). Once a range is locked, the range can be unlocked only by a hard reset, which will invoke the BIOS and allow it to relock the RAM range. # 5.10.4 Century Rollover The ICH3 will detect a rollover when the Year byte (RTC I/O space, index offset 09h) transitions form 99 to 00. Upon detecting the rollover, the ICH3 will set the NEWCENTURY\_STS bit (TCOBASE + 04h, bit 7). If the system is in an S0 state, this will cause an SMI#. The SMI# handler can update registers in the RTC RAM that are associated with century value. If the system is in a sleep state (S1–S5) when the century rollover occurs, the ICH3 will also set the NEWCENTURY\_STS bit, but no SMI# is generated. When the system resumes from the sleep state, BIOS should check the NEWCENTURY\_STS bit and update the century value in the RTC RAM. # 5.10.5 Clearing Battery-Backed RTC RAM Clearing CMOS RAM in an ICH3-based platform can be done by using a jumper on RTCRST# or GPI, or using SAFEMODE strap. Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. ### Using RTCRST# to Clear CMOS A jumper on RTCRST# can be used to clear CMOS values, as well as reset to default, the state of those configuration bits that reside in the RTC power well. When the RTCRST# is strapped to ground, the RTC\_PWR\_STS bit (D31:F0:A4h bit 2) will be set and those configuration bits in the RTC power well will be set to their default state. BIOS can monitor the state of this bit, and manually clear the RTC CMOS array once the system is booted. The normal position would cause RTCRST# to be pulled up through a weak pull-up resistor. The following table shows which bits are set to their default state when RTCRST# is asserted. Table 5-29. Configuration Bits Reset by RTCRST# Assertion | Bit Name | Default State | Register | Location | Bit(s) | |-----------------|---------------|---------------|----------|--------| | FREQ_STRAP[3:0] | GEN_STS | D31:F0:D4h | 11:8 | 1111b | | AIE | RTC Reg B | I/O space | 5 | 0 | | AF | RTC Reg C | I/O space | 5 | 0 | | PWR_FLR | GEN_PMCON_3 | D31:F0:A4h | 1 | 0 | | AFTERG3_EN | GEN_PMCON_3 | D31:F0:A4h | 0 | 0 | | RTC_PWR_STS | GEN_PMCON_3 | D31:F0:A4h | 2 | 1 | | PRBTNOR_STS | PM1_STS | PMBase + 00h | 11 | 0 | | PME_EN | GPE0_EN | PMBase + 2Ah | 11 | 0 | | RI_EN | GPE0_EN | PMBase + 2Ah | 8 | 0 | | NEW_CENTURY_STS | TCO1_STS | TCOBase + 04h | 7 | 0 | | INTRD_DET | TCO2_STS | TCOBase + 06h | 0 | 0 | | TOP_SWAP | GEN_STS | D31:F0:D4h | 13 | 0 | | RTC_EN | PM1_EN | PMBase + 02h | 10 | 0 | | BATLOW_EN | GPE0_EN | PMBase + 2Ah | 10 | 0 | ### Using a GPI to Clear CMOS A jumper on a GPI can also be used to clear CMOS values. BIOS would detect the setting of this GPI on system boot-up, and manually clear the CMOS array. ### Using the SAFEMODE Strap to Clear CMOS A jumper on AC\_SDOUT (SAFEMODE strap) can also be used to clear CMOS values. BIOS would detect the setting of the SAFE\_MODE status bit (D31:F0: Offset D4h bit 2) on system bootup, and manually clear the CMOS array. **Note:** Both the GPI & SAFEMODE strap techniques to clear CMOS require multiple steps to implement. The system is booted with the jumper in new position, then powered back down. The jumper is replaced back to the normal position, then the system is rebooted again. The RTCRST# jumper technique allows the jumper to be moved and then replaced, all while the system is powered off. Then, once booted, the RTC\_PWR\_STS can be detected in the set state. *Note:* Clearing CMOS, using a jumper on VCCRTC, **must not** be implemented. # 5.11 Processor Interface (D31:F0) The ICH3 interfaces to the processor with a variety of signals - Standard Outputs to processor: A20M#, SMI#, NMI, INIT#, INTR, STPCLK#, IGNNE#, CPUSLP# - Standard Input from processor: FERR# - Intel SpeedStep technology Output to processor: CPUPWRGD Most ICH3 outputs to the processor use standard buffers. The ICH3 has a separate Vcc signal which is pulled up at the system level to the processor voltage, and thus determines Voh for the outputs to the processor. Note that this is different than previous generations of chips, that have used open-drain outputs. This new method saves up to 12 external pull-up resistors. The ICH3 also handles the speed setting for the processor by holding specific signals at certain states just prior to CPURST going inactive. This avoids the glue often required with other chipsets. The ICH3 does not support the processor's FRC mode. # **5.11.1** Processor Interface Signals This section describes each of the signals that interface between the ICH3 and the processor(s). Note that the behavior of some signals may vary during processor reset, as the signals are used for frequency strapping. ### 5.11.1.1 A20M# The A20M# signal will be active (low) when both of the following conditions are true: - The ALT\_A20\_GATE bit (Bit 1 of PORT92 register) is a '0' - The A20GATE input signal is a '0' The A20GATE input signal is expected to be generated by the external microcontroller (KBC). ### 5.11.1.2 INIT# The INIT# signal will be active (driven low) based on any one of several events described in Table 5-30. When any of these events occur, INIT# will be driven low for 16 PCI clocks, then driven high. **Note:** The 16-clock counter for INIT# assertion will halt while STPCLK# is active. Therefore, if INIT# is supposed to go active while STPCLK# is asserted, it will actually go active after STPCLK# goes inactive. Table 5-30. INIT# Going Active | Cause of INIT# Going Active | Comment | |----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Shutdown special cycle from processor. | | | PORT92 write, where INIT_NOW (bit 0) transitions from a 0 to a 1. | | | PORTCF9 write, where RST_CPU (bit 2) was a 0 and SYS_RST(bit 1) transitions from 0 to 1. | | | RCIN# input signal goes low. RCIN# is expected to be driven by the external microcontroller (KBC). | 0 to 1 transition on RCIN# must occur before the ICH3 will arm INIT# to be generated again. NOTE: RCIN# signal is expected to be high during S1-M and low during S3, S4, and S5 states. Transition on the RCIN# signal in those states (or the transition to those states) may not necessarily cause the INIT# signal to be generated to the processor. | | CPU BIST | In order to enter BIST, the software sets CPU_BIST_EN bit and then does a full processor reset using the CF9 register. | ## 5.11.1.3 FERR#/IGNNE# (Coprocessor Error) The ICH3 supports the coprocessor error function with the FERR#/IGNNE# pins. The function is enabled via the COPROC\_ERR\_EN bit (Device 31:Function 0, Offset D0, bit 13). FERR# is tied directly to the Coprocessor Error signal of the processor. If FERR# is driven active by the processor, IRQ13 goes active (internally). When it detects a write to the COPROC\_ERR register, the ICH3 negates the internal IRQ13 and drives IGNNE# active. IGNNE# remains active until FERR# is driven inactive. IGNNE# is never driven active unless FERR# is active. Figure 5-12. Coprocessor Error Timing Diagram If COPROC\_ERR\_EN is not set, then the assertion of FERR# will have not generate an internal IRQ13, nor will the write to F0h generate IGNNE#. ### 5.11.1.4 NMI Non-Maskable Interrupts (NMIs) can be generated by several sources, as described in Table 5-31. #### Table 5-31, NMI Sources | Cause of NMI | Comment | |---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | SERR# goes active (either internally, externally via SERR# signal, or via message from MCH) | Can instead be routed to generate an SCI, through the NMI2SCI_EN bit (Device 31:Function 0, offset 4Eh, bit 11). | | IOCHK# goes active via SERIRQ# stream (ISA system Error) | Can instead be routed to generate an SCI, through the NMI2SCI_EN bit (Device 31:Function 0, offset 4Eh, bit 11). | ## 5.11.1.5 STPCLK# and CPUSLP# Signals The ICH3 power management logic controls these active-low signals. Refer to Section 5.12 for more information on the functionality of these signals. ### 5.11.1.6 CPUPWRGD Signal This signal is connected to the processor's PWRGOOD input. In mobile configurations to allow for Intel SpeedStep technology support, this signal is kept high during an Intel SpeedStep technology state transition to prevent loss of processor context. This is an open-drain output signal (external pull-up resistor required) that represents a logical AND of the ICH3's PWROK and VGATE/VRMPWRGD signals. ### 5.11.1.7 DPSLP# This active-low signal controls the internal gating of the processor's Core clock. This signal behaves identically to the STP\_CPU# signal to effectively stop the processor's clock (internally) in the states in which STP\_CPU# can be used to stop the processor's clock externally. # 5.11.2 Speed Strapping for the Processor The ICH3 directly sets the speed straps for the processor, saving the external logic that has been needed with prior PCIsets. Refer to processor specification for speed strapping definition. The ICH3 will perform the following to set the speed straps for the processor: - 1. While PCIRST# is active, the ICH3 will drive A20M#, IGNNE#, NMI, and INTR high. - 2. As soon as PWROK goes active, the ICH3 reads the FREQ\_STRAP field contents. - 3. The next step depends on the power state being exited as described in Table 5-32. Table 5-32. Frequency Strap Behavior Based on Exit State | State<br>Exiting | ІСН3 | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S1 | There is no processor reset, so no frequency strap logic is used. | | S3, S4, S5,<br>or G3 | Based on PWROK going active, the ICH3 will deassert PCIRST#, and based on the value of the FREQ_STRAP field (D31:F0,Offset D4), the ICH3 will drive the intended core frequency values on A20M#, IGNNE#, NMI, and INTR. The ICH3 will hold these signals for 120 ns after CPURST# is deasserted by the Host controller. | **Table 5-33. Frequency Strap Bit Mapping** | FREQ_STRAP Bits [3:0] | Sets High/Low Level for the Corresponding Signal | |-----------------------|--------------------------------------------------| | 3 | NMI | | 2 | INTR | | 1 | IGNNE# | | 0 | A20M# | **NOTE:** The FREQ\_STRAP register is in the RTC well. The value in the register can be forced to 1111h via a pinstrap (AC\_SDOUT signal), or the ICH3 can automatically force the speed strapping to 1111h if the processor fails to boot. Figure 5-13. Signal Strapping # 5.12 Power Management (D31:F0) ### **5.12.1 Features** - ACPI Power and Thermal Management Support - ACPI 24-Bit Timer - Software initiated throttling of processor performance for Thermal and Power Reduction - Hardware Override to throttle processor performance if system too hot - SCI and SMI# Generation - PCI PME# Signal for Wake Up from Low-Power states - System Clock Control - ACPI C2 state: Quickstart state (using STPCLK# signal) halts processor's instruction stream - ACPI C3 State: Ability to halt processor clock (but not hub interface or memory clock) - ACPI C4 State: Ability to lower processor voltage. - CLKRUN# Protocol for PCI Clock Starting/Stopping - System Sleeping State Control - ACPI S1 state: Powered On Suspend (POS) - Ability to lower processor voltage during S1-Mobile to reduce leakage (Deeper Sleep) - ACPI S3 state–Suspend to RAM (STR) - ACPI S4 state–Suspend-to-Disk(STD) - ACPI G2/S5 state–Soft Off(SOFF) - Power Failure Detection and Recovery - Streamlined Legacy Power Management Support for APM-Based Systems - Intel SpeedStep technology transition logic # 5.12.2 Intel<sup>®</sup> ICH3 and System Power States Table 5-34 shows the power states defined for ICH3-based platforms. The state names generally match the corresponding ACPI states. Table 5-34. General Power States for Systems using Intel® ICH3 | State/<br>Substates | Legacy Name / Description | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G0/S0/C0 | <b>Full On:</b> processor operating. Individual devices may be shut down to save power. The different processor operating levels are defined by Cx states, as shown in Table 5-35. Within the C0 state, the ICH3 can throttle the STPCLK# signal to reduce power consumption. The throttling can be initiated by software or by the THRM# input signal. | | G0/S0/C1 | <b>Auto-Halt:</b> Processor has executed a AutoHalt instruction and is not executing code. The processor snoops the bus and maintains cache coherency. | | G0/S0/C2 | Quickstart: The STPCLK# signal goes active to the processor. The processor performs a Stop-Grant cycle, halts its instruction stream, and remains in that state until the STPCLK# signal goes inactive. In the Quickstart state, the processor snoops the bus and maintains cache coherency. | | G0/S0/C3 | Stop-Clock: The STPCLK# signal goes active to the processor. The processor performs a Stop-Grant cycle, halts its instruction stream. ICH3 then asserts STP_CPU#, which forces the clock generator to stop the processor clock. This is also used for Intel <sup>®</sup> SpeedStep <sup>™</sup> technology support. Accesses to memory (by AGP, PCI, or internal units) is not permitted while in a C3 state. It is assumed that the ARB_DIS bit is set prior to entering C3 state. | | G0/S0/C4 | Stop-Clock with Lower Processor Voltage. This closely resembles the G0/S0/C3 state. However, after the ICH3 has asserted STP_CPU#, it then lowers the voltage to the processor. This reduces the leakage on the processor. Prior to exiting the C4 state, the ICH3 increases the voltage to the processor. | | G1/S1 | Powered-On-Suspend (POS): In this state, all clocks (except the 32.768 kHz clock) are stopped. The system context is maintained in system DRAM. Power is maintained to PCI, the processor, memory controller, memory, and all other critical subsystems. Note that this state does not preclude power being removed from non-essential devices, such as disk drives. During this state, processor can be selected for either Deep Sleep or Deeper Sleep. In Deeper Sleep, processor voltage is reduced in this state to reduce the leakage power. | | G1/S3 | Suspend-To-RAM (STR): The system context is maintained in system DRAM, but power is shut off to non-critical circuits. Memory is retained, and refreshes continue. All clocks stop except RTC clock. | | G1/S4 | Suspend-To-Disk (STD): The context of the system is maintained on the disk. All power is then shut off to the system except for the logic required to resume. Externally appears same as S5, but may have different wake events. | | G2/S5 | <b>Soft Off (SOFF):</b> System context is not maintained. All power is shut off except for the logic required to restart. A full boot is required when waking. | | G3 | <b>Mechanical OFF (MOFF):</b> System context not maintained. All power is shut off except for the RTC. No "Wake" events are possible, because the system does not have any power. This state occurs if the user removes the batteries, turns off a mechanical switch, or if the system power supply is at a level that is insufficient to power the "waking" logic. When system power returns, transition depends on the state just prior to the entry to G3 and the AFTERG3 bit in the GEN_PMCON3 register (D31:F0, offset A4). Refer to Table 5-42 for more details. | Table 5-35 shows the transitions rules among the various states. Note that transitions among the various states may appear to temporarily transition through intermediate states. For example, in going from S0 to S1, it may appear to pass through the G0/S0/C2 states. These intermediate transitions and states are not listed in the table. Table 5-35. State Transition Rules for Intel® ICH3 | Present<br>State | Transition Trigger | Next State | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | G0/S0/C0 | <ul> <li>Processor halt instruction</li> <li>Level 2 Read</li> <li>Level 3 Read</li> <li>Level 4 Read</li> <li>SLP_EN bit set</li> </ul> | <ul> <li>G0/S0/C1</li> <li>G0/S0/C2</li> <li>G0/S0/C3 or G0/S0/C4 (depending on C4onC3_EN bit)</li> <li>G0/S0/C4</li> <li>G1/Sx or G2/S5state</li> </ul> | | G0/S0/C1 | Power Button Override Mechanical Off/Power Failure Any Enabled Break Event STPCLK# goes active | • G2/S5<br>• G3<br>• G0/S0/C0<br>• G0/S0/C2 | | G0/S0/C1 | Power Button Override Power Failure | • G2/S5<br>• G3 | | G0/S0/C2 | <ul> <li>Any Enabled Break Event</li> <li>STPCLK# goes inactive and previously in C1</li> <li>Power Button Override</li> <li>Power Failure</li> </ul> | <ul><li>G0/S0/C0</li><li>G0/S0/C1</li><li>G2/S5</li><li>G3</li></ul> | | G0/S0/C3 | <ul> <li>Any Enabled Break Event</li> <li>STPCLK# goes inactive and previously in C1</li> <li>Power Button Override</li> <li>Power Failure</li> </ul> | <ul><li>G0/S0/C0</li><li>G0/S0/C1</li><li>G2/S5</li><li>G3</li></ul> | | G0/S0/C4 | <ul> <li>Any Enabled Break Event</li> <li>STPCLK# goes inactive and previously in C1</li> <li>Power Button Override</li> <li>Power Failure</li> </ul> | <ul><li>G0/S0/C0</li><li>G0/S0/C1</li><li>G2/S5</li><li>G3</li></ul> | | G1/S1,<br>G1/S3, or<br>G1/S4 | <ul><li>Any Enabled Wake Event</li><li>Power Button Override</li><li>Power Failure</li></ul> | <ul><li>G0/S0/C0 (See Note 2)</li><li>G2/S5</li><li>G3</li></ul> | | G2/S5 | Any Enabled Wake Event Power Failure | • G0/S0/C0 (See Note 2)<br>• G3 | | G3 | Power Returns | Optional to go to S0/C0 (reboot) or G2/S5 (stay off until power button pressed or other wake event). (See Note 1 and 2) | ### NOTES: - Some wake events can be preserved through power failure. Transitions from the S1–S5 or G3 states to the S0 state are deferred until BATLOW# is inactive in mobile configurations. # 5.12.3 System Power Planes The system has several independent power planes, as described in Table 5-36. Note that when a particular power plane is shut off, it should go to a 0 V level. **Table 5-36. System Power Plane** | Plane | Controlled<br>By | Description | |-----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Processor | SLP_S3#<br>Signal | SLP_S1# puts the clock generator into a low-power state, but does not cut the power to the processor. The SLP_S3# signal can be used to cut the processor's power completely The new Deeper Sleep support allows lowering the processor's voltage during the C4 or S1-M states. | | MAIN | SLP_S3#<br>Signal | When SLP_S3# goes active, power can be shut off to any circuit not required to wake the system from the S3 state. Since the S3 state requires that the memory context be preserved, power must be retained to the main memory. The processor, devices on the PCI bus, LPC I/F downstream hub interface and AGP will typically be shut off when the Main power plane is shut, although there may be small subsections powered. | | MEMORY | SLP_S5#<br>Signal | When the SLP_S5# goes active, power can be shut off to any circuit not required to wake the system from the S4 or S5 state. Since the memory context does not need to be preserved in the S5 state, the power to the memory can also be shut down. | | DEVICE[n] | GPIO | Individual subsystems may have their own power plane. For example, GPIO signals may be used to control the power to disk drives, audio amplifiers, or the display screen. | # 5.12.4 Intel<sup>®</sup> ICH3 Power Planes The ICH3 power planes were previously defined in Section 3.1. Although not specific power planes within the ICH3, there are many interface signals that go to devices that may be powered down. These include: - IDE: ICH3 can tri-state or drive low all IDE output signals and shut off input buffers. - USB: ICH3 can tri-state USB output signals and shut off input buffers if USB wakeup is not desired - AC '97: ICH3 can drive low the outputs and shut off inputs ### 5.12.5 SMI#/SCI Generation Upon any SMI# event taking place, ICH3 will assert SMI# to the processor, which will cause it to enter SMM space. SMI# remains active until the EOS bit is set. When the EOS bit is set, SMI# will go inactive for a minimum of 4 PCICLK. If another SMI event occurs, SMI# will be driven active again. The SCI is a level-mode interrupt that is typically handled by an ACPI-aware operating system. In non-APIC systems (which is the default), the SCI IRQ is routed to one of the 8259 interrupts (IRQ 9, 10, or 11). The 8259 interrupt controller must be programmed to level mode for that interrupt. In systems using the APIC, the SCI can be routed to interrupts 9, 10, 11, 20, 21, 22, or 23. The interrupt polarity changes depending on whether it is on an interrupt shareable with a PIRQ or not; (see Section 9.1.11 ACPI Control Register for details.) The interrupt will remain asserted until all SCI sources are removed." Table 5-37 shows which events can cause an SMI# and SCI. Note that some events can be programmed to cause either an SMI# or SCI. The usage of the event for SCI (instead of SMI#) is typically associated with an ACPI-based system. Each SMI# or SCI source has a corresponding enable and status bit. Table 5-37. Causes of SMI# and SCI | Cause | SCI | SMI | Additional Enables | Where Reported | |-----------------------------------------------|-----|-----|----------------------------------------------------------|------------------------| | PME# | Yes | Yes | PME_EN=1 | PME_STS | | PME_B0 (internal EHCI controller) | Yes | Yes | PME_B0_EN=1 | PME_B0_STS | | Power Button Press | Yes | Yes | PWRBTN_EN=1 | PWRBTN_STS | | RTC Alarm | Yes | Yes | RTC_EN=1 | RTC_STS | | Ring Indicate | Yes | Yes | RI_EN=1 | RI_STS | | AC '97 wakes | Yes | Yes | AC97_EN=1 | AC97_STS | | USB#1 wakes | Yes | Yes | USB1_EN=1 | USB1_STS | | USB#2 wakes | Yes | Yes | USB2_EN=1 | USB2_STS | | USB#3 wakes | Yes | Yes | USB3_EN=1 | USB3_STS | | THRM# pin active | Yes | Yes | THRM_EN=1 | THRM_STS | | ACPI Timer overflow (2.34 sec.) | Yes | Yes | TMROF_EN=1 | TMROF_STS | | Any GPI | Yes | Yes | GPI[x]_Route=10 (SCI) GPI[x]_Route=01 (SMI) GPE1[x]_EN=1 | GPI[x]_STS<br>GPE1_STS | | TCO SCI Logic | Yes | No | TCOSCI_EN=1 | TCOSCI_STS | | TCO SCI message from MCH | Yes | No | none | MCHSCI_STS | | TCO SMI Logic | No | Yes | TCO_EN=1 | TCO_STS | | TCO SMI -<br>Year 2000 Rollover | No | Yes | none | NEWCENTURY_STS | | TCO SMI -<br>TCO TIMEROUT | No | Yes | none | TIMEOUT | | TCO SMI–OS writes to TCO_DAT_IN register | No | Yes | none | OS_TCO_SMI | | TCO SMI -<br>Message from MCH | No | Yes | none | MCHSMI_STS | | TCO SMI–NMI occurred (and NMIs mapped to SMI) | No | Yes | NMI2SMI_EN=1 | NMI2SMI_STS | | TCO SMI -<br>INTRUDER# signal goes active | No | Yes | INTRD_SEL=10 | INTRD_DET | | TCO SMI-Change of the BIOSWP bit from 0 to 1 | No | Yes | BLD=1 | BIOSWR_STS | | TCO SMI -<br>Write attempted to BIOS | No | Yes | BIOSWP=1 | BIOSWR_STS | Table 5-37. Causes of SMI# and SCI (Continued) | Cause | SCI | SMI | Additional Enables | Where Reported | |--------------------------------------------|-----|-----|---------------------------------------|----------------------------------| | BIOS_RLS written to | Yes | No | GBL_EN=1 | GBL_STS | | GBL_RLS written to | No | Yes | BIOS_EN=1 | BIOS_STS | | Write to B2h register | No | Yes | none | APM_STS | | Periodic timer expires | No | Yes | PERIODIC_EN=1 | PERIODIC_STS | | 64 ms timer expires | No | Yes | SWSMI_TMR_EN=1 | SWSMI_TMR_STS | | Legacy USB logic | No | Yes | LEGACY_USB_EN=1 | LEGACY_USB_STS | | Serial IRQ SMI reported | No | Yes | none | SERIRQ_SMI_STS | | Device monitors match address in its range | No | Yes | DEV[n]_TRAP_EN=1 | DEVMON_STS, DEV[n]_TRAP_STS | | SMBus Host Controller | No | Yes | SMB_SMI_EN<br>Host Controller Enabled | SMBus host status reg. | | SMBus Slave SMI message | No | Yes | none | SMBUS_SMI_STS | | SMBus SMBALERT# signal active | No | Yes | none | SMBUS_SMI_STS | | SMBus Host Notify message received | No | Yes | HOST_NOTIFY_INTREN | SMBUS_SMI_STS<br>HOST_NOTIFY_STS | | BATLOW# assertion | Yes | Yes | BATLOW_EN=1. | BATLOW_STS | | Access microcontroller 62h/66h | No | Yes | MCSMI_EN | MCSMI_STS | | SLP_EN bit written to 1 | No | Yes | SMI_ON_SLP_EN=1 | SMI_ON_SLP_EN_STS | ### Notes on causes of SCI and SMI: - 1. SCI\_EN must be 1 to enable SCI. SCI\_EN must be 0 to enable SMI - 2. SCI can be routed to cause interrupt 9:11 or 20:23 (20:23 only available in APIC mode) - 3. GBL\_SMI\_EN must be 1 to enable SMI - 4. EOS must be written to 1 to re-enable SMI for the next one # 5.12.6 Dynamic Processor Clock Control The ICH3 has extensive control for dynamically starting and stopping system clocks. The clock control is used for transitions among the various S0/Cx states, and processor throttling. Each dynamic clock control method is described in this section. The various Sleep states may also perform types of non-dynamic clock control. The ICH3 supports the ACPI C0, C1, C3, and C4 states. The Dynamic processor Clock control is handled using the following signals: - STPCLK#:Used to halt processor instruction stream. - C3\_STAT#: Used to signal an AGP device that the system is about to enter, or has just exited a C3 state. - STP\_CPU#:Used to stop processor's clock - CPUSLP#: Must be asserted prior to STP\_CPU# (in stop grant mode) - DPSLP# Used to force Deeper Sleep for processor. - DPRSLPVR: Used to lower voltage of VRM during C4 state and optional for S1-M. The C1 state is entered based on the processor performing an auto halt instruction. The C2 state is entered based on the processor reading the Level 2 register in the ICH3. The C3 state is entered based on the processor reading the Level 3 register in the ICH3. Note that a Intel SpeedStep technology transition may appear to temporarily pass through a C3 state, however it is a separate transition and documented separately in Section 5.12.10 The C4 state is entered based on the processor reading the Level 4 register in the ICH3, or by reading the Level 3 register when the C4onC3\_EN bit is set. A C1, C2, C3 or C4 state ends due to a Break event. Based on the break event, the ICH3 returns the system to C0 state. Table 5-38 lists the possible break events from C2, C3 or C4. The break events from C1 are indicated in the processor's datasheet ### **Table 5-38. Break Events** | Event | Breaks from | Comment | |-----------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------| | Any unmasked interrupt goes active | C2, C3, C4 | IRQ[0:15] when using the 8259s, IRQ[0:23] for I/O APIC. Since SCI is an interrupt, any SCI will also be a break event. | | Any internal event that will cause an NMI or SMI# | C2, C3, C4 | Many possible sources | | Any internal event that will cause INIT# to go active | C2, C3, C4 | Could be indicated by the keyboard controller via the RCIN input signal. | | Any bus master request (internal, external or DMA) goes active and BM_RLD=1 | C3, C4 | Need to wake up processor so it can do snoops | | Processor Pending Break<br>Event Indication | C2, C3, C4 | Only available if FERR# enabled for break event indication (See FERR# Mux-En in Section 9.1.22) | The ICH3 supports the Pending Break Event (PBE) indication from the processor using the FERR# signal. The following rules apply: - 1. When STPCLK# is detected active by the processor, the FERR# signal from the processor will be redefined to indicate whether an interrupt is pending. The signal is active low (i.e., FERR# will be low to indicate a pending interrupt). - 2. When the ICH3 asserts STPCLK#, it will latch the current state of the FERR# signal and continue to present this state to the FERR# state machine (independent of what the FERR# pin does after the latching). - 3. When the ICH3 detects the Stop-Grant cycle, it will start looking at the FERR# signal as a break event indication. If FERR# is sampled low, a break event is indicated. This will force a transition to the C0 state. - 4. When the processor detects the deassertion of STPCLK#, the processor will start driving the FERR# signal with the natural value (i.e., the value it would do if the pin was not muxed). The time from STPCLK# inactive to the FERR# signal transition back to the native function must be less than 120 ns. - 5. The ICH3 waits at least 180 ns after deasserting STPCLK# and then starts using the FERR# signal for an indication of a floating point error. The maximum time that the ICH3 may wait is bounded such that it must have a chance to look at the FERR# signal before reasserting STPCLK#. Based on current implementation, that maximum time would be 240 ns (8 PCI clocks). The break event associated with this new mechanism does not need to set any particular status bit, since the pending interrupt will be serviced by the processor after returning to the C0 state. ## 5.12.6.1 Throttling Using STPCLK# Throttling is used to lower power consumption or reduce heat. The ICH3 asserts STPCLK# to throttle the processor clock and the processor appears to temporarily enter a C2 state. After a programmable time, the ICH3 deasserts STPCLK# and the processor appears to return to the C0 state. This allows the processor to operate at reduced average power, with a corresponding decrease in performance. Two methods are included to start throttling: - 1. Software enables a timer with a programmable duty cycle. The duty cycle is set by the THTL\_DTY field and the throttling is enabled using the THTL\_EN field. This is known as Manual Throttling. The period is fixed to be in the non-audible range, due to the nature of switching power supplies. - 2. A Thermal Override condition (THRM# signal active for >2 seconds) occurs that unconditionally forces throttling, independent of the THTL\_EN bit. The throttling due to Thermal Override has a separate duty cycle (THRM\_DTY) which may vary by field and system. The Thermal Override condition will end when THRM# goes inactive. Throttling due to the THRM# signal has higher priority than the software initiated throttling. Throttling does not occur when the system is in a C2, C3 or C4, even if Thermal override occurs. ## 5.12.6.2 Transition Rules Among S0/Cx and Throttling States The following priority rules and assumptions apply among the various S0/Cx and throttling states: - Entry to any S0/Cx state is mutually exclusive with entry to any S1–S5 state. This is because the processor can only perform one register access at a time and Sleep states have higher priority than thermal throttling. - When the SLP\_EN bit is set (system going to a sleep state (S1–S5), the THTL\_EN bit can be internally treated as being disabled (no throttling while going to sleep state). Note that thermal throttling (based on THRM# signal) cannot be disabled in an S0 state. However, once the SLP\_EN bit is set, the thermal throttling is shut off (since STPCLK# will be active in S1–S5 states). - If the THTL\_EN bit is set, and a Level 2, Level 3 or Level 4 read then occurs, the system should immediately go and stay in a C2, C3 or C4 state until a break event occurs. A Level 2, Level 3 or Level 4 read has higher priority than the software initiated throttling or thermal throttling. - If Thermal Override is causing throttling, and a Level 2, Level 3 or Level 4 read then occurs, the system will stay in a C2, C3 or C4 state until a break event occurs. A Level 2, Level 3 or Level 4 read has higher priority than the Thermal Override. - After an exit from a C2, C3 or C4 state (due to a Break event), and if the THTL\_EN bit is still set, or if a Thermal Override is still occurring, the system will continue to throttle STPCLK#. Depending on the time of break event, the first transition on STPCLK# active can be delayed by up to one THRM period (1024 PCI clocks=30.72 microseconds). - The Host controller must post Stop-Grant cycles in such a way that the processor gets an indication of the end of the special cycle prior to the ICH3 observing the Stop-Grant cycle. This ensures that the STPCLK# signals stays active for a sufficient period after the processor observes the response phase. - If in the C1 state and the STPCLK# signal goes active, the processor will generate a Stop-Grant cycle, and the system should go to the C2 state. When STPCLK# goes inactive, it should return to the C1 state. # 5.12.7 Dynamic PCI Clock Control The PCI clock can be dynamically controlled independent of any other low-power state. This control is accomplished using the CLKRUN# protocol as described in the *PCI Mobile Design Guide*, and is transparent to software. The Dynamic PCI Clock control is handled using the following signals: - CLKRUN#:Used by PCI and LPC peripherals to request the system PCI clock to run - STP\_PCI#:Used to stop the system PCI clock **Note:** .The 33 MHz clock to the ICH3 is "free-running" and is not affected by the STP\_PCI# signal. ## 5.12.7.1 Conditions for Stopping the PCI Clock When there is a lack of PCI activity the ICH3 has the capability to stop the PCI clocks to conserve power. "PCI activity" is defined as any activity that would require the PCI clock to be running. Any of the following conditions will indicate that it is NOT OK to stop the PCI clock: - Cycles on PCI or LPC - Cycles of any internal device that would need to go on the PCI bus - Cycles using PC/PCI DMA - · SERIRQ activity ### **Behavioral Description** • When there is a lack of activity (as defined above) for 29 PCI clocks, the ICH3 deassert (drive high) CLKRUN# for 1 clock and then tri-state the signal. ### 5.12.7.2 Conditions for Maintaining the PCI Clock PCI masters or LPC devices that wish to maintain the PCI clock running will observe the CLKRUN# signal deasserted, and then must re-assert if (drive it low) within 3 clocks. ### **Behavioral Description** - When the ICH3 has tri-stated the CLKRUN# signal after deasserting it, the ICH3 will then check to see if the signal has been re-asserted (externally). - After observing the CLKRUN# signal asserted for 1 clock, the ICH3 will again start asserting the signal. - If an internal device needs the PCI bus the ICH3 will assert the CLKRUN# signal. ### 5.12.7.3 Conditions for Stopping the PCI Clock ### **Behavioral Description** • If no device re-asserts CLKRUN# once it has been deasserted for 3 clocks, the ICH3 will stop the PCI clock by asserting the STP\_PCI# signal to the clock synthesizer. ### 5.12.7.4 Conditions for Re-Starting the PCI Clock ### **Behavioral Description** - A peripheral will assert CLKRUN# to indicate that it needs the PCI clock re-started. - When the ICH3 observes the CLKRUN# signal asserted for 1 (free running) clock, the ICH3 will deassert the STP\_PCI# signal to the clock synthesizer within 4 (free running) clocks. - Observing the CLKRUN# signal asserted externally for 1 (free running) clock, the ICH3 will again start driving CLKRUN# asserted. If an internal source requests the clock to be re-started, the ICH3 will re-assert CLKRUN#, and simultaneously deassert the STP\_PCI# signal. # 5.12.7.5 Other Causes of CLKRUN# Going Active The following will cause the ICH3 to assert and/or maintain the CLKRUN# signal active (low): - PC/PCI activity, which is started by one of the REQx# signals going active. It is expected that a PC/PCI device will assert CLKRUN# prior to starting the start bit on the REQ# signal. Once the start bit is recognized, the ICH3 will make sure CLKRUN# goes active if it should go inactive during the sequence. - SERIRQ activity, which is started by the SERIRQ signal going low (in quiet mode), or the SERIRQ logic being in the continuous mode. It is expected that a SERIRQ device will assert CLKRUN# prior to starting the start bit on the SEIRQ signal. One the start bit is recognized, the ICH3 will make sure CLKRUN# goes active if it should go inactive during the sequence. - Any internal or external bus master request, including LPC masters. Once the master request is detected (via PCI REQ or LPC LDRQ[1:0]#), the ICH3 will maintain CLKRUN# active until the end of the sequence. This includes: - Any PCI REQ# low - Bus Master or DMA request pending (having come in via LDRQ[1:0]#) - Any cycle coming down from hub interface1 to PCI - Any PCI cycle currently in progress. For example, cycle forward by ICH3 from the hub interface to PCI, and then claimed by ICH3's PCI-to-LPC logic. That cycle will be run as a Delayed Transaction on PCI. CLKRUN# should stay low until the cycle completes (without Delayed Transaction). - Any bus master below PCI that needs to run a cycle. This could include the Processor System Bus interrupt logic for the I/O APIC (if it is downstream of PCI). #### 5.12.7.6 LPC Devices and CLKRUN# If an LPC device (of any type) needs the 33 MHz PCI clock, such as for LPC DMA or LPC serial interrupt, then it can assert CLKRUN#. Note that LPC devices running DMA or bus master cycles will not need to assert CLKRUN#, since the ICH3 will assert it on their behalf. # 5.12.8 Sleep States The ICH3 directly supports different sleep states (S1–S5), which are entered by setting the SLP\_EN bit, or due to a Power Button press. The entry to the Sleep states are based on several assumptions: - Entry to a Cx state is mutually exclusive with entry to a Sleep state. This is because the processor can only perform one register access at a time. A request to Sleep always has higher priority than throttling. - Prior to setting the SLP\_EN bit, the software will turn off processor-controlled throttling. Note that thermal throttling cannot be disabled, but setting the SLP\_EN bit will disable thermal throttling (since S1–S5 sleep state has higher priority). - The G3 state cannot be entered via any software mechanism. The G3 state indicates a complete loss of power. # 5.12.8.1 Initiating Sleep State Sleep states (S1–S5) are initiated by: - Masking interrupts, turning off all bus master enable bits, setting the desired type in the SLP\_TYP field and then setting the SLP\_EN bit. The hardware will then attempt to gracefully put the system into the corresponding Sleep state by first going to a C2 or C3 state. See Section 5.12.6 for details on going to the C2 or C3 state. - Pressing the PWRBTN# Signal for more than 4 seconds to cause a Power Button Override event. In this case the transition to the S5 state will be less graceful, since there will be no dependencies on observing Stop-Grant cycles from the processor or on clocks other than the RTC clock. #### Table 5-39. Sleep Types | Sleep Type | Comment | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ICH3 asserts the SLP_S1# signal. This can be connected to the system clock generator to either put it into a low-power mode or to remove its power altogether. No snooping is possible in this state. | | S1 | NOTES: 1. Ability to assert DPRSLPVR and DPSLP# within S1-M to enter "Deeper Sleep". 2. ICH3-M requires that the I/O APIC interrupts be masked before entering S1-M. If software does not mask all interrupts in I/O APIC prior to entering S1-M, the system may hang during resume from S1-M. | | S3 | ICH3 asserts SLP_S1# and SLP_S3#. The SLP_S3# signal will control the power to non-critical circuits. Power will only be retained to devices needed to wake from this sleeping state, as well as to the memory. | | S4 | ICH3 asserts SLP_S1#, SLP_S3# and SLP_S5#. The SLP_S5# signal will shut off the power to the memory subsystem. Only devices needed to wake from this state should be powered. | | S5 | Same as S4. ICH3 asserts SLP_S1#, SLP_S3# and SLP_S5#. The SLP_S5# signal will shut off the power to the memory subsystem. Only devices needed to wake from this state should be powered. | # 5.12.8.2 Exiting Sleep States Sleep states (S1–S5) are exited based on Wake events. The Wake events will force the system to a full on state (S0), although some non-critical subsystems might still be shut off and have to be brought back manually. For example, the hard disk may be shut off during a sleep state, and have to be enabled via a GPIO pin before it can be used. Upon exit from the ICH3-controlled Sleep states, the WAK\_STS bit will be set. The possible causes of Wake Events (and their restrictions) are shown in Table 5-40. **Note:** If the BATLOW# signal is asserted, ICH3 will not attempt to wake from an S1(Mobile)–S5 state, even if the power button is pressed. This prevents the system from waking when the battery power is insufficient to wake the system. Wake events that occur while BATLOW# is asserted will be latched by the ICH3, and the system will wake after BATLOW# is deasserted. **Table 5-40. Causes of Wake Events** | Cause States Can<br>Wake From | | How Enabled | |---------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | RTC Alarm | S1–S5<br>(Note 1) | Set RTC_EN bit in PM1_EN register | | Power Button | S1-S5 | Always enabled as Wake event | | GPI[0:n] | S1-S5<br>(Note 1) | GPE1_EN register | | USB | S1–S4 | Set USB1_EN, USB 2_EN or USB3_EN bits in GPE0_EN register | | LAN | S1-S5 | Will use PME#. Wake enable set with LAN logic. | | RI# | S1-S5<br>(Note 1) | Set RI_EN bit in GPE0_EN register | | AC '97 | S1-S5 | Set AC97_EN bit in GPE0_EN register | | Primary PME# | S1-S5 | PME_B0_EN bit in GPE0_EN register | | Secondary PME# | S1-S5<br>(Note 1) | Set PME_EN bit in GPE0_EN register. | | GST Timeout | S1M | Setting the GST Timeout range to a value other than 00h. | | SMBALERT# | S1-S4 | SMB_WAK_EN in the GPE0 register | | SMBus Slave Message | S1–S5 | Wake/SMI# command always enabled as a Wake Event. NOTE: SMBus Slave Message can wake the system from S1–S5, as well as from S5 due to Power Button Override. | | SMBus Host Notify Message<br>Received | S1–S5 | HOST_NOTIFY_WKEN bit SMBus slave command register. Reported in the SMB_WAK_STS bit in the GPEO_STS register. | #### NOTES: - This will be a wake event from S5 only if the sleep state was entered by setting the SLP\_EN and SLP\_TYP bits via software. - 2. If in the S5 state due to a powerbutton override, the possible wake events are due to Power Button, Hard Reset Without Cycling (See Command Type 3 in Table 5-93), and Hard Reset System (See Command Type 4 in Table 5-93). It is important to understand that the various GPIs have different levels of functionality when used as wake events. The GPIs that reside in the core power well can only generate wake events from an S1 state. Also only certain GPIs are "ACPI Compliant," meaning that their Status and Enable bits reside in ACPI I/O space. Table 5-41 summarizes the use of GPIs as wake events. Table 5-41. GPI Wake Events | GPI Power Well | | Wake From | Notes | |---------------------------|--|-----------|----------------| | GPI[7:0], GPI[23:16] Core | | S1 | | | GPI[15:8] Resume | | S1-S5 | ACPI Compliant | The latency to exit the various Sleep states varies greatly and is heavily dependent on power supply design, so much so that the exit latencies due to the ICH3 are insignificant. # 5.12.8.3 Sx-G3-Sx, Handling Power Failures A power failure in a mobile system is a rare event, since the power subsystem should provide sufficient warning when the batteries are low. However, if the user removes the battery or leaves the system in an STR state for too long, a power failure could occur. Depending on when the power failure occurs and how the system is designed, different transitions could occur due to a power failure. The AFTER\_G3 bit provides the ability to program whether or not the system should boot once power returns after a power loss event. If the policy is to not boot, the system will remain in an S5 state (unless previously in S4). There are only three possible events that will wake the system after a power failure. - 1. **PWRBTN#:** PWRBTN# is always enabled as a wake event. When RSMRST# is low (G3 state), the PWRBTN\_STS bit is reset. When the ICH3 exits G3 after power returns (RSMRST# goes high), the PWRBTN# signal is already high (because Vcc-standby goes high before RSMRST# goes high) and the PWRBTN\_STS bit is 0. - 2. **RI#:** RI# does not have an internal pull-up. Therefore, if this signal is enabled as a wake event, it is important to keep this signal powered during the power loss event. If this signal goes low (active), when power returns the RI\_STS bit will be set and the system will interpret that as a wake event. - 3. **RTC Alarm:** The RTC\_EN bit is in the RTC well and is preserved after a power loss. Like PWRBTN\_STS the RTC\_STS bit is cleared when RSMRST# goes low. The ICH3 monitors both PWROK and RSMRST# to detect for power failures. If PWROK goes low, the PWROK\_FLR bit is set. If RSMRST# goes low, PWR\_FLR is set. **Note:** Although PME\_EN is in the RTC well, this signal cannot wake the system after a power loss. PME\_EN is cleared by RTCRST#, and PME\_STS is cleared by RSMRST#. **Table 5-42. Transitions Due to Power Failure** | State at Power Failure | AFTERG3_EN Bit | Transition When Power Returns | |------------------------|----------------|-------------------------------| | S0, S1, S3 | 1 0 | S5<br>S0 | | S4 | 1 0 | S4<br>S0 | | <b>S</b> 5 | 1 0 | S5<br>S0 | # 5.12.9 Thermal Management The ICH3 has mechanisms to assist with managing thermal problems in the system. ## 5.12.9.1 THRM# Signal The THRM# signal is used as a status input for a thermal sensor. Based on the THRM# signal going active, the ICH3 generates an SMI# or SCI (depending on SCI\_EN). If the THRM\_POL bit is set low, when the THRM# signal goes low, the THRM\_STS bit will be set. This is an indicator that the thermal threshold has been exceeded. If the THRM\_EN bit is set, then when THRM\_STS goes active, either an SMI# or SCI will be generated (depending on the SCI\_EN bit being set). The power management software (BIOS or ACPI) can then take measures to start reducing the temperature. Examples include shutting off unwanted subsystems, or halting the processor. By setting the THRM\_POL bit to high, another SMI# or SCI can optionally be generated when the THRM# signal goes back high. This allows the software (BIOS or ACPI) to turn off the cooling methods. **Note:** THRM# assertion will not cause TCO event message in S1-M, S3, or S4. The level of the signal will not be reported in the heartbeat message. ## 5.12.9.2 THRM# Initiated Passive Cooling If the THRM# signal remains active for some time greater than 2 seconds and the ICH3 is in the S0/G0/C0 state, then the ICH3 enters an auto-throttling mode, in which it provides a duty cycle on the STPCLK# signal. This will reduce the overall power consumption by the system, and should cool the system. The intended result of the cooling is that the THRM# signal should go back inactive. For all programmed values (001–111), THRM# going active will result in STPCLK# active for a minimum time of 12.5% and a maximum of 87.5%. The period is 1024 PCI clocks. Thus, the STPCLK# signal can be active for as little as 128 PCI clocks or as much as 896 PCI clocks. The actual slowdown (and cooling) of the processor will depend on the instruction stream, because the processor is allowed to finish the current instruction. Furthermore, the ICH3 waits for the STOP-GRANT cycle before starting the count of the time the STPCLK# signal is active. When THRM# goes inactive, the throttling will stop. In case that the ICH3 is already attempting throttling because the THTL\_EN bit is set, the duty cycle associated with the THRM# signal will have higher priority. If the ICH3 is in the C2, C3, or S1–S5 states, then no throttling will be caused by the THRM# signal being active. #### 5.12.9.3 THRM# Override Software Bit The FORCE\_THTL bit allows the BIOS to force passive cooling, just as if the THRM# signal had been active for 2 seconds. If this bit is set, the ICH3 will start throttling using the ratio in the THRM\_DTY field. When this bit is cleared the ICH3 will stop throttling, unless the THRM# signal has been active for 2 seconds or if the THTL\_EN bit is set (indicating that ACPI software is attempting throttling). # 5.12.9.4 Processor Initiated Passive Cooling (Via Programmed Duty Cycle on STPCLK#) Using the THTL\_EN and THTL\_DTY bits, the ICH3 can force a programmed duty cycle on the STPCLK# signal. This will reduce the effective instruction rate of the processor and cut its power consumption and heat generation. # 5.12.9.5 Active Cooling Active cooling involves fans. The GPIO signals from the ICH3 can be used to turn on/off a fan. # 5.12.10 Intel<sup>®</sup> SpeedStep<sup>™</sup> Technology Protocol The Intel SpeedStep technology feature enables a mobile system to operate in multiple processor performance/thermal states and to transition smoothly between them. The internal processor clock setting and processor supply voltage setting determine these states. The ICH3 supports a low-power mode and a high-performance mode. Figure 5-14. Intel<sup>®</sup> SpeedStep<sup>™</sup> Technology Block Diagram # 5.12.10.1 Intel<sup>®</sup> SpeedStep<sup>™</sup> Technology Processor Requirements Processors without Intel SpeedStep technology use the A20M#, IGNNE#, NMI and INTR input signals to determine the multiplier used by the processor's PLL for the internal clock. With Intel SpeedStep technology processors, two multiplier values (one for the Maximum Performance state, a second for the Low Power-Battery Optimized state) are hard-wired within the processor. The ICH3 CPUPERF signal is used to select the processor state, based on ICH3 control logic. The operating bus ratio must be available to the programmer, and is therefore suggested that it be read in a CPU MSR. Also, the processor must return an indication that it is Intel SpeedStep technology enabled, which should be in the form of a status bit in a CPU MSR or in the CPUID register. The ICH3 is not capable of determining whether it is attached to a processor with or without Intel SpeedStep technology. When using a processor without Intel SpeedStep technology, software should not write or read the ICH3 Intel SpeedStep technology registers. # 5.12.10.2 Intel<sup>®</sup> SpeedStep<sup>™</sup> Technology States The ICH3 supports two system-level performance states: low-power mode and high-performance mode. Processor states are defined by valid combinations of core voltage levels and core clock speeds. These processor states can be used to alter the processor and system performance to conform to conditions of power and environment. The low-power mode is used primarily when the system is powered from the battery, with the purpose being to maximize battery life. Mobile system performance is limited by thermal design and battery capacity. To improve thermal capacity, active cooling solutions such as a fan can be used, in addition to a passive cooling solution. The high-performance mode assume that the mobile system is powered from an external AC/DC source. The purpose of this state is to maximize performance subject to thermal constraints. The ICH3 does not implement any restrictions on entry into high-performance mode. It will unconditionally transition into high-performance mode upon software command. ## 5.12.10.3 Voltage Regulator Interface The voltage regulator interface is critical to the Intel SpeedStep technology concept. The power dissipation of the processor is proportional to the internal clock speed and to the square of the core supply voltage. As the internal clock speed of the processor changes, the minimum required core voltage supply level also changes. The interface signals are designed to allow the voltage regulator to change settings without causing a power-on reset. - VRCODE[4:0] is a 5-bit input to the Voltage Regulator. These signals are not outputs from the ICH3, but instead are outputs from an external mux. Future voltage regulators may integrate this mux. - The SSMUXSEL signal is an ICH3 output. It can be used directly can control the external mux that selects the high or low values for VRCODE[4:0] - VRON (aka PWROK from main power supply) is an input to the regulator, and when VRON is asserted the regulator turns on and settles to the output defined by VRCODE[4:0]. VGATE is an input from the regulator indicating that all of the outputs from the regulator are on and within specification. When the system is transitioning between performance states, the voltage regulator output may be required to change. It is not desirable, however, that CPUPWRGOOD becomes deasserted during these transitions. Normally, this would indicate to the system electronics that a power-on reset be performed, which would invalidate the system context. ICH3 prevents this from occurring by maintaining CPUPWRGOOD during the transition. CPUPWRGOOD must also be maintained during an S1 state. # 5.12.11 Event Input Signals and Their Usage The ICH3 has various input signals that trigger specific events. This section describes those signals and how they should be used. #### 5.12.11.1 PWRBTN#-Power Button The ICH3 PWRBTN# signal operates as a "Fixed Power Button" as described in the ACPI specification. PWRBTN# signal has a 16 ms de-bounce on the input. The state transition descriptions are included in the following table. Note that the transitions start as soon as the PWRBTN# is pressed (but after the de-bounce logic), and does not depend on when the Power Button is released. **Table 5-43. Transitions Due to Power Button** | Present<br>State | Event Transition/Action | | Comment | |------------------|-----------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------| | S0/Cx | | | Software will typically initiate a Sleep state. | | S1–S5 | PWRBTN# goes low | Wake Event. Transitions to S0 state. | Standard wakeup | | G3 | PWRBTN# pressed | None | No effect since no power. Not latched nor detected. | | S0-S4 | PWRBTN# held low for at least 4 consecutive seconds | Unconditional transition to S5 state. | No dependence on processor (such as Stop-Grant cycles) or any other subsystem. | #### **Power Button Override Function** If PWRBTN# is observed active for at least 4 consecutive seconds, then the state machine should unconditionally transition to the G2/S5 state, regardless of present state (S0–S4). In this case, the transition to the G2/S5 state should not depend on any particular response from the processor (such as a Stop-Grant cycle), nor any similar dependency from any other subsystem. The PWRBTN# status is readable to check if the button is currently being pressed or has been released. The status is taken after the de-bounce, and is readable via the PWRBTN\_LVL bit. **Note:** The 4-second PWRBTN# assertion should only be used if a system lock-up has occurred. The 4-second timer starts counting when the ICH3 is in a S0 state. If the PWRBTN# signal is asserted and held active when the system is in a suspend state (S1–S5), the assertion will cause a wake event. Once the system has resumed to the S0 state, the 4-second timer will start. #### **Sleep Button** The ACPI specification defines an optional Sleep button. It differs from the power button in that it only is a request to go from S0 to S1–S4 (not S5). Also, in an S5 state, the Power Button can wake the system, but the Sleep Button cannot. Although the ICH3 does not include a specific signal designated as a Sleep Button, one of the GPIO signals can be used to create a "Control Method" Sleep Button. See the ACPI specification for implementation details. # 5.12.11.2 RI#—Ring Indicate The Ring Indicator can cause a wake event (if enabled) from the S1–S5 states. Table 5-44 shows when the wake event is generated or ignored in different states. If in the G0/S0/Cx states, the ICH3 will generate an interrupt based on RI# active, and the interrupt will be set up as a break event. Table 5-44. Transitions Due to RI# Signal | Present State | Event | RI_EN | Event | |---------------|------------|--------|-----------------------| | S0 RI# Active | | Х | Ignored | | S1-S5 | RI# Active | 0<br>1 | Ignored<br>Wake Event | *Note:* Filtering/Debounce on RI# will not be done in ICH3. Can be in modem or external. # 5.12.11.3 PME#—PCI Power Management Event The PME# signal comes from a PCI device to request that the system be restarted. The PME# signal can generate an SMI#, SCI, or optionally a Wake event. The event occurs when the PME# signal goes from high to low. No event is caused when it goes from low to high. In the EHCI controller, there is an internal PME\_B0 bit. This is separate from the external PME# signal and can cause the same effect. #### 5.12.11.4 AGPBUSY# The AGPBUSY# signal is an input from the AGP graphics component to indicate if it is busy. If prior to going to the C3 state the AGPBUSY# signal is active, then the BM\_STS bit will be set. If after going to the C3 state, the AGPBUSY# signal goes back active, the ICH3 will treat this as if one of the PCI REQ# signals went active. This will be treated as a Break event. ## 5.12.12 ALT Access Mode Before entering a low-power state, several registers from powered down parts may need to be saved. In the majority of cases, this is not an issue, as registers have read and write paths. However, several of the ISA compatible registers are either read only or write only. To get data out of write-only registers, and to restore data into read-only registers, the ICH3 implements an ALT access (alternative access) mode. If the ALT access mode is entered and exited after reading the registers of the ICH3 timer (8254), the timer starts counting faster (13.5 ms). The following steps listed below can cause problems: - BIOS enters ALT access mode for reading the ICH3 timer related registers. - BIOS exits ALT access mode. - BIOS continues through the execution of other needed steps and passes control to the OS. After getting control in step #3, if the OS does not reprogram the system timer again the timer ticks may be happening faster than expected. For example DOS and its associated software assume that the system timer is running at 54.6 ms and as a result the timeouts in the software may be happening faster than expected. Operating Systems (e.g., Windows\* 98, Windows\* 2000 and Windows NT\*) reprogram the system timer; hence, will not run into this problem. For some other OSs, such as DOS, the BIOS should restore the timer back to 54.6 ms before passing control to the OS. If the BIOS is entering ALT access mode before entering the suspend state it is not necessary to restore the timer contents after the exit from ALT access mode. # 5.12.12.1 Write Only Registers with Read Paths in ALT Access Mode The registers described in the following table have read paths in ALT access mode. The access number field in the table indicates which register will be returned per access to that port. Table 5-45. Write Only Registers with Read Paths in ALT Access Mode | | Restore Data | | | | | Re | estore Data | |-------------|--------------|--------|-----------------------------------|-------------|-------------|--------|-------------------------------------------------| | I/O<br>Addr | # of<br>Rds | Access | Data | I/O<br>Addr | # of<br>Rds | Access | Data | | 00h | 2 | 1 | DMA Chan 0 base address low byte | | | 1 | Timer Counter 0 status, bits [5:0] | | OON | 2 | 2 | DMA Chan 0 base address high byte | | | 2 | Timer Counter 0 base count low byte | | 01h | 2 | 1 | DMA Chan 0 base count low byte | | | 3 | Timer Counter 0 base count high byte | | 0111 | 2 | 2 | DMA Chan 0 base count high byte | 40h | 7 | 4 | Timer Counter 1 base count low byte | | 02h | 2 | 1 | DMA Chan 1 base address low byte | | | 5 | Timer Counter 1 base count high byte | | 0211 | 2 | 2 | DMA Chan 1 base address high byte | | | 6 | Timer Counter 2 base count low byte | | 03h | 2 | 1 | DMA Chan 1 base count low byte | | | 7 | Timer Counter 2 base count high byte | | 0311 | 2 | 2 | DMA Chan 1 base count high byte | 41h | 1 | | Timer Counter 1 status, bits [5:0] | | 04h | 2 | 1 | DMA Chan 2 base address low byte | 42h | 1 | | Timer Counter 2 status, bits [5:0] | | 0411 | 2 | 2 | DMA Chan 2 base address high byte | 70h | 1 | | Bit 7 = NMI Enable,<br>Bits [6:0] = RTC Address | | 05h | 2 | 1 | DMA Chan 2 base count low byte | C4h | 2 | 1 | DMA Chan 5 base address low byte | | 0311 | 2 | 2 | DMA Chan 2 base count high byte | C411 | C4n 2 | 2 | DMA Chan 5 base address<br>high byte | | 06h | 2 | 1 | DMA Chan 3 base address low byte | C6h | 2 | 1 | DMA Chan 5 base count low byte | | UUII | 06h 2 | 2 | DMA Chan 3 base address high byte | Con | 2 | 2 | DMA Chan 5 base count high byte | | 07h | 2 | 1 | DMA Chan 3 base count low byte | C8h | 2 | 1 | DMA Chan 6 base address low byte | | 0/11 2 | | 2 | DMA Chan 3 base count high byte | Cøn | | 2 | DMA Chan 6 base address high byte | Table 5-45. Write Only Registers with Read Paths in ALT Access Mode (Continued) | | Restore Data | | | | | Re | estore Data | |-------------|--------------|--------|--------------------------------------------|-------------|-------------|--------|---------------------------------------| | I/O<br>Addr | # of<br>Rds | Access | Data | I/O<br>Addr | # of<br>Rds | Access | Data | | | | 1 | DMA Chan 0–3<br>Command <sup>2</sup> | CAh | 2 | 1 | DMA Chan 6 base count low byte | | | | 2 | DMA Chan 0-3 Request | CAII | 2 | 2 | DMA Chan 6 base count high byte | | 08h | 6 | 3 | DMA Chan 0 Mode:<br>Bits(1:0) = "00" | CCh | 2 | 1 | DMA Chan 7 base address low byte | | UOII | 0 | 4 | DMA Chan 1 Mode:<br>Bits(1:0) = "01" | CCII | 2 | 2 | DMA Chan 7 base address high byte | | | | 5 | DMA Chan 2 Mode:<br>Bits(1:0) = "10" | CEh | 2 | 1 | DMA Chan 7 base count low byte | | | | 6 | DMA Chan 3 Mode:<br>Bits(1:0) = "11". | CEII | 2 | 2 | DMA Chan 7 base count high byte | | | | 1 | PIC ICW2 of Master controller | | | 1 | DMA Chan 4–7 Command <sup>2</sup> | | | | 2 | PIC ICW3 of Master controller | D0h | 6 | 2 | DMA Chan 4–7 Request | | | | 3 | PIC ICW4 of Master controller | | | 3 | DMA Chan 4 Mode:<br>Bits(1:0) = "00" | | | | 4 | PIC OCW1 of Master controller <sup>1</sup> | | | 4 | DMA Chan 5 Mode:<br>Bits(1:0) = "01" | | | | 5 | PIC OCW2 of Master controller | | | 5 | DMA Chan 6 Mode:<br>Bits(1:0) = "10" | | 20h | 12 | 6 | PIC OCW3 of Master controller | | | 6 | DMA Chan 7 Mode:<br>Bits(1:0) = "11". | | 2011 | 12 | 7 | PIC ICW2 of Slave controller | | | | | | | | 8 | PIC ICW3 of Slave controller | | | | | | | | 9 | PIC ICW4 of Slave controller | | | | | | | | 10 | PIC OCW1 of Slave controller <sup>1</sup> | | | | | | | | 11 | PIC OCW2 of Slave controller | | | | | | | | 12 | PIC OCW3 of Slave controller | | | | | #### NOTE: - The OCW1 register must be read before entering ALT access mode. Bits 5, 3, 1, and 0 return 0. #### 5.12.12.2 PIC Reserved Bits Many bits within the PIC are reserved, and must have certain values written in order for the PIC to operate properly. Therefore, there is no need to return these values in ALT access mode. When reading PIC registers from 20h and A0h, the reserved bits shall return the values listed in the following table. Table 5-46. PIC Reserved Bits Return Values | PIC Reserved Bits | Value Returned | |-------------------|----------------| | ICW2(2:0) | 000 | | ICW4(7:5) | 000 | | ICW4(3:2) | 00 | | ICW4(0) | 0 | | OCW2(4:3) | 00 | | OCW3(7) | 0 | | OCW3(5) | Reflects bit 6 | | OCW3(4:3) | 01 | ## 5.12.12.3 Read Only Registers with Write Paths in ALT Access Mode The registers described in Table 5-47 have write paths to them in ALT access mode. Software will restore these values after returning from a powered down state. These registers must be handled special by software. When in normal mode, writing to the base address/count register also writes to the current address/count register. Therefore, the base address/count must be written first, then the part is put into ALT access mode and the current address/count register is written. Table 5-47. Register Write Accesses in ALT Access Mode | I/O Address | Register Write Value | |-------------|---------------------------------------| | 08h | DMA Status Register for channels 0-3. | | D0h | DMA Status Register for channels 4–7. | # 5.12.13 System Power Supplies, Planes, and Signals #### 5.12.13.1 Power Plane Control with SLP\_S3# and SLP\_S5# The SLP\_S3# output signal can be used to cut power to the system core supply, since it will only go active for the STR state (typically mapped to ACPI S3). Power must be maintained to the ICH3 Resume Well, and to any other circuits that need to generate Wake signals from the STR state. Cutting power to the core may be done via the power supply, or by external FETs to the motherboard. The SLP\_S5# output signal can be used to cut power to the system core supply, as well as power to the system memory, since the context of the system is saved on the disk. Cutting power to the memory may be done via the power supply, or by external FETs to the motherboard. #### 5.12.13.2 SLP\_S1# Signal SLP\_S1#output signal will typically be connected to the clock synthesizer's PWRDWN# input in order to stop the clock synthesizer's PLL. Alternative implementations may use this signal to cut power to non-critical subsystems while in the S1 state. # **5.12.13.3 PWROK Signal** The PWROK input should go active based on the core supply voltages becoming valid. PWROK should go active no sooner than 10 ms after Vcc3\_3 and Vcc1\_8 have reached their nominal values. #### Notes: - 1. Traditional designs have a reset button logically ANDs with the PWROK signal from the power supply and the processor's voltage regulator module. If this is done with the ICH3, the PWROK\_FLR bit will be set. The ICH3 treats this internally as if the RSMRST# signal had gone active. However, it is not treated as a full power failure. If PWROK goes inactive and then active (but RSMRST# stays high), then the ICH3 will reboot (regardless of the state of the AFTERG3 bit). If the RSMRST# signal also goes low before PWROK goes high, then this is a full power failure, and the reboot policy is controlled by the AFTERG3 bit. - 2. PWROK and RSMRST# are sampled using the RTC clock. Therefore, low times that are less than one RTC clock period may not be detected by the ICH3 # 5.12.13.4 VRMPWRGD Signal This signal is connected to the processor's VRM and is internally ANDed with the PWROK signal that comes from the system power supply. This is needed for Intel SpeedStep technology support. ## 5.12.13.5 BATLOW#—Battery Low The BATLOW# input can inhibit waking from a sleep state if there is not sufficient power. It will also cause an SMI# if the system is already in an S0 state. # 5.12.13.6 Controlling Leakage and Power Consumption During Low-Power States To control leakage in the system, various signals will tri-state or go low during some low-power states. #### General principles - All signals going to powered down planes (either internally or externally) must be either tristated or driven low. - Signals with pull-up resistors should not be low during low-power states. This is to avoid the power consumed in the pull-up resistor. - Buses should be halted (and held) in a known state to avoid a floating input (perhaps to some other device). Floating inputs can cause extra power consumption. Based on the above principles, the following measures are taken: During S3 (STR), all signals attached to powered down planes will be tri-stated or driven low. # 5.12.14 Clock Generators The clock generator is expected to provide the frequencies shown in Table 5-48. Table 5-48. Intel® ICH3 Clock Inputs | Clock<br>Domain | Frequency | Source | Usage | |-----------------|------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK66 | 66 MHz | Main Clock<br>Generator | Should be running in all Cx states. Stopped in S1 based on SLP_S1# assertion in mobile configurations. Stopped in S3 ~ S5 based on SLP_S3# assertion. | | PCICLK | 33 MHz | Main Clock<br>Generator | Free-running (not affected by STP_PCI# PCI Clock to ICH3. This is not the system PCI clock. This clock must keep running in S0 while the system PCI clock may stop based on CLKRUN# protocol. This clock is stopped in S1 based on SLP_S1# assertion. Stopped in S3 ~ S5 based on SLP_S3# assertion. | | CLK48 | 48 MHz | Main Clock<br>Generator | Used by USB Controllers. This clock is stopped in S1 based on SLP_S1# assertion in mobile. Stopped in S3 ~ S5 based on SLP_S3# assertion. | | CLK14 | 14.318 MHz | Main Clock<br>Generator | Used by ACPI timers. This clock is stopped in S1 based on SLP_S1# assertion. Stopped in S3 ~ S5 based on SLP_S3# assertion. | | AC_BIT_CLK | 12.288 MHz | AC '97<br>Codec | AC '97 Link. Control policy is determined by the clock source. | | APICCLK | 16.67 MHz<br>or 33 MHz | Main Clock<br>Generator | Used for ICH3-processor interrupt messages. Should be running in C0, C1 and C2. Stopped in C3 based on STP_CPU# assertion. Stopped in S1 based on SLP_S1# assertion. Stopped in S3 ~ S5 based on SLP_S3# assertion. | | LAN_CLK | 0.8 to 50<br>MHz | LAN<br>Connect | LAN Connect link. Control policy is determined by the clock source. | # 5.12.14.1 Clock Control Signals from Intel® ICH3 to Clock Synthesizer The clock generator is assumed to have direct connect from the following ICH3 signals: • STP\_CPU# Stops processor clocks in C3 state • STP\_PCI# Stops system PCI clocks (not the ICH3 free-running 33 MHz clock) due to CLKRUN# protocol • SLP\_S1# Stops all clocks in S1 # 5.12.15 Legacy Power Management Theory of Operation Instead of relying on ACPI software, legacy power management uses BIOS and various hardware mechanisms. ICH3 has a greatly simplified method for legacy power management compared with previous generations, such as the PIIX4. The scheme relies on the concept of detecting when individual subsystems are idle, detecting when the whole system is idle, and detecting when accesses are attempted to idle subsystems. However, the OS is assumed to be at least APM enabled. Without APM calls, there is no quick way to know when the system is idle between keystrokes. The ICH3 does not support the burst modes found in previous components (e.g., the PIIX4). ## **Mobile APM Power Management** In mobile systems, there are additional requirements associated with device power management. To handle this, the ICH3 has specific SMI# traps available. The following algorithm is used: - 1. The periodic SMI# timer checks if a device is idle for the require time. If so, it puts to the device into a low-power states and sets the associated SMI# trap. - 2. When software (not the SMI# handler) attempts to access the device, a trap occurs (the cycle doesn't really go to the device and an SMI# is generated). - 3. The SMI# handler turns on the device and turns off the trap The SMI# handler exits with an I/O restart. This allows the original software to continue. # 5.13 System Management (D31:F0) The ICH3 provides various functions to make a system easier to manage and to lower the Total Cost of Ownership (TCO) of the system. Features and functions can be augmented via external A/D converters and GPIO, as well as an external microcontroller. The following features and functions are supported by the ICH3: - Processor present detection. - Detects if processor fails to fetch the first instruction after reset. - Various Error detection (such as ECC Errors) Indicated by Host Controller - Can generate SMI#, SCI, SERR, NMI, or TCO interrupt - Intruder Detect input - Can generate TCO interrupt or SMI# when the system cover is removed. - INTRUDER# allowed to go active in any power state, including G3. - Detection of bad FWH programming - Detects if data on first read is FFh (indicates unprogrammed FWH) - Ability to hide a PCI device - Allows software to hide a PCI device in terms of configuration space through the use of a device hide register (See Section 8.1.26). **Note:** Voltage ID from the processor can be read via GPI signals. # 5.13.1 Theory of Operation The System Management functions are designed to allow the system to diagnose failing subsystems. The intent of this logic is that some of the system management functionality be provided without the aid of an external microcontroller. # 5.13.1.1 Detecting a System Lockup When the processor is reset, it is expected to fetch its first instruction. If the processor fails to fetch the first instruction after reset, the TCO timer will timeout twice and the ICH3 will assert PCIRST#. # 5.13.1.2 Handling an Intruder The ICH3 has an input signal, INTRUDER#, that can be attached to a switch that is activated by the system's case being open. This input has a 2 RTC clock debounce. If INTRUDER# goes active (after the debouncer), this will set the INTRD\_DET bit in the TCO\_STS register. The INTRD\_SEL bits in the TCO\_CNT register can enable the ICH3 to cause an SMI# or interrupt. The BIOS or interrupt handler can then cause a transition to the S5 state by writing to the SLP\_EN bit. The software can also directly read the status of the INTRUDER# signal (high or low) by clearing and then reading the INTRD\_DET bit. This allows the signal to be used as a GPI if the intruder function is not required. **Note:** The INTRD\_DET bit resides in the ICH3's RTC well, and is set and cleared synchronously with the RTC clock. Thus, when software attempts to clear INTRD\_DET (by writing a "1" to the bit location) there may be as much as 2 RTC clocks (about 65 μs) delay before the bit is actually cleared. Also, the INTRUDER# signal should be asserted for a minimum of 1 ms in order to guarantee that the INTRD\_DET bit will be set. **Note:** If the INTRUDER# signal is still active when software attempts to clear the INTRD\_DET bit, the bit will remain set and the SMI will be generated again immediately. The SMI handler can clear the INTRD\_SEL bits to avoid further SMIs. However, if the INTRUDER# signal goes inactive and then active again, there will not be further SMIs, since the INTRD\_SEL bits would select that no SMI# be generated. # 5.13.1.3 Detecting Improper FWH Programming The ICH3 can detect the case where the FWH is not programmed. This will result in the first instruction fetched to have a value of FFh. If this occurs, the ICH3 will set the BAD\_BIOS bit, which can then be reported via the Heartbeat and Event reporting using an external, Alert on LAN enabled LAN Controller (See Section 5.13.2). ## 5.13.1.4 Handling an ECC Error or Other Memory Error The Host Controller provides a message to indicate that it would like to cause an SMI#, SCI, SERR#, or NMI. The software must check the Host Controller as to the exact cause of the error. ## 5.13.2 Alert on LAN\* The ICH3 integrated LAN controller supports Alert on LAN functionality when used with the 82562EM Platform LAN Connect component. This allows the integrated LAN controller to report messages to a network management console without the aid of the system processor. This is crucial in cases where the processor is malfunctioning or cannot function due to being in a low-power state. The ICH3 also features an independent, dedicated SMBus interface, referred to as the SMLINK interface that can be used with an external Alert on LAN (or Alert on LAN 2\*) enabled LAN Controller. This separate interface is required, since devices on the system SMBus will be powered down during some low power states. The basic scheme is for the ICH3 integrated LAN Controller to send a prepared Ethernet message to a network management console. The prepared message is stored in the non-volatile EEPROM that is connected to the ICH3. Messages will be sent by the LAN Controller either because a specific event has occurred, or they will be sent periodically (also known as a heartbeat). The event and heartbeat messages will have the exact same format. The event messages will be sent based on events occurring. The heartbeat messages will be sent every 30 to 32 seconds. Whenever an event occurs the ICH3 will send a new message and increment the SEQ[3:0] field. For heartbeat messages the sequence number will not increment. The following rules/steps apply if the system is in a G0 state and the policy is for the ICH3 **to reboot** the system after a hardware lockup: - 1. Upon detecting the lockup the SECOND\_TO\_STS bit will be set. The ICH3 may send up to 1 Event message to the D110. The ICH3 will then attempt to reboot the processor. - 2. If the reboot at step 1 is successful then the BIOS should clear the SECOND\_TO\_STS bit. This will prevent any further Heartbeats from being sent. The BIOS may then perform addition recovery/boot steps. (See note 2). - 3. If the reboot attempt in step 1 is not successful, then the timer will timeout a third time. At this point the system has locked up and was unsuccessful in rebooting. The ICH3 will not attempt to automatically reboot again. The ICH3 will start sending a message every heartbeat period (30–32 seconds). The heartbeats will continue until some external intervention occurs (reset, power failure, etc.). - 4. After step 3 (unsuccessful reboot after third timeout), if the user does a Power Button Override, the system will go to an S5 state. The ICH3 will continue sending the messages every heartbeat period. - 5. After step 4 (power button override after unsuccessful reboot) if the user presses the Power Button again, the system should wake to an S0 state and the processor should start executing the BIOS. - 6. If step 5 (power button press) is successful in waking the system, the ICH3 will continue sending messages every heartbeat period until the BIOS clears the SECOND\_TO\_STS bit. (See note 2). - 7. If step 5 (power button press) is unsuccessful in waking the system, the ICH3 will continue sending a message every heartbeat period. The ICH3 will not attempt to automatically reboot again. The ICH3 will start sending a message every heartbeat period (30–32 seconds). The heartbeats will continue until some external intervention occurs (reset, power failure, etc.). (See note 3). - 8. After step 3 (unsuccessful reboot after third timeout), if a reset is attempted (using a button that pulses PWROK low or via the message on the SMBus slave I/F), the ICH3 will attempt to reset the system. - After step 8 (reset attempt) if the reset is successful, then the BIOS will be run. The ICH3 will continue sending a message every heartbeat period until the BIOS clears the SECOND TO STS bit. (See note 2) - 10. After step 8 (reset attempt), if the reset is unsuccessful, then the ICH3 will continue sending a message every heartbeat period. The ICH3 will not attempt to reboot the system again without external intervention. (See note 3). The following rules/steps apply if the system is in a G0 state and the policy is for the ICH3 to **not reboot** the system after a hardware lockup. - 1. Upon detecting the lockup the SECOND\_TO\_STS bit will be set. The ICH3 will send a message with the Watchdog (WD) Event status bit set (and any other bits that must also be set). This message will be sent as soon as the lockup is detected, and will be sent with the next (incremented) sequence number. - 2. After step 1, the ICH3 will send a message every heartbeat period until some external intervention occurs. - 3. Rules/steps 4–10 apply if no user intervention (resets, power button presses, SMBus reset messages) occur after a third timeout of the watchdog timer. If the intervention occurs before the third timeout, then jump to rule/step11. - 4. After step 3 (third timeout), if the user does a Power Button Override, the system will go to an S5 state. The ICH3 will continue sending heartbeats at this point. - 5. After step 4 (power button override), if the user presses the power button again, the system should wake to an S0 state and the processor should start executing the BIOS. - 6. If step 5 (power button press) is successful in waking the system, the ICH3 will continue sending heartbeats until the BIOS clears the SECOND\_TO\_STS bit. (See note 2) - 7. If step 5 (power button press) is unsuccessful in waking the system, the ICH3 will continue sending heartbeats. The ICH3 will not attempt to reboot the system again until some external intervention occurs (reset, power failure, etc.). (See note 3) - 8. After step 3 (third timeout), if a reset is attempted (using a button that pulses PWROK low or via the message on the SMBus slave I/F), the ICH3 will attempt to reset the system. - 9. If step 8 (reset attempt) is successful, then the BIOS will be run. The ICH3 will continue sending heartbeats until the BIOS clears the SECOND TO STS bit. (See note 2) - 10. If step 8 (reset attempt), is unsuccessful, then the ICH3 will continue sending heartbeats. The ICH3 will not attempt to reboot the system again without external intervention. Note: A system that has locked up and can't be restarted with power button press is probably very broken (bad power supply, short circuit on some bus, etc.) - 11. This and the following rules/steps apply if the user intervention (power button press, reset, SMBus message, etc.) occur prior to the third timeout of the watchdog timer. - 12. After step 1 (second timeout), if the user does a Power Button Override, the system will go to an S5 state. The ICH3 will continue sending heartbeats at this point. - 13. After step 12 (power button override), if the user presses the power button again, the system should wake to an S0 state and the processor should start executing the BIOS. - 14. If step 13 (power button press) is successful in waking the system, the ICH3 will continue sending heartbeats until the BIOS clears the SECOND\_TO\_STS bit. (See note 2) - 15. If step 13 (power button press) is unsuccessful in waking the system, the ICH3 will continue sending heartbeats. The ICH3 will not attempt to reboot the system again until some external intervention occurs (reset, power failure, etc.). (See note 3) - 16. After step 1 (second timeout), if a reset is attempted (using a button that pulses PWROK low or via the message on the SMBus slave I/F), the ICH3 will attempt to reset the system. - 17. If step 16 (reset attempt) is successful, then the BIOS will be run. The ICH3 will continue sending heartbeats until the BIOS clears the SECOND\_TO\_STS bit. (See note 2) - 18. If step 16 (reset attempt), is unsuccessful, then the ICH3 will continue sending heartbeats. The ICH3 will not attempt to reboot the system again without external intervention. (See note 3). If the system is in a G1 (S1–S4) state the ICH3 will send a heartbeat message every 30–32 seconds. If an event occurs prior to the system being shutdown, the ICH3 will immediately send an event message with the next incremented sequence number. After the event message the ICH3 will resume sending heartbeat messages. #### Notes: 1. Normally, the ICH3 will not send heartbeat messages while in the G0 state (except in the case of a lockup). However, if a hardware event (or heartbeat) occurs just as the system is transitioning into a G0 state, the hardware will continue to send the message even though the system will be in a G0 state (and the status bits may indicate this). When used with an external Alert on LAN enabled LAN controller, the ICH3 will send these messages via the SMLINK signals. When sending messages via these signals, the ICH3 will abide by the SMBus rules associated with collision detection. It will delay starting a message until the bus is idle, and will detect collisions. If a collision is detected the ICH3 will wait until the bus is idle, and try again. - 2. **WARNING:** It is important the BIOS clears the SECOND\_TO\_STS bit, as the alerts will interfere with the LAN device driver from working properly. The alerts reset part of the D110 and would prevent an OS's device driver from sending or receiving some messages. - 3. A system that has locked up and can't be restarted with power button press is assumed to have broken hardware (bad power supply, short circuit on some bus, etc.), and is beyond ICH3's recovery mechanisms. - 4. A spurious alert could occur in the following sequence: - The processor has initiated an alert using the SEND NOW bit - During the alert, the THRM#, INTRUDER# or GPI[11] changes state - The system then goes to a non-S0 state. Once the system transitions to the non-S0 state, it may send a single alert with an incremental SEQUENCE number. - 5. An inaccurate alert message can be generated in the following scenario - The system successfully boots after a second watchdog Timeout occurs. - PWROK goes low (typically due to a reset button press) or a power button override occurs (before the SECOND TO STS bit is cleared). - An alert message indicating that the processor is missing or locked up is generated with a new sequence number. Table 5-49 shows the data included in the Alert on LAN messages. # Table 5-49. Alert on LAN\* Message Data | Field | Comment | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cover Tamper Status | 1 = This bit will be set if the intruder detect bit is set (INTRD_DET). | | Temp Event Status | 1 = This bit will be set if the ICH3 THERM# input signal is asserted. | | CPU Missing Event Status | 1 = This bit will be set if the processor failed to fetch the first instruction. | | TCO Timer Event Status | 1 = This bit is set when the TCO timer expires. | | Software Event Status | 1 = This bit is set when software writes a 1 to the SEND_NOW bit. | | Unprogrammed FWH Event Status | 1 = First BIOS fetch returned a value of FFh, indicating that the FWH has not yet been programmed (still erased). | | GPIO Status | 1 = This bit is set when GPIO[11] signal is high. 0 = This bit is cleared when GPIO[11] signal is low. An event message is triggered on an transition of GPIO[11]. | | SEQ[3:0] | This is a sequence number. It will initially be 0, and will increment each time the ICH3 sends a new message. Upon reaching 1111, then the sequence number will roll over to 0000. MSB (SEQ3) sent first. | | System Power State | 00 = G0, 01 = G1, 10 = G2, 11 = Pre-Boot. MSB sent first | | MESSAGE1 | Will be the same as the MESSAGE1 register. MSB sent first. | | MESSAGE2 | Will be the same as the MESSAGE2 register. MSB sent first. | | WDSTATUS | Will be the same as the WDSTATUS register. MSB sent first. | # 5.14 General Purpose I/O # 5.14.1 **GPIO Mapping** Table 5-50. GPIO(s) Mapping | Name/<br>Muxed<br>Function | Usage | Muxed | I/O | Pwr Plan | Tolerant | Wake<br>Event<br>Support | Wake<br>from<br>State | After<br>RSMRST# | After PCIRST# | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|----------|----------|--------------------------|-----------------------|------------------|---------------| | GPI[0] /<br>REQ[A]# | REQ[A] for PC/<br>PCI header | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[1] /<br>REQ[B]#/<br>REQ[5]# | REQ[5]# for 6th<br>PCI device | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[2] /<br>PIRQE# | PIRQ[E] will be<br>routed internally<br>when this pin is<br>used as GPIO[x] | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[3] /<br>PIRQF# | PIRQ[F] will be<br>routed internally<br>when this pin is<br>used as GPIO[x] | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[4] /<br>PIRQG# | PIRQ[G] will be<br>routed internally<br>when this pin is<br>used as GPIO[x] | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[5] /<br>PIRQH# | PIRQ[H] will be<br>routed internally<br>when this pin is<br>used as GPIO[x] | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | AGPBUSY# | This pin will be determined by DT/Mobile configuration. In Mobile configuration, it is connected to AGPBUSY# signal of (GMCH). | Yes | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | [2] | | GPI[7] | If this pin is<br>unused, then it<br>should not matter<br>which level is<br>considered active.<br>An external pull up<br>or down resister is<br>required. | No | I | Core | 5.0 V | Wake /<br>SMI# / SCI | S1 | | _ | | GPI[8] | If this pin is<br>unused, then it<br>should not matter<br>which level is<br>considered active.<br>An external pull<br>up/down resister is<br>required. | No | I | Resume | 3.3 V | Wake /<br>SMI# / SCI | S1–S5 | High | _ | Table 5-50. GPIO(s) Mapping (Continued) | Name/<br>Muxed<br>Function | Usage | Muxed | I/O | Pwr Plan | Tolerant | Wake<br>Event<br>Support | Wake<br>from<br>State | After<br>RSMRST# | After<br>PCIRST# | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------|----------|--------------------------|-----------------------|-------------------|--------------------| | GPI[11] /<br>SMBALERT# | In heartbeat mode (G1 or hung-G0), this pin will trigger an event (detected via a transition) and send out the alert message, regardless it is programmed as GPIO or not. | Yes | I | Resume | 3.3 V | Wake /<br>SMI# / SCI | S1-S5 | High | _ | | GPI[12] | | No | I | Resume | 3.3 V | Wake /<br>SMI# / SCI | S1-S5 | Defined | _ | | GPI[13] | | No | I | Resume | 3.3 V | Wake /<br>SMI# / SCI | S1–S5 | Defined | _ | | GPO[16] /<br>GNT[A]# | GNT[A] for PC/<br>PCI header | Yes | 0 | Core | 5.0 V | _ | _ | High <sup>2</sup> | High <sup>2</sup> | | GPO[17] /<br>GNT[B]# /<br>GNT[5]# | GNT[5]# for 6th<br>PCI device | Yes | 0 | Core | 5.0 V | _ | _ | High <sup>2</sup> | High <sup>2</sup> | | STP_PCI# | | Yes | 0 | Core | 5.0 V | _ | _ | High | Blink <sup>1</sup> | | SLP_S1# | | Yes | 0 | Core | 5.0 V | _ | _ | High | High | | STP_CPU# | | Yes | 0 | Core | 5.0 V | _ | _ | High | High | | GPO[21] /<br>C3_STAT# | (M) uses as C3_STAT# to indicate a C3 transition. (D) uses as NOGO signal to prevent the subtractive decode cycle. | Yes | 0 | Core | 5.0 V | _ | - | High | High | | CPUPREF# | | Yes | OD | Core | 5.0 V | _ | _ | High-Z | High-Z | | SSMUXSEL | | Yes | 0 | Core | 5.0 V | _ | _ | Low | Low | | CLKRUN# | | Yes | I/[O] | Resume | 3.3 V | _ | _ | High | Low | | GPIO[25] | | No | I/[O] | Resume | 3.3 V | _ | _ | High | High | | GPIO[27] | | No | I/[O] | Resume | 3.3 V | _ | _ | High | High-Z<br>High | | GPIO[28] | | No | I/[O] | Resume | 3.3 V | _ | _ | High | High-Z<br>High | | GPIO[32] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[33] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[34] | | Yes | I/[O] | Core | 3.3 V | _ | | [2] | High | | GPIO[35] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[36] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[37] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[38] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | Table 5-50. GPIO(s) Mapping (Continued) | Name/<br>Muxed<br>Function | Usage | Muxed | I/O | Pwr Plan | Tolerant | Wake<br>Event<br>Support | Wake<br>from<br>State | After<br>RSMRST# | After<br>PCIRST# | |----------------------------|-------------------|-------|-------|----------|----------|--------------------------|-----------------------|------------------|------------------| | GPIO[39] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[40] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[41] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[42] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[43] | | Yes | I/[O] | Core | 3.3 V | _ | _ | [2] | High | | GPIO[9] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[10] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[14] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[15] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[26] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[29] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[30] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[31] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[44] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[45] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[46] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | | GPIO[47] | (not implemented) | _ | _ | _ | _ | _ | _ | _ | _ | #### NOTE: - 1. [x] = default - After a reset, all multiplexed GPIOs on the core and resume wells are configured as their native function rather than as a GPIO - 3. A= Amber color LED, G= Green color LED - Both off: USB disconnected, disable or not configured - Amber Only: Error condition - Green Only: Fully operational - Amber Blinking, Green Off: Software attention #### 5.14.2 Power Wells Some GPIOs exist in the resume power plane. Care must be taken to make sure GPIO signals are not driven high into powered-down planes. Some ICH3 GPIOs may be connected to pins on devices that exist in the core well. If these GPIOs are outputs, there is a danger that a loss of core power (PWROK low) or a Power Button Override event will result in the ICH3 driving a pin to a logic "1" to another device that is powered down. # 5.14.3 SMI# and SCI Routing The routing bits for GPIO[0:15] allow an input to be routed to SMI# or SCI, or neither. Note that a bit can be routed to either an SMI# or an SCI, but not both. # 5.14.4 Power Wells GPIO[1:15] have "sticky" bits on the input. Refer to the GPE1\_STS register. As long as the signal goes active for at least 2 clocks, the ICH3 will keep the sticky status bit active. The active level can be selected in the GP\_LVL register. If the system is in an S0 or an S1-D state, the GPI inputs are sampled at 33 MHz, so the signal only needs to be active for about 60 ns to be latched. In the S1-M or S3–S5 states, the GPI inputs are sampled at 32.768 kHz, and thus must be active for at least 61 microseconds to be latched. If the input signal is still active when the latch is cleared, it will again be set. Another edge trigger is not required. This makes these signals "level" triggered inputs. # **5.15 IDE Controller (D31:F1)** The ICH3 IDE controller features two sets of interface signals (Primary and Secondary) that can be independently enabled, tri-stated or driven low. The ICH3 IDE controller supports both legacy mode and native mode IDE interface. In native mode, the IDE controller is a fully PCI compliant software interface and does not use any legacy I/O or interrupt resources. The IDE interfaces of the ICH3 can support several types of data transfers: - **Programmed I/O (PIO):** Processor is in control of the data transfer. - Intel 8237 style DMA: DMA protocol that resembles the DMA on the ISA bus, although it does not use the 8237 in the ICH3. This protocol off loads the processor from moving data. This allows higher transfer rate of up to 16 MB/s. - **Ultra ATA/33:** DMA protocol that redefines signals on the IDE cable to allow both host and target throttling of data and transfer rates of up to 33 MB/s. - Ultra ATA/66: DMA protocol that redefines signals on the IDE cable to allow both host and target throttling of data and transfer rates of up to 66 MB/s. - Ultra ATA/100: DMA protocol that redefines signals on the IDE cable to allow both host and target throttling of data and transfer rates of up to 100 MB/s. ## 5.15.1 PIO Transfers The ICH3 IDE controller includes both compatible and fast timing modes. The fast timing modes can be enabled only for the IDE data ports. All other transactions to the IDE registers are run in single transaction mode with compatible timings. Up to 2 IDE devices may be attached per IDE connector (drive 0 and drive 1). The IDETIM and SIDETIM registers permit different timing modes to be programmed for drive 0 and drive 1 of the same connector. The Ultra ATA/33/66/100 synchronous DMA timing modes can also be applied to each drive by programming the IDE I/O configuration register and the synchronous DMA control and timing registers. When a drive is enabled for synchronous DMA mode operation, the DMA transfers are executed with the synchronous DMA timings. The PIO transfers are executed using compatible timings or fast timings if also enabled. #### 5.15.1.1 IDE Port Decode The command and control block registers are accessed differently depending on the decode mode, which is selected by the programming interface configuration register (Offset 09h). **Note:** The primary and secondary channels are controlled by separate bits, allowing one to be in native mode and the other in legacy mode simultaneously. # 5.15.1.2 IDE Legacy Mode and Native Mode The ICH3 IDE controller supports both legacy mode and PCI native mode. In legacy mode, the command and control block registers are accessible at fixed I/O addresses. While in legacy mode, the ICH3 will not decode any of the native mode ranges. Likewise, in native mode the ICH3 will not decode any of the legacy mode ranges The IDE I/O ports involved in PIO transfers are decoded by the ICH3 to the IDE interface when D31:F1 I/O space is enabled and IDE decode is enabled through the IDE\_TIMx registers. The IDE registers are implemented in the drive itself. An access to the IDE registers results in the assertion of the appropriate IDE chip select for the register, and the IDE command strobes (PDIOR#/SDIOW#). There are two I/O ranges for each IDE cable: the Command Block, which corresponds to the PCS1#/SCS1# chip select, and the Control Block, which corresponds to the PCS3#/SCS3# chip select. The Command Block is an 8-byte range, while the control block is a 4-byte range. - Command Block Offset: 01F0h for Primary, 0170h for Secondary - Control Block Offset: 03F4h for Primary, 0374h for Secondary Table 5-51 and Table 5-52 specify the registers as they affect the ICH3 hardware definition. *Note:* The data register (I/O Offset 00h) should be accessed using 16-bit or 32-bit I/O instructions. All other registers should be accessed using 8-bit I/O instructions. Table 5-51. IDE Legacy I/O Ports: Command Block Registers (CS1x# Chip Select) | I/O Offset | Register Function (Read) | Register Function (Write) | |------------|--------------------------|---------------------------| | 00h | Data | Data | | 01h | Error | Features | | 02h | Sector Count | Sector Count | | 03h | Sector Number | Sector Number | | 04h | Cylinder Low | Cylinder Low | | 05h | Cylinder High | Cylinder High | | 06h | Drive | Head | | 07h | Status | Command | Table 5-52. IDE Legacy I/O Ports: Control Block Registers (CS3x# Chip Select) | I/O Offset | Register Function (Read) | Register Function (Write) | |------------|-----------------------------------|-----------------------------------| | 00h | Reserved | Reserved | | 01h | Reserved | Reserved | | 02h | Alt Status | Device control | | 03h | Forward to LPC-Not claimed by IDE | Forward to LPC-Not claimed by IDE | NOTE: For accesses to the alt status register in the Control Block, the ICH3 must always force the upper address bit (PDA[2] or SDA[2]) to 1 in order to guarantee proper native mode decode by the IDE device. Unlike the legacy mode fixed address location, the native mode address for this register may contain a 0 in address bit 2 when it is received by the ICH3 In native mode, the ICH3 will not decode the legacy ranges. The same offsets are used as in Table 5-51 and Table 5-52 above. However, the base addresses are selected using the PCI BARs, rather than fixed I/O locations. # 5.15.1.3 PIO IDE Timing Modes IDE data port transaction latency consists of startup latency, cycle latency, and shutdown latency. Startup latency is incurred when a PCI master cycle targeting the IDE data port is decoded and the DA[2:0] and CSxx# lines are not set up. Startup latency provides the setup time for the DA[2:0] and CSxx# lines prior to assertion of the read and write strobes (DIOR# and DIOW#). Cycle latency consists of the I/O command strobe assertion length and recovery time. Recovery time is provided so that transactions may occur back-to-back on the IDE interface (without incurring startup and shutdown latency) without violating minimum cycle periods for the IDE interface. The command strobe assertion width for the enhanced timing mode is selected by the IDE\_TIM register and may be set to 2, 3, 4, or 5 PCI clocks. The recovery time is selected by the IDE\_TIM register and may be set to 1, 2, 3, or 4 PCI clocks. If IORDY is asserted when the initial sample point is reached, no wait-states are added to the command strobe assertion length. If IORDY is negated when the initial sample point is reached, additional wait-states are added. Since the rising edge of IORDY must be synchronized, at least two additional PCI clocks are added. Shutdown latency is incurred after outstanding scheduled IDE data port transactions (either a non-empty write post buffer or an outstanding read prefetch cycles) have completed and before other transactions can proceed. It provides hold time on the DA[2:0] and CSxx# lines with respect to the read and write strobes (DIOR# and DIOW#). Shutdown latency is 2 PCI clocks in duration. The IDE timings for various transaction types are shown in Table 5-53. Note that bit 2 (16-bit I/O recovery enable) of the ISA I/O recovery timer register does not add wait-states to IDE data port read accesses when any of the fast timing modes are enabled. **Table 5-53. IDE Transaction Timings (PCI Clocks)** | IDE Transaction Type | Startup<br>Latency | IORDY Sample<br>Point (ISP) | Recovery Time<br>(RCT) | Shutdown<br>Latency | |--------------------------|--------------------|-----------------------------|------------------------|---------------------| | Non-Data Port Compatible | 4 | 11 | 22 | 2 | | Data Port Compatible | 3 | 6 | 14 | 2 | | Fast Timing Mode | 2 | 2–5 | 1–4 | 2 | # 5.15.1.4 IORDY Masking The IORDY signal can be ignored and assumed asserted at the first IORDY Sample Point (ISP) on a drive by drive basis via the IDETIM Register. ## 5.15.1.5 PIO 32-Bit IDE Data Port Accesses A 32-bit PCI transaction run to the IDE data address (01F0h primary, 0170h secondary) results in two back-to-back 16-bit transactions to the IDE data port. The 32-bit data port feature is enabled for all timings, not just enhanced timing. For compatible timings, a shutdown and startup latency is incurred between the two 16-bit halves of the IDE transaction. This guarantees that the chip selects will be deasserted for at least 2 PCI clocks between the two cycles. # 5.15.1.6 PIO IDE Data Port Prefetching and Posting The ICH3 can be programmed via the IDETIM registers to allow data to be posted to and prefetched from the IDE data ports. Data pre fetching is initiated when a data port read occurs. The read prefetch eliminates latency to the IDE data ports and allows them to be performed back to back for the highest possible PIO data transfer rates. The first data port read of a sector is called the demand read. Subsequent data port reads from the sector are called prefetch reads. The demand read and all prefetch reads much be of the same size (16 or 32 bits). Data posting is performed for writes to the IDE data ports. The transaction is completed on the PCI bus after the data is received by the ICH3. The ICH3 will then run the IDE cycle to transfer the data to the drive. If the ICH3 write buffer is non-empty and an unrelated (non-data or opposite channel) IDE transaction occurs, that transaction will be stalled until all current data in the write buffer is transferred to the drive. # 5.15.2 Bus Master Function The ICH3 can act as a PCI Bus master on behalf of an IDE slave device. Two PCI Bus master channels are provided, one channel for each IDE connector (primary and secondary). By performing the IDE data transfer as a PCI Bus master, the ICH3 off-loads the processor and improves system performance in multitasking environments. Both devices attached to a connector can be programmed for bus master transfers, but only one device per connector can be active at a time. # 5.15.2.1 Physical Region Descriptor Format The physical memory region to be transferred is described by a Physical Region Descriptor (PRD). The PRDs are stored sequentially in a Descriptor Table in memory. The data transfer proceeds until all regions described by the PRDs in the table have been transferred. Note that the ICH3 bus master IDE function does not support memory regions or Descriptor tables located on ISA. Descriptor Tables must not cross a 64-KB boundary. Each PRD entry in the table is 8 bytes in length. The first 4 bytes specify the byte address of a physical memory region. This memory region must be dword-aligned and must not cross a 64-KB boundary. The next two bytes specify the size or transfer count of the region in bytes (64-KB limit per region). A value of zero in these two bytes indicates 64 KB (thus the minimum transfer count is 1). If bit 7 (EOT) of the last byte is a 1, it indicates that this is the final PRD in the Descriptor table. Bus master operation terminates when the last descriptor has been retired. When the Bus Master IDE controller is reading data from the memory regions, bit 1 of the Base Address is masked and byte enables are asserted for all read transfers. When writing data, bit 1 of the Base Address is not masked and if set, will cause the lower WORD byte enables to be deasserted for the first dword transfer. The write to PCI will typically consist of a 32-byte cache line. If valid data ends prior to end of the cache line, the byte enables will be deasserted for invalid data. The total sum of the byte counts in every PRD of the descriptor table must be equal to or greater than the size of the disk transfer request. If greater than the disk transfer request, the driver must terminate the bus master transaction (by setting bit 0 in the bus master IDE command register to 0) when the drive issues an interrupt to signal transfer completion. Byte 3 Byte 2 Byte 1 Byte 0 Memory Region Physical Base Address [31:1] 0 EOT Reserved Byte Count [15:1] 0 Figure 5-15. Physical Region Descriptor Table Entry A single line buffer exists for the ICH3 Bus master IDE interface. This buffer is not shared with any other function. The buffer is maintained in either the read state or the write state. Memory writes are typically 4-dword bursts and invalid dwords have C/BE[3:0]#=0Fh. The line buffer allows burst data transfers to proceed at peak transfer rates. The bus master IDE active bit in bus master IDE status register is reset automatically when the controller has transferred all data associated with a Descriptor Table (as determined by EOT bit in last PRD). The IDE interrupt status bit is set when the IDE device generates an interrupt. These events may occur prior to line buffer emptying for memory writes. If either of these conditions exist, all PCI Master non-Memory read accesses to ICH3 are retried until all data in the line buffers has been transferred to memory. ## 5.15.2.2 Bus Master IDE Timings The timing modes used for Bus Master IDE transfers are identical to those for PIO transfers. The DMA Timing Enable Only bits in IDE timing register can be used to program fast timing mode for DMA transactions only. This is useful for IDE devices whose DMA transfer timings are faster that its PIO transfer timings. The IDE device DMA request signal is sampled on the same PCI clock that DIOR# or DIOW# is deasserted. If inactive, the DMA Acknowledge signal is deasserted on the next PCI clock and no more transfers take place until DMA request is asserted again. #### **5.15.2.3** Interrupts #### **Legacy Mode** The ICH3 is connected to IRQ14 for the primary interrupt and IRQ15 for the secondary interrupt. This connection is done from the ISA pin, before any mask registers. This implies the following: Bus Master IDE devices are connected directly off of ICH3. IDE interrupts cannot be communicated through PCI devices or the serial stream. Warning: In this mode, the ICH3 will not drive the PCI Interrupt associated with this function. That is only used in native mode. #### **Native Mode** In this case both the Primary and Secondary channels share an interrupt. It will be internally connected to PIRQ[C]# (IRQ18 in APIC mode). The interrupt will be active-low and shared. Behavioral notes in native mode: - The IRQ14 and IRQ15 pins do not affect the internal IRQ14 and IRQ15 inputs to the interrupt controllers. The IDE logic forces these signals inactive in such a way that the Serial IRQ source may be used. - The IRQ14 and IRQ15 inputs (not external IRQ[14:15] pins) to the interrupt controller can come from other sources (Serial IRQ, PIRQx). - The IRQ14 and IRQ15 pins are inverted from active-high to the active-low PIRQ. - When switching the IDE controller to native mode, the IDE interrupt pin register (see Section 11.1.16) will be masked. If an interrupt occurs while the masking is in place and the interrupt is still active when the masking ends, the interrupt will be allowed to be asserted.\* ## 5.15.2.4 Bus Master IDE Operation To initiate a bus master transfer between memory and an IDE device, the following steps are required: - 1. Software prepares a PRD Table in system memory. The PRD Table must be dword aligned and must not cross a 64-Kbyte boundary. - 2. Software provides the starting address of the PRD Table by loading the PRD table pointer register. The direction of the data transfer is specified by setting the read/write control bit. The interrupt bit and error bit in the status register are cleared. - 3. Software issues the appropriate DMA transfer command to the disk device. - 4. The bus master function is engaged by software writing a '1' to the start bit in the command register. The first entry in the PRD table is fetched and loaded into two registers which are not visible by software, the current base and current count registers. These registers hold the current value of the address and byte count loaded from the PRD table. The value in these registers is only valid when there is an active command to an IDE device. - 5. Once the PRD is loaded internally, the IDE device will receive a DMA acknowledge. - 6. The controller transfers data to/from memory responding to DMA requests from the IDE device. The IDE device and the host controller may or may not throttle the transfer several times. When the last data transfer for a region has been completed on the IDE interface, the next descriptor is fetched from the table. The descriptor contents are loaded into the current base and current count registers. - 7. At the end of the transfer the IDE device signals an interrupt. - 8. In response to the interrupt, software resets the start/stop bit in the command register. It then reads the controller status followed by the drive status to determine if the transfer completed successfully. The last PRD in a table has the End of List (EOL) bit set. The PCI bus master data transfers will terminate when the physical region described by the last PRD in the table has been completely transferred. The active bit in the status register will be reset and the DDRQ signal will be masked. The buffer is flushed (when in the write state) or invalidated (when in the read state) when a terminal count condition exists; that is, the current region descriptor has the EOL bit set and that region has been exhausted. The buffer is also flushed (write state) or invalidated (read state) when the interrupt bit in the bus master IDE status register is set. Software that reads the status register and finds the error bit reset, and either the active bit reset or the interrupt bit set, can be assured that all data destined for system memory has been transferred and that data is valid in system memory. Table 5-54 describes how to interpret the interrupt and active bits in the status register after a DMA transfer has started. During concurrent DMA or Ultra ATA transfers, the ICH3 IDE interface will arbitrate between the primary and secondary IDE cables when a PRD expires. Table 5-54. Interrupt/Active Bit Interaction Definition | Interrupt | Active | Description | |-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 | DMA transfer is in progress. No interrupt has been generated by the IDE device. | | 1 | 0 | The IDE device generated an interrupt. The controller exhausted the Physical Region Descriptors. This is the normal completion case where the size of the physical memory regions was equal to the IDE device transfer size. | | 1 | 1 | The IDE device generated an interrupt. The controller has not reached the end of the physical memory regions. This is a valid completion case where the size of the physical memory regions was larger than the IDE device transfer size. | | 0 | 0 | This bit combination signals an error condition. If the error bit in the status register is set, then the controller has some problem transferring data to/from memory. Specifics of the error have to be determined using bus-specific information. If the error bit is not set, then the PRD's specified a smaller size than the IDE transfer size. | # 5.15.2.5 Error Conditions IDE devices are sector based mass storage devices. The drivers handle errors on a sector basis; either a sector is transferred successfully or it is not. A sector is 512 bytes. If the IDE device does not complete the transfer due to a hardware or software error, the command will eventually be stopped by the driver setting command start bit to zero when the driver times out the disk transaction. Information in the IDE device registers help isolate the cause of the problem. If the controller encounters an error while doing the bus master transfers, it will stop the transfer (i.e., reset the active bit in the command register) and set the error bit in the bus master IDE status register. The controller does not generate an interrupt when this happens. The device driver can use device specific information (PCI configuration space status register and IDE drive register) to determine what caused the error. When a requested transfer does not complete properly, information in the IDE device registers (Sector Count) can be used to determine how much of the transfer was completed and to construct a new PRD table to complete the requested operation. In most cases the existing PRD table can be used to complete the operation. # 5.15.2.6 Intel® 8237-Like Protocol Intel 8237 mode DMA is similar in form to DMA used on the ISA bus. This mode uses pins familiar to the ISA bus, namely a DMA Request, a DMA Acknowledge, and I/O read/write strobes. These pins have similar characteristics to their ISA counterparts in terms of when data is valid relative to strobe edges, and the polarity of the strobes, however the ICH3 does not use the 8237 for this mode. ## 5.15.3 Ultra ATA/33 Protocol Ultra ATA/33 is enabled through configuration register 48h in Device 31:Function 1 for each IDE device. The IDE signal protocols are significantly different under this mode than for the 8237 mode. Ultra ATA/33 is a physical protocol used to transfer data between a Ultra ATA/33 capable IDE controller such as the ICH3 and one or more Ultra ATA/33 capable IDE devices. It utilizes the standard Bus Master IDE functionality and interface to initiate and control the transfer. Ultra ATA/33 utilizes a "source synchronous" signaling protocol to transfer data at rates up to 33 MB/s. The Ultra ATA/33 definition also incorporates a Cyclic Redundancy Checking (CRC-16) error checking protocol. # 5.15.3.1 Signal Descriptions The Ultra ATA/33 protocol requires no extra signal pins on the IDE connector. It does redefine a number of the standard IDE control signals when in Ultra ATA/33 mode. These redefinitions are shown in the following table. Read cycles are defined as transferring data from the IDE device to the ICH3. Write cycles are defined as transferring data from ICH3 to IDE device. Table 5-55. UltraATA/33 Control Signal Redefinitions | Standard IDE<br>Signal Definition | Ultra ATA/33 Read<br>Cycle Definition | Ultra ATA/33 Write<br>Cycle Definition | ICH3 Primary<br>Channel Signal | ICH3 Secondary<br>Channel Signal | |-----------------------------------|---------------------------------------|----------------------------------------|--------------------------------|----------------------------------| | DIOW# | STOP | STOP | PDIOW# | SDIOW# | | DIOR# | DMARDY# | STROBE | PDIOR# | SDIOR# | | IORDY | STROBE | DMARDY# | PIORDY | SIORDY | The DIOW# signal is redefined as STOP for both read and write transfers. This is always driven by the ICH3 and is used to request that a transfer be stopped or as an acknowledgment to stop a request from the IDE device. The DIOR# signal is redefined as DMARDY# for transferring data from the IDE device to the ICH3 (read). It is used by the ICH3 to signal when it is ready to transfer data and to add wait-states to the current transaction. The DIOR# signal is redefined as STROBE for transferring data from the ICH3 to the IDE device (write). It is the data strobe signal driven by the ICH3 on which data is transferred during each rising and falling edge transition. The IORDY signal is redefined as STROBE for transferring data from the IDE device to the ICH3 (read). It is the data strobe signal driven by the IDE device on which data is transferred during each rising and falling edge transition. The IORDY signal is redefined as DMARDY# for transferring data from the ICH3 to the IDE device (write). It is used by the IDE device to signal when it is ready to transfer data and to add wait-states to the current transaction. All other signals on the IDE connector retain their functional definitions during Ultra ATA/33 operation. # **5.15.3.2 Operation** Initial setup programming consists of enabling and performing the proper configuration of ICH3 and the IDE device for Ultra ATA/33 operation. For ICH3, this consists of enabling Synchronous DMA mode and setting up appropriate Synchronous DMA timings. When ready to transfer data to or from an IDE device, the Bus Master IDE programming model is followed. Once programmed, the drive and ICH3 control the transfer of data via the Ultra ATA/33 protocol. The actual data transfer consists of three phases, a start-up phase, a data transfer phase, and a burst termination phase. The IDE device begins the start-up phase by asserting DMARQ signal. When ready to begin the transfer, the ICH3 will assert DMACK# signal. When DMACK# signal is asserted, the host controller will drive CS0# and CS1# inactive, DA0-DA2 low. For write cycles, the ICH3 will deassert STOP, wait for the IDE device to assert DMARDY#, and then drive the first data word and STROBE signal. For read cycles, the ICH3 will tri-state the DD lines, deassert STOP, and assert DMARDY#. The IDE device will then send the first data word and STROBE. The data transfer phase continues the burst transfers with the data transmitter (ICH3-writes, IDE device - reads) providing data and toggling STROBE. Data is transferred (latched by receiver) on each rising and falling edge of STROBE. The transmitter can pause the burst by holding STROBE high or low, resuming the burst by again toggling STROBE. The receiver can pause the burst by deasserting DMARDY# and resumes the transfers by asserting DMARDY#. The ICH3 will pause a burst transaction in order to prevent an internal line buffer over or under flow condition, resuming once the condition has cleared. It may also pause a transaction if the current PRD byte count has expired, resuming once it has fetched the next PRD. The current burst can be terminated by either the transmitter or receiver. A burst termination consists of a Stop Request, Stop Acknowledge and transfer of CRC data. The ICH3 can stop a burst by asserting STOP, with the IDE device acknowledging by deasserting DMARQ. The IDE device stops a burst by deasserting DMARQ and the ICH3 acknowledges by asserting STOP. The transmitter then drives the STROBE signal to a high level. The ICH3 will then drive the CRC value onto the DD lines and deassert DMACK#. The IDE device will latch the CRC value on rising edge of DMACK#. The ICH3 will terminate a burst transfer if it needs to service the opposite IDE channel, if a Programmed I/O (PIO) cycle is executed to the IDE channel currently running the burst, or upon transferring the last data from the final PRD. #### 5.15.3.3 CRC Calculation Cyclic Redundancy Checking (CRC-16) is used for error checking on Ultra ATA/33 transfers. The CRC value is calculated for all data by both the ICH3 and the IDE device over the duration of the Ultra ATA/33 burst transfer segment. This segment is defined as all data transferred with a valid STROBE edge from DDACK# assertion to DDACK# deassertion. At the end of the transfer burst segment, the ICH3 will drive the CRC value onto the DD[15:0] signals. It is then latched by the IDE device on deassertion of DDACK#. The IDE device compares the ICH3 CRC value to its own and reports an error if there is a mismatch. ## 5.15.4 Ultra ATA/66 Protocol In addition to Ultra ATA/33, the ICH3 supports the Ultra ATA/66 protocol. The Ultra ATA/66 protocol is enabled via configuration bits 3:0 at offset 54h. The two protocols are similar, and are intended to be device driver compatible. The Ultra ATA/66 logic can achieve transfer rates of up to 66 MB/s. In order to achieve the higher data rate, the timings are shortened and the quality of the cable is improved to reduce reflections, noise, and inductive coupling. Note that the improved cable is required and will still plug into the standard IDE connector. The Ultra ATA/66 protocol also supports a 44 MB/s mode. ## 5.15.5 Ultra ATA/100 Protocol When the ATA\_FAST bit is set for any of the 4 IDE devices, then the timings for the transfers to and from the corresponding device run at a higher rate. The ICH3 Ultra ATA/100 logic can achieve read transfer rates up to 100 MB/s, and write transfer rates up to 88.9 MB/s. The cable improvements required for Ultra ATA/66 are sufficient for Ultra ATA/100, so no further cable improvements are required when implementing Ultra ATA/100. # 5.15.6 Ultra ATA/33/66/100 Timing The timings for Ultra ATA/33/66/100 modes are programmed via the synchronous DMA timing register and the ide configuration register. Different timings can be programmed for each drive in the system. The Base Clock frequency for each drive is selected in the IDE configuration register. The Cycle Time (CT) and Ready to Pause (RP) time (defined as multiples of the Base Clock) are programmed in the synchronous DMA timing register. The Cycle Time represents the minimum pulse width of the data strobe (STROBE) signal. The Ready to Pause time represents the number of Base Clock periods that the ICH3 will wait from deassertion of DMARDY# to the assertion of STOP when it desires to stop a burst read transaction. Note: The internal Base Clock for Ultra ATA/100 (Mode 5) runs at 133 MHz, and the Cycle Time (CT) must be set for 3 Base Clocks. The ICH3 will thus toggle the write strobe signal every 22.5 ns, transferring two bytes of data on each strobe edge. This means that the ICH3 will perform Mode 5 write transfers at a maximum rate of 88.9 MB/s. For read transfers, the read strobe will be driven by the ATA/100 device, and the ICH3 supports reads at the maximum rate of 100 MB/s. # 5.15.7 Mobile IDE Swap Bay To support a mobile swap bay, the ICH3 allows the IDE output signals to be tri-stated and input buffers to be turned off. This should be done prior to the removal of the drive. The output signals can also be driven low. This can be used to remove charge built up on the signals. New configuration bits are included in the IDE I/O configuration register, offset 54h in the IDE PCI configuration space. In an IDE Hot Swap Operation, an IDE device is removed and a new one inserted while the IDE interface is powered down and the rest of the system is in a fully powered-on state (SO). During an IDE Hot Swap, if the OS executes cycles to the IDE interface after it has been powered down it will cause the ICH3 to hang the system that is waiting for IORDY to be asserted from the drive. To correct this issue, the following BIOS procedures are required for performing an IDE hot swap. - 1. Program IDE SIG\_MODE (cfg reg 54h) to 10b (drive low mode). - 2. Clear IORDY Sample Point Enable (bits 1 or 5 of IDE Timing reg.). This will prevent ICH3-M from waiting for IORDY assertion when the OS accesses the IDE device after the IDE drive powers down, and ensures that zeros will always be returned for read cycles that occur during hot swap operation. Warning: The software **should not** attempt to control the outputs (either tri-state or driving low), while an IDE transfer is in progress. Unpredictable results could occur, including a system lockup. # 5.16 USB 1.1 Controllers (D29:F0, F1 and F2) The ICH3 contains three USB 1.1 Host Controllers. Each Host Controller includes a root hub with two separate USB ports each, for a total of six USB ports. The ICH3 Host Controllers support the standard *Universal Host Controller Interface (UHCI) Design Guide*, Revision 1.1 (http://developer.intel.com/design/USB/UHCI11D.htm). Overcurrent detection on all six USB ports is supported. The overcurrent inputs are 5 V-tolerant, and can be used as GPIs if not needed. The ICH3's USB 1.1 controllers are arbitrated as differently than standard PCI devices to improve arbitration latency. The USB 1.1 controllers use the Analog Front End (AFE) embedded cell instead of USB I/O buffers. # 5.16.1 Data Structures in Main Memory This section describes the details of the data structures used to communicate control, status, and data between software and the ICH3: Frame Lists, Transfer Descriptors, and Queue Heads. Frame Lists are aligned on 4-KB boundaries. Transfer Descriptors and Queue Heads are aligned on 16-byte boundaries. ## 5.16.1.1 Frame List Pointer The frame list pointer contains a link pointer to the first data object to be processed in the frame, as well as the control bits defined in Table 5-56. Table 5-56. Frame List Pointer Bit Description | Bit | Description | | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 31:4 | <b>Frame List Pointer (FLP).</b> This field contains the address of the first data object to be processed in the frame and corresponds to memory address signals [31:4], respectively. | | | | | | | 3:2 | Reserved. These bits must be written as 0. | | | | | | | 1 | QH/TD Select (Q). This bit indicates to the hardware whether the item referenced by the link pointer is a TD (Transfer Descriptor) or a QH (Queue Head). This allows the ICH3 to perform the proper type of processing on the item after it is fetched. 0 = TD 1 = QH | | | | | | | 0 | Terminate (T). This bit indicates to the ICH3 whether the schedule for this frame has valid entries in it. 0 = Pointer is valid (points to a QH or TD). 1 = Empty Frame (pointer is invalid). | | | | | | # 5.16.1.2 Transfer Descriptor (TD) Transfer Descriptors (TDs) express the characteristics of the transaction requested on USB by a client. TDs are always aligned on 16-byte boundaries, and the elements of the TD are shown in Figure 5-16. The four different USB transfer types are supported by a small number of control bits in the descriptor that the ICH3 interprets during operation. All Transfer Descriptors have the same basic, 32-byte structure. During operation, the ICH3 hardware performs consistency checks on some fields of the TD. If a consistency check fails, the ICH3 halts immediately and issues an interrupt to the system. This interrupt cannot be masked within the ICH3. Figure 5-16. Transfer Descriptor **Table 5-57. TD Link Pointer** | Bit | Description | | | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 31:4 | <b>Link Pointer (LP).</b> Bits [31:4] Correspond to memory address signals [31:4], respectively. This field points to another TD or QH. | | | | | | | | 3 | Reserved. Must be 0 when writing this field. | | | | | | | | 2 | Depth/Breadth Select (VF). This bit is only valid for queued TDs and indicates to the hardware whether it should process in a depth first or breadth first fashion. When set to depth first, it informs the ICH3 to process the next transaction in the queue rather than starting a new queue. 0 = Breadth first | | | | | | | | | 1 = Depth first. | | | | | | | | 1 | QH/TD Select (Q). This bit informs the ICH3 whether the item referenced by the link pointer is another TD or a QH. This allows the ICH3 to perform the proper type of processing on the item after it is fetched 0 = TD. 1 = QH. | | | | | | | | 0 | Terminate (T). This bit informs the ICH3 that the link pointer in this TD does not point to another valid entry. When encountered in a queue context, this bit indicates to the ICH3 that there are no more valid entries in the queue. A TD encountered outside of a queue context with the T bit set informs the ICH3 that this is the last TD in the frame. 0 = Link Pointer field is valid. 1 = Link Pointer field not valid. | | | | | | | **Table 5-58. TD Control and Status** | Bit | Description | | | | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|--|--|--| | 31:30 | Reserved. | | | | | | | | 29 | Short Packet Detect (SPD). When a packet has this bit set to 1 and the packet is an input packet, is in a queue; and successfully completes with an actual length less than the maximum length then the TD is marked inactive, the Queue Header is not updated and the USBINT status bit (status register) is set at the end of the frame. In addition, if the interrupt is enabled, the interrupt will be sent at the end of the frame. Note that any error (e.g., babble or FIFO error) prevents the short packet from being reported. The behavior is undefined when this bit is set with output packets or packets outside of queues. 0 = Disable. 1 = Enable. | | | | | | | | | Error Counter (C_ERR). This field is a 2-bit down counter that keeps track of the number of Errors detected while executing this TD. If this field is programmed with a non zero value during setup, the ICH3 decrements the count and writes it back to the TD if the transaction fails. If the counter counts from one to zero, the ICH3 marks the TD inactive, sets the "STALLED" and error status bit for the error that caused the transition to zero in the TD. An interrupt will be generated to Host Controller Driver (HCD) if the decrement to zero was caused by Data Buffer error, Bit stuff error, or if enabled, a CRC or Timeout error. If HCD programs this field to zero during setup, the ICH3 will not count errors for this TD and there will be no limit on the retries of this TD. | | | | | | | | | Bits[28:27] | Interrupt After | | | | | | | | 00 | No Error Limit | | | | | | | 28:27 | 01 | Error | | | | | | | | 10 | 2 Errors | | | | | | | | 11 | 3 Errors | | | | | | | | Error | Decrement Counter Error | Decrement Counter | | | | | | | CRC Error | Yes | Data Buffer Error | Yes | | | | | | Timeout Error | Yes | Stalled | No* | | | | | | NAK Received | No | Bit stuff Error | Yes | | | | | | Babble Detected | No* | | | | | | | | | ble or Stall automatically deact | | | | | | | 26 | Low Speed Device (LS). This bit indicates that the target device (USB data source or sink) is a low speed device, running at 1.5 Mb/s, instead of at full speed (12 Mb/sec). There are special restrictions on schedule placement for low speed TDs. If an ICH3 root hub port is connected to a full speed device and this bit is set to a 1 for a low speed transaction, the ICH3 sends out a low speed preamble on that port before sending the PID. No preamble is sent if a ICH3 root hub port is connected to a low speed device. | | | | | | | | | 0 = Full Speed D<br>1 = Low Speed D | | | | | | | | 25 | <b>Isochronous Select (IOS).</b> The field specifies the type of the data structure. If this bit is set to a 1, then the TD is an isochronous transfer. Isochronous TDs are always marked inactive by the hardware after execution, regardless of the results of the transaction. | | | | | | | | | 0 = Non-isochronous Transfer Descriptor 1 = Isochronous Transfer Descriptor | | | | | | | | 24 | of the frame in wh<br>cleared when the<br>the end of the fran | <b>splete (IOC).</b> This specifies that ich this Transfer Descriptor is of TD is fetched (no transaction vne. | executed. Even if the acti | ive bit in the TD is already | | | | | | 1 = Issue IOC | | | | | | | | | section. | schedule execution operations | • | · | | | | | 23 | <ul> <li>0 = When the transaction associated with this descriptor is completed, the ICH3 sets this bit to 0 indicating that the descriptor should not be executed when it is next encountered in the schedule. The active bit is also set to 0 if a stall handshake is received from the endpoint.</li> <li>1 = Set to 1 by software to enable the execution of a message transaction by the ICH3.</li> </ul> | | | | | | | **Table 5-58. TD Control and Status (Continued)** | Bit | Description | | | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Stalled. | | | | | | 22 | 1 = Set to a 1 by the ICH3 during status updates to indicate that a serious error has occurred at the device/endpoint addressed by this TD. This can be caused by babble, the error counter counting down to zero, or reception of the STALL handshake from the device during the transaction. Any time that a transaction results in the stalled bit being set, the active bit is also cleared (set to 0). If a STALL handshake is received from a SETUP transaction, a Time Out Error will also be reported. | | | | | | 21 | Data Buffer Error (DBE). | | | | | | | 1 = Set to a 1 by the ICH3 during status update to indicate that the ICH3 is unable to keep up with<br>the reception of incoming data (overrun) or is unable to supply data fast enough during<br>transmission (underrun). When this occurs, the actual length and Max Length field of the TD will<br>not match. In the case of an underrun, the ICH3 will transmit an incorrect CRC (thus invalidating<br>the data at the endpoint) and leave the TD active (unless error count reached zero). If a overrun<br>condition occurs, the ICH3 will force a timeout condition on the USB, invalidating the transaction<br>at the source. | | | | | | 20 | Babble Detected (BABD). | | | | | | | 1 = Set to a 1 by the ICH3 during status update when "babble" is detected during the transaction generated by this descriptor. Babble is unexpected bus activity for more than a preset amount of time. In addition to setting this bit, the ICH3 also sets the" STALLED" bit (bit 22) to a 1. Since "babble" is considered a fatal error for that transfer, setting the "STALLED bit to a 1 insures that no more transactions occur as a result of this descriptor. Detection of babble causes immediate termination of the current frame. No further TDs in the frame are executed. Execution resumes with the next frame list index. | | | | | | 19 | Negative Acknowledgment (NAK) Received (NAKR). | | | | | | | 1 = Set to a 1 by the ICH3 during status update when the ICH3 receives a "NAK" packet during the transaction generated by this descriptor. If a NAK handshake is received from a SETUP transaction, a Time Out Error will also be reported. | | | | | | | CRC/Time Out Error (CRC_TOUT). | | | | | | | 1 = Set to a 1 by the ICH3 as follows: | | | | | | | During a status update in the case that no response is received from the target device/endpoint within the time specified by the protocol chapter of the USB specification. | | | | | | 18 | During a status update when a Cycli Redundancy Check (CRC) error is detected during the transaction associated with this transfer descriptor. | | | | | | | In the transmit case (OUT or SETUP command), this is in response to the ICH3 detecting a timeout from the target device/endpoint. | | | | | | | In the receive case (IN command), this is in response to the ICH3's CRC checker circuitry detecting an error on the data received from the device/endpoint or a NAK or STALL handshake being received in response to a SETUP transaction. | | | | | | 17 | Bit Stuff Error (BSE). | | | | | | | 1 = This bit is set to a 1 by the ICH3 during status update to indicate that the receive data stream contained a sequence of more than 6 ones in a row. | | | | | | | Bus Turn Around Time-out (BTTO). | | | | | | 16 | 1 = This bit is set to a 1 by the ICH3 during status updates to indicate that a bus time-out condition was detected for this USB transaction. This time-out is specially defined as not detecting an IDLE-to 'K' state Start of Packet (SOP) transition from 16 to 18 bit times after the SE0-to IDE transition of previous End of Packet (EOP). | | | | | | 15:11 | Reserved | | | | | | 10:0 | Actual Length (ACTLEN). The Actual Length field is written by the ICH3 at the conclusion of a USB transaction to indicate the actual number of bytes that were transferred. It can be used by the software to maintain data integrity. The value programmed in this register is encoded as n-1 (see Maximum Length field description in the TD Token). | | | | | ## Table 5-59. TD Token | Bit | Description | | | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Maximum Length (MAXLEN). The Maximum Length field specifies the maximum number of data bytes allowed for the transfer. The Maximum Length value does not include protocol bytes, such as Packet ID (PID) and CRC. The maximum data packet is 1280 bytes. The 1280 packet length is the longest packet theoretically guaranteed to fit into a frame. Actual packet maximum lengths are set by HCD according to the type and speed of the transfer. Note that the maximum length allowed by the USB specification is 1023 bytes. The valid encodings for this field are: | | | | | | | | 0x000 = 1 byte | | | | | | | | 0x001 = 2 bytes | | | | | | | | | | | | | | | 31:21 | 0x3FE = 1023 bytes | | | | | | | 31.21 | 0x3FF = 1024 bytes | | | | | | | | | | | | | | | | 0x4FF = 1280 bytes | | | | | | | | 0x7FF = 0 bytes (null data packet) | | | | | | | | Note that values from 500h to 7FEh are illegal and cause a consistency check failure. | | | | | | | | In the transmit case, the ICH3 uses this value as a terminal count for the number of bytes it fetches from host memory. In most cases, this is the number of bytes it will actually transmit. In rare cases, the ICH3 may be unable to access memory (e.g., due to excessive latency) in time to avoid underrunning the transmitter. In this instance the ICH3 would transmit fewer bytes than specified in the Maximum Length field. | | | | | | | 20 | Reserved. | | | | | | | 19 | <b>Data Toggle (D).</b> This bit is used to synchronize data transfers between a USB endpoint and the host. This bit determines which data PID is sent or expected (0=DATA0 and 1=DATA1). The data toggle bit provides a 1-bit sequence number to check whether the previous packet completed. This bit must always be 0 for Isochronous TDs. | | | | | | | 18:15 | <b>Endpoint (ENDPT).</b> This 4-bit field extends the addressing internal to a particular device by providing 16 endpoints. This permits more flexible addressing of devices in which more than one sub-channel is required. | | | | | | | 14:8 | Device Address. This field identifies the specific device serving as the data source or sink. | | | | | | | 7:0 | Packet Identification (PID). This field contains the Packet ID to be used for this transaction. Only the IN (69h), OUT (E1h), and SETUP (2Dh) tokens are allowed. Any other value in this field causes a consistency check failure resulting in an immediate halt of the ICH3. Bits [3:0] are complements of bits [7:4]. | | | | | | ## **Table 5-60. TD Buffer Pointer** | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | <b>Buffer Pointer (BUFF_PNT).</b> Bits [31:0] corresponds to memory address [31:0], respectively. It points to the beginning of the buffer that will be used during this transaction. This buffer must be at least as long as the value in the Maximum Length field described int the TD Token. The data buffer may be byte-aligned. | # 5.16.1.3 Queue Head (QH) Queue heads are special structures used to support the requirements of Control, Bulk, and Interrupt transfers. Since these TDs are not automatically retired after each use, their maintenance requirements can be reduced by putting them into a queue. Queue Heads must be aligned on a 16-byte boundary, and the elements are shown in Table 5-61. ## **Table 5-61. Queue Head Block** | Bytes | Description | Attributes | |-------|----------------------------|------------| | 00-03 | Queue Head Link Pointer | RO | | 04-07 | Queue Element Link Pointer | R/W | #### **Table 5-62. Queue Head Link Pointer** | Bit | Description | | | | | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 31:4 | Queue Head Link Pointer (QHLP). This field contains the address of the next data object to be processed in the horizontal list and corresponds to memory address signals [31:4], respectively. | | | | | | | 3:2 | Reserved. These bits must be written as 0s. | | | | | | | 1 | QH/TD Select (Q). This bit indicates to the hardware whether the item referenced by the link pointer is another TD or a QH. 0 = TD 1 = QH | | | | | | | 0 | Terminate (T). This bit indicates to the ICH3 that this is the last QH in the schedule. If there are active TDs in this queue, they are the last to be executed in this frame. 0 = Pointer is valid (points to a QH or TD). 1 = Last QH (pointer is invalid). | | | | | | ## **Table 5-63. Queue Element Link Pointer** | Bit | Description | | | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 31:4 | <b>Queue Element Link Pointer (QELP).</b> This field contains the address of the next TD or QH to be processed in this queue and corresponds to memory address signals [31:4], respectively. | | | | | | | 3:2 | Reserved. | | | | | | | 1 | QH/TD Select (Q). This bit indicates to the hardware whether the item referenced by the link pointer is another TD or a QH. For entries in a queue, this bit is typically set to 0. 0 = TD 1 = QH | | | | | | | 0 | Terminate (T). This bit indicates to the ICH3 that there are no valid TDs in this queue. When HCD has new queue entries it overwrites this value with a new TD pointer to the queue entry. 0 = Pointer is valid. 1 = Terminate (No valid queue entries). | | | | | | # 5.16.2 Data Transfers to/from Main Memory The following sections describe the details on how HCD and the ICH3 communicate via the Schedule data structures. The discussion is organized in a top-down manner, beginning with the basics of walking the Frame List, followed by a description of generic processing steps common to all transfer descriptors, and finally a discussion on Transfer Queuing. ## 5.16.2.1 Executing the Schedule Software programs the ICH3 with the starting address of the Frame List and the Frame List index, then causes the ICH3 to execute the schedule by setting the run/stop bit in the control register to Run. The ICH3 processes the schedule one entry at a time: the next element in the frame list is not fetched until the current element in the frame list is retired. Schedule execution proceeds in the following fashion: - The ICH3 first fetches an entry from the Frame List. This entry has three fields. Bit 0 indicates whether the address pointer field is valid. Bit 1 indicates whether the address points to a Transfer Descriptor or to a queue head. The third field is the pointer itself. - If isochronous traffic is to be moved in a given frame, the Frame List entry points to a Transfer Descriptor. If no isochronous data is to be moved in that frame, the entry points to a queue head or the entry is marked invalid and no transfers are initiated in that frame. - If the Frame List entry indicates that it points to a Transfer Descriptor, the ICH3 fetches the entry and begins the operations necessary to initiate a transaction on USB. Each TD contains a link field that points to the next entry, as well as indicating whether it is a TD or a QH. - If the Frame List entry contains a pointer to a QH, the ICH3 processes the information from the QH to determine the address of the next data object that it should process. - The TD/QH process continues until the millisecond allotted to the current frame expires. At this point, the ICH3 fetches the next entry from the Frame List. If the ICH3 is not able to process all of the transfer descriptors during a given frame, those descriptors are retired by software without having been executed. ## **5.16.2.2** Processing Transfer Descriptors The ICH3 executes a TD using the following generalized algorithm. These basic steps are common across all modes of TDs. Subsequent sections present processing steps unique to each TD mode. - 1. ICH3 Fetches TD or QH from the current Link Pointer. - 2. If a QH, go to 1 to fetch from the Queue Element Link Pointer. If inactive, go to 12 - 3. Build Token, actual bits are in TD Token. - 4. If (Host-to-Function) then [PCI Access] issue request for data, (referenced through TD.BufferPointer) wait for first chunk data arrival end if - 5. [Begin USB Transaction] Issue Token (from token built in 2, above) and begin data transfer. if (Host-to-Function) then Go to 6 else Go to 7 end if - 6. Fetch data from memory (via TD BufferPointer) and transfer over USB until TD Max-Length bytes have been read and transferred. [Concurrent system memory and USB Accesses]. Go to 8. - 7. Wait for data to arrive (from USB). Write incoming bytes into memory beginning at TD BufferPointer. Internal HC buffer should signal end of data packet. Number of bytes received must be (TD Max-Length; The length of the memory area referenced by TD BufferPointer must be (TD Max-Length. [Concurrent system memory and USB Accesses]. - 8. Issue handshake based on status of data received (Ack or Time-out). Go to 10. - 9. Wait for handshake, if required [End of USB Transaction]. - 10. Update Status [PCI Access] (TD.Status and TD.ActualLength). If the TD was an isochronous TD, mark the TD inactive. Go to 12. If not an isochronous TD, and the TD completed successfully, mark the TD inactive. Go to 11. If not successful, and the error count has not been reached, leave the TD active. If the error count has been reached, mark the TD inactive. Go to 12. - 11. Write the link pointer from the current TD into the element pointer field of the QH structure. If the Vf bit is set in the TD link pointer, go to 2. - 12. Proceed to next entry. # 5.16.2.3 Command Register, Status Register, and TD Status Bit Interaction Table 5-64. Command Register, Status Register and TD Status Bit Interaction | Condition | ICH3 USB Status Register Actions | TD Status Register Actions | |--------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | CRC/Time Out Error | Set USB Error Int bit <sup>1</sup> , Clear HC Halted bit | Clear Active bit <sup>1</sup> and set Stall bit <sup>1</sup> | | Illegal PID, PID Error, | Clear Run/Stop bit in command register | | | Max Length (illegal) | Set HC Process Error and HC Halted bits | | | PCI Master/Target | Clear Run/Stop bit in command register | | | Abort | Set Host System Error and HC Halted bits | | | Suspend Mode | Clear Run/Stop bit in command register <sup>2</sup> | | | | Set HC Halted bit | | | Resume Received and Suspend Mode = 1 | Set Resume received bit | | | Run/Stop = 0 | Clear Run/Stop bit in command register | | | Kun/Stop = 0 | Set HC Halted bit | | | Configuration Flag Set | Set Configuration Flag in command register | | | | Clear Run/Stop and Configuration Flag in command register | | | HC Reset/Global Reset | Clear USB Int, USB Error Int, Resume received,<br>Host System Error, HC Process Error, and HC<br>Halted bits | | | IOC = 1 in TD Status | Set USB Int bit | | | Stall | Set USB Error Int bit | Clear Active bit <sup>1</sup> and set Stall bit | | Bit Stuff/Data Buffer<br>Error | Set USB Error Int bit <sup>1</sup> | Clear Active bit <sup>1</sup> and set Stall bit <sup>1</sup> | | Short Packet Detect | Set USB Int bit | Clear Active bit | #### NOTES: - 1. Only If error counter counted down from 1 to 0 $\,$ - 2. Suspend mode can be entered only when Run/Stop bit is 0 Note that if a NAK or STALL response is received from a SETUP transaction, a Time Out Error will be reported. This will cause the Error counter to decrement and the CRC/Time-out Error status bit to be set within the TD Control and Status dword during write back. If the Error counter changes from 1 to 0, the Active bit will be reset to 0 and Stalled bit to 1 as normal. ## 5.16.2.4 Transfer Queuing Transfer Queues are used to implement a guaranteed data delivery stream to a USB Endpoint. Transfer Queues are composed of two parts: a Queue Header (QH) and a linked list. The linked list of TDs and QHs has an indeterminate length (0 to n). The QH contains two link pointers and is organized as two contiguous dwords. The first dword is a horizontal pointer (Queue Head Link Pointer), used to link a single transfer queue with either another transfer queue, or a TD (target data structure depends on Q bit). If the T bit is set, this QH represents the last data structure in the current Frame. The T bit informs the ICH3 that no further processing is required until the beginning of the next frame. The second dword is a vertical pointer (Queue Element Link Pointer) to the first data structure (TD or QH) being managed by this QH. If the T bit is set, the queue is empty. This pointer may reference a TD or another QH. Figure 5-17 illustrates four example queue conditions. The first QH (on far left) is an example of an "empty" queue; the termination bit (T Bit), in the vertical link pointer field, is set to 1. The horizontal link pointer references another QH. The next queue is the expected typical configuration. The horizontal link pointer references another QH, and the vertical link pointer references a valid TD. Typically, the vertical pointer in a QH points to a TD. However, as shown in Figure 5-17 (third example from left side of figure) the vertical pointer could point to another QH. When this occurs, a new Q Context is entered and the Q Context just exited is NULL (ICH3 will not update the vertical pointer field). The far right QH is an example of a frame "termination" node. Since its horizontal link pointer has its termination bit set, the ICH3 assumes there is no more work to complete for the current Frame. Figure 5-17. Example Queue Conditions Transfer Queues are based on the following characteristics: - A QH's vertical link pointer (Queue Element Link Pointer) references the "Top" queue member. A QH's horizontal link pointer (Queue Head Link Pointer) references the "next" work element in the Frame. - Each queue member's link pointer references the next element within the queue. In the simplest model, the ICH3 follows vertical link point to a queue element, then executes the element. If the completion status of the TD satisfies the advance criteria as shown in Table 5-65, the ICH3 advances the queue by writing the just-executed TD's link pointer back into the QH's Queue Element link pointer. The next time the queue head is traversed, the next queue element will be the Top element. The traversal has two options: Breadth first, or Depth first. A flag bit in each TD (Vf-Vertical Traversal Flag) controls whether traversal is Breadth or Depth first. The default mode of traversal is Breadth-First. For Breadth-First, the ICH3 only executes the top element from each queue. The execution path is shown below: - 1. QH (Queue Element Link Pointer) - 2. TD - 3. Write-Back to QH (Queue Element Link Pointer) - 4. QH (Queue Head Link pointer). Breadth-First is also performed for every transaction execution that fails the advance criteria. This means that if a queued TD fails, the queue does not advance, and the ICH3 traverses the QH's Queue Head Link Pointer. In a Depth-first traversal, the top queue element must complete successfully to satisfy the *advance criteria* for the queue. If the ICH3 is currently processing a queue, and the advance criteria are met, and the Vf bit is set, the ICH3 follows the TD's link pointer to the next schedule work item. Note that regardless of traversal model, when the advance criteria are met, the successful TD's link pointer is written back to the QH's Queue Element link pointer. When the ICH3 encounters a QH, it caches the QH internally, and sets internal state to indicate it is in a Q-context. It needs this state to update the correct QH (for auto advancement) and also to make the correct decisions on how to traverse the Frame List. Restricting the advancement of queues to advancement criteria implements a guaranteed data delivery stream. A queue is **never** advanced on an error completion status (even in the event the error count was exhausted). Table 5-65 lists the general queue advance criteria, which are based on the execution status of the TD at the "top" of a currently "active" queue. #### **Table 5-65. Queue Advance Criteria** | | Function-to-Ho | ost (IN) | Host-to-Function (OUT) | | | |-------------------------------------|----------------|-----------|------------------------|-----------------|--| | Non-NULL NULL Error/NAK | | Non-NULL | NULL | Error/NAK | | | Advance Q Advance Q Retry Q Element | | Advance Q | Advance Q | Retry Q Element | | Table 5-66 is a decision table illustrating the valid combinations of link pointer bits and the valid actions taken when advancement criteria for a queued transfer descriptor are met. The column headings for the link pointer fields are encoded, based on the following list: Legends: QH.LP = Queue Head Link Pointer (or Horizontal Link Pointer) QE.Q = Q bit in QE QE.LP = Queue Element Link Pointer (or Vertical Link Pointer) QE.T = T bit in QE TD.LP = TD Link Pointer TD. Vf = Vf bit in TD QH.Q = Q bit in QH TD.Q = Q bit in TD QH.T = T bit in QH TD. T = T bit in TD Table 5-66. USB Schedule List Traversal Decision Table | Q<br>Context | QH.Q | QH.T | QE.Q | QE.T | TD.Vf | TD.Q | TD.T | Description | |--------------|------|------|------|------|-------|------|------|------------------------------------------------------------------------------------------------------| | 0 | - | - | - | - | х | 0 | 0 | Not in Queue–execute TD. Use TD.LP to get next TD | | 0 | - | - | - | - | х | х | 1 | Not in Queue-execute TD. End of Frame | | 0 | - | - | - | - | х | 1 | 0 | Not in Queue –execute TD. Use TD.LP to get next (QH+QE). Set Q Context to 1. | | 1 | 0 | 0 | 0 | 0 | 0 | х | х | In Queue. Use QE.LP to get TD. Execute TD. Update QE.LP with TD.LP. Use QH.LP to get next TD. | | 1 | х | х | 0 | 0 | 1 | 0 | 0 | In Queue. Use QE.LP to get TD. Execute TD. Update QE.LP with TD.LP. Use TD.LP to get next TD. | | 1 | х | х | 0 | 0 | 1 | 1 | 0 | In Queue. Use QE.LP to get TD. Execute TD. Update QE.LP with TD.LP. Use TD.LP to get next (QH+QE). | | 1 | 0 | 0 | х | 1 | х | х | х | In Queue. Empty queue. Use QH.LP to get next TD | | 1 | х | х | 1 | 0 | - | - | - | In Queue. Use QE.LP to get (QH+QE) | | 1 | х | 1 | 0 | 0 | 0 | х | х | In Queue. Use QE.LP to get TD. Execute TD. Update QE.LP with TD.LP. End of Frame | | 1 | Х | 1 | х | 1 | Х | Х | х | In Queue. Empty queue. End of Frame | | 1 | 1 | 0 | 0 | 0 | 0 | х | х | In Queue. Use QE.LP to get TD. Execute TD. Update QE.LP with TD.LP. Use QH.LP to get next (QH+QE). | | 1 | 1 | 0 | х | 1 | х | х | х | In Queue. Empty queue. Use QH.LP to get next (QH+QE) | ## 5.16.3 Data Encoding and Bit Stuffing The USB employs NRZI data encoding (Non-Return to Zero Inverted) when transmitting packets. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. A string of zeros causes the NRZI data to toggle each bit time. A string of ones causes long periods with no transitions in the data. In order to ensure adequate signal transitions, bit stuffing is employed by the transmitting device when sending a packet on the USB. A 0 is inserted after every six consecutive 1s in the data stream before the data is NRZI encoded to force a transition in the NRZI data stream. This gives the receiver logic a data transition at least once every seven bit times to guarantee the data and clock lock. A waveform of the data encoding is shown in Figure 5-18. Figure 5-18. USB Data Encoding Bit stuffing is enabled beginning with the Sync Pattern and throughout the entire transmission. The data "one" that ends the Sync Pattern is counted as the first one in a sequence. Bit stuffing is always enforced, without exception. If required by the bit stuffing rules, a zero bit will be inserted even if it is the last bit before the end-of-packet (EOP) signal. ## 5.16.4 Bus Protocol ## **5.16.4.1 Bit Ordering** Bits are sent out onto the bus least significant bit (LSb) first, followed by next LSb, through to the most significant bit (MSb) last. #### 5.16.4.2 SYNC Field All packets begin with a synchronization (SYNC) field, which is a coded sequence that generates a maximum edge transition density. The SYNC field appears on the bus as IDLE followed by the binary string "KJKJKK," in its NRZI encoding. It is used by the input circuitry to align incoming data with the local clock and is defined to be eight bits in length. SYNC serves only as a synchronization mechanism and is not shown in the following packet diagrams. The last two bits in the SYNC field are a marker that is used to identify the first bit of the PID. All subsequent bits in the packet must be indexed from this point. #### 5.16.4.3 Packet Field Formats Field formats for the token, data, and handshake packets are described in the following section. The effects of NRZI coding and bit stuffing have been removed for the sake of clarity. All packets have distinct start and end of packet delimiters. Table 5-67. PID Format | Bit | Data Sent | Bit | Data Sent | |-----|-----------|-----|------------| | 0 | PID 0 | 4 | NOT(PID 0) | | 1 | PID 1 | 5 | NOT(PID 1) | | 2 | PID 2 | 6 | NOT(PID 2) | | 3 | PID 3 | 7 | NOT(PID 3) | #### **Packet Identifier Field** A packet identifier (PID) immediately follows the SYNC field of every USB packet. A PID consists of a four-bit packet type field followed by a four-bit check field as shown in Table 5-67. The PID indicates the type of packet and, by inference, the format of the packet and the type of error detection applied to the packet. The four-bit check field of the PID insures reliable decoding of the PID so that the remainder of the packet is interpreted correctly. The PID check field is generated by performing a ones complement of the packet type field. Any PID received with a failed check field or which decodes to a non-defined value is assumed to be corrupted and the remainder of the packet is assumed to be corrupted and is ignored by the receiver. PID types, codes, and descriptions are listed in Table 5-68. Table 5-68. PID Types | PID Type | PID Name | PID[3:0] | Description | |-----------|----------|----------|-------------------------------------------------------------------------------------------| | Token | OUT | b0001 | Address + endpoint number in host -> function transaction | | | IN | b1001 | Address + endpoint number in function -> host transaction | | | SOF | b0101 | Start of frame marker and frame number | | | SETUP | b1101 | Address + endpoint number in host -> function transaction for setup to a control endpoint | | Data | DATA0 | b0011 | Data packet PID even | | | DATA1 | b1011 | Data packet PID odd | | Handshake | ACK | b0010 | Receiver accepts error free data packet | | | NAK | b1010 | Rx device cannot accept data or Tx device cannot send data | | | STALL | b1110 | Endpoint is stalled | | Special | PRE | b1100 | Host-issued preamble. Enables downstream bus traffic to low speed devices. | PIDs are divided into four coding groups: token, data, handshake, and special, with the first two transmitted PID bits (PID[1:0]) indicating which group. This accounts for the distribution of PID codes. #### 5.16.4.4 Address Fields Function endpoints are addressed using two fields: the function address field and the endpoint field #### Table 5-69. Address Field | Bit | Data Sent | |-----|-----------| | 0 | ADDR 0 | | 1 | ADDR 1 | | 2 | ADDR 2 | | 3 | ADDR 3 | | Bit | Data Sent | |-----|-----------| | 4 | ADDR 4 | | 5 | ADDR 5 | | 6 | ADDR 6 | | | | #### **Address Field** The function address (ADDR) field specifies the function, via its address, that is either the source or destination of a data packet, depending on the value of the token PID. As shown in Table 5-69, a total of 128 addresses are specified as ADDR[6:0]. The ADDR field is specified for IN, SETUP, and OUT tokens. ## **Endpoint Field** An additional four-bit endpoint (ENDP) field, shown in Table 5-70, permits more flexible addressing of functions in which more than one sub-channel is required. Endpoint numbers are function specific. The endpoint field is defined for IN, SETUP, and OUT token PIDs only. Table 5-70. Endpoint Field | Bit | Data Sent | |-----|-----------| | 0 | ENDP 0 | | 1 | ENDP 1 | | 2 | ENDP 2 | | 3 | ENDP 3 | ## 5.16.4.5 Frame Number Field The frame number field is an 11-bit field that is incremented by the host on a per-frame basis. The frame number field rolls over upon reaching its maximum value of x7FFh, and is sent only for SOF tokens at the start of each frame. #### 5.16.4.6 Data Field The data field may range from 0 to 1023 bytes and must be an integral numbers of bytes. Data bits within each byte are shifted out LSB first. # 5.16.4.7 Cyclic Redundancy Check (CRC) CRC is used to protect the all non-PID fields in token and data packets. In this context, these fields are considered to be protected fields. The PID is not included in the CRC check of a packet containing CRC. All CRCs are generated over their respective fields in the transmitter before bit stuffing is performed. Similarly, CRCs are decoded in the receiver after stuffed bits have been removed. Token and data packet CRCs provide 100% coverage for all single- and double-bit errors. A failed CRC is considered to indicate that one or more of the protected fields is corrupted and causes the receiver to ignore those fields, and, in most cases, the entire packet. ## 5.16.5 Packet Formats #### 5.16.5.1 Token Packets Table 5-71 shows the field formats for a token packet. A token consists of a PID, specifying either IN, OUT, or SETUP packet type, and ADDR and ENDP fields. For OUT and SETUP transactions, the address and endpoint fields uniquely identify the endpoint that will receive the subsequent data packet. For IN transactions, these fields uniquely identify which endpoint should transmit a data packet. Only the ICH3 can issue token packets. IN PIDs define a data transaction from a function to the ICH3. OUT and SETUP PIDs define data transactions from the ICH3 to a function. Token packets have a five-bit CRC which covers the address and endpoint fields as shown above. The CRC does not cover the PID, which has its own check field. Token and SOF packets are delimited by an EOP after three bytes of packet field data. If a packet decodes as an otherwise valid token or SOF but does not terminate with an EOP after three bytes, it must be considered invalid and ignored by the receiver. **Table 5-71. Token Format** | Packet | Width | |--------|--------| | PID | 8 bits | | ADDR | 7 bits | | ENDP | 4 bits | | CRC5 | 5 bits | #### 5.16.5.2 Start of Frame Packets Table 5-72 shows a start of frame (SOF) packet. SOF packets are issued by the host at a nominal rate of once every 1.00 ms 0.05. SOF packets consist of a PID indicating packet type followed by an 11-bit frame number field. The SOF token comprises the token-only transaction that distributes a start of frame marker and accompanying frame number at precisely timed intervals corresponding to the start of each frame. All full speed functions, including hubs, must receive and decode the SOF packet. The SOF token does not cause any receiving function to generate a return packet; therefore, SOF delivery to any given function cannot be guaranteed. The SOF packet delivers two pieces of timing information. A function is informed that a start of frame has occurred when it detects the SOF PID. Frame timing sensitive functions, which do not need to keep track of frame number, need only decode the SOF PID; they can ignore the frame number and its CRC. If a function needs to track frame number, it must comprehend both the PID and the time stamp. #### Table 5-72. SOF Packet | Packet | Width | |--------------|---------| | PID | 8 bits | | Frame Number | 11 bits | | CRC5 | 5 bits | ## 5.16.5.3 Data Packets A data packet consists of a PID, a data field, and a CRC as shown in Table 5-73. There are two types of data packets, identified by differing PIDs: DATA0 and DATA1. Two data packet PIDs are defined to support data toggle synchronization. Data must always be sent in integral numbers of bytes. The data CRC is computed over only the data field in the packet and does not include the PID, which has its own check field. **Table 5-73. Data Packet Format** | Packet | Width | |--------|--------------| | PID | 8 bits | | DATA | 0-1023 bytes | | CRC16 | 16 bits | #### 5.16.5.4 Handshake Packets Handshake packets consist of only a PID. Handshake packets are used to report the status of a data transaction and can return values indicating successful reception of data, flow control, and stall conditions. Only transaction types that support flow control can return handshakes. Handshakes are always returned in the handshake phase of a transaction and may be returned, instead of data, in the data phase. Handshake packets are delimited by an EOP after one byte of packet field. If a packet is decoded as an otherwise valid handshake but does not terminate with an EOP after one byte, it must be considered invalid and ignored by the receiver. There are three types of handshake packets: - ACK indicates that the data packet was received without bit stuff or CRC errors over the data field and that the data PID was received correctly. An ACK handshake is applicable only in transactions in which data has been transmitted and where a handshake is expected. ACK can be returned by the host for IN transactions and by a function for OUT transactions. - NAK indicates that a function was unable to accept data from the host (OUT) or that a function has no data to transmit to the host (IN). NAK can only be returned by functions in the data phase of IN transactions or the handshake phase of OUT transactions. The host can never issue a NAK. NAK is used for flow control purposes to indicate that a function is temporarily unable to transmit or receive data, but will eventually be able to do so without need of host intervention. NAK is also used by interrupt endpoints to indicate that no interrupt is pending. - STALL is returned by a function in response to an IN token or after the data phase of an OUT. STALL indicates that a function is unable to transmit or receive data, and that the condition requires host intervention to remove the stall. Once a function's endpoint is stalled, the function must continue returning STALL until the condition causing the stall has been cleared through host intervention. The host is not permitted to return a STALL under any condition. ## 5.16.5.5 Handshake Responses #### **IN Transaction** A function may respond to an IN transaction with a STALL or NAK. If the token received was corrupted, the function will issue no response. If the function can transmit data, it will issue the data packet. The ICH3, as the USB host, can return only one type of handshake on an IN transaction, an ACK. If it receives a corrupted data, or cannot accept data due to a condition such as an internal buffer overrun, it discards the data and issues no response. #### **OUT Transaction** A function may respond to an OUT transaction with a STALL, ACK, or NAK. If the transaction contained corrupted data, it will issue no response. #### **SETUP Transaction** Setup defines a special type of host to function data transaction which permits the host to initialize an endpoint's synchronization bits to those of the host. Upon receiving a Setup transaction, a function must accept the data. Setup transactions cannot be STALLed or NAKed and the receiving function must accept the Setup transfer's data. If a non-control endpoint receives a SETUP PID, it must ignore the transaction and return no response. # 5.16.6 USB Interrupts There are two general groups of USB interrupt sources, those resulting from execution of transactions in the schedule, and those resulting from an ICH3 operation error. All transaction-based sources can be masked by software through the ICH3's interrupt enable register. Additionally, individual transfer descriptors can be marked to generate an interrupt on completion. When the ICH3 drives an interrupt for USB, it internally drives the PIRQ[A]# pin for USB function #0, PIRQ[D]# pin for USB function #1, and the PIRQ[C]# pin for USB function #2, until all sources of the interrupt are cleared. In order to accommodate some operating systems, the interrupt pin register must contain a different value for each function of this new multi-function device. ## **5.16.6.1** Transaction Based Interrupts These interrupts are not signaled until after the status for the last complete transaction in the frame has been written back to host memory. This guarantees that software can safely process through (Frame List Current Index -1) when it is servicing an interrupt. #### **CRC Error / Time-Out** A CRC/Time-out error occurs when a packet transmitted from the ICH3 to a USB device or a packet transmitted from a USB device to the ICH3 generates a CRC error. The ICH3 is informed of this event by a time-out from the USB device or by the ICH3's CRC checker generating an error on reception of the packet. Additionally, a USB bus time-out occurs when USB devices do not respond to a transaction phase within 19 bit times of an EOP. Either of these conditions will cause the C ERR field of the TD to decrement. When the C\_ERR field decrements to zero, the following occurs: - The active bit in the TD is cleared - The stalled bit in the TD is set - The CRC/Time-out bit in the TD is set. - At the end of the frame, the USB error interrupt bit is set in the HC status register. If the CRC/Time-out interrupt is enabled in the interrupt enable register, a hardware interrupt will be signaled to the system. #### **Interrupt on Completion** Transfer Descriptors contain a bit that can be set to cause an interrupt on their completion. The completion of the transaction associated with that block causes the USB interrupt bit in the HC status register to be set at the end of the frame in which the transfer completed. When a TD is encountered with the IOC bit set to 1, the IOC bit in the HC status register is set to 1 at the end of the frame if the active bit in the TD is set to 0 (even if it was set to zero when initially read). If the IOC enable bit of interrupt enable register (bit 2 of I/O offset 04h) is set, a hardware interrupt is signaled to the system. The USB interrupt bit in the HC status register is set either when the TD completes successfully or because of errors. If the completion is because of errors, the USB error bit in the HC status register is also set. #### **Short Packet Detect** A transfer set is a collection of data which requires more than 1 USB transaction to completely move the data across the USB. An example might be a large print file which requires numerous TDs in multiple frames to completely transfer the data. Reception of a data packet that is less than the endpoint's Max Packet size during Control, Bulk or Interrupt transfers signals the completion of the transfer set, even if there are active TDs remaining for this transfer set. Setting the SPD bit in a TD indicates to the HC to set the USB interrupt bit in the HC status register at the end of the frame in which this event occurs. This feature streamlines the processing of input on these transfer types. If the short packet interrupt enable bit in the interrupt enable register is set, a hardware interrupt is signaled to the system at the end of the frame where the event occurred. #### Serial Bus Babble When a device transmits on the USB for a time greater than its assigned Max Length, it is said to be babbling. Since isochrony can be destroyed by a babbling device, this error results in the active bit in the TD being cleared to 0 and the Stalled and Babble bits being set to one. The C\_ERR field is not decremented for a babble. The USB error interrupt bit in the HC status register is set to 1 at the end of the frame. A hardware interrupt is signaled to the system. If an EOF babble was caused by the ICH3 (due to incorrect schedule for instance), the ICH3 will force a bit stuff error followed by an EOP and the start of the next frame. #### Stalled This event indicates that a device/endpoint returned a STALL handshake during a transaction or that the transaction ended in an error condition. The TDs stalled bit is set and the active bit is cleared. Reception of a STALL does not decrement the error counter. A hardware interrupt is signaled to the system. #### **Data Buffer Error** This event indicates that an overrun of incoming data or a under-run of outgoing data has occurred for this transaction. This would generally be caused by the ICH3 not being able to access required data buffers in memory within necessary latency requirements. Either of these conditions will cause the C ERR field of the TD to be decremented. When C\_ERR decrements to zero, the active bit in the TD is cleared, the stalled bit is set, the USB error interrupt bit in the HC status register is set to 1 at the end of the frame and a hardware interrupt is signaled to the system. #### **Bit Stuff Error** A bit stuff error results from the detection of a sequence of more that 6 ones in a row within the incoming data stream. This will cause the C\_ERR field of the TD to be decremented. When the C\_ERR field decrements to zero, the active bit in the TD is cleared to 0, the stalled bit is set to one, the USB error interrupt bit in the HC status register is set to 1 at the end of the frame and a hardware interrupt is signaled to the system. ## 5.16.6.2 Non-Transaction Based Interrupts If an ICH3 process error or system error occur, the ICH3 halts and immediately issues a hardware interrupt to the system. #### **Resume Received** This event indicates that the ICH3 received a RESUME signal from a device on the USB bus during a global suspend. If this interrupt is enabled in the interrupt enable register, a hardware interrupt will be signaled to the system allowing the USB to be brought out of the suspend state and returned to normal operation. #### **ICH3 Process Error** The HC monitors certain critical fields during operation to ensure that it does not process corrupted data structures. These include checking for a valid PID and verifying that the MaxLength field is less than 1280. If it detects a condition that would indicate that it is processing corrupted data structures, it immediately halts processing, sets the HC process error bit in the HC status register and signals a hardware interrupt to the system. This interrupt cannot be disabled through the interrupt enable register. #### **Host System Error** The ICH3 sets this bit to 1 when a PCI Parity error, PCI Master Abort, or PCI Target Abort occur. When this error occurs, the ICH3 clears the run/stop bit in the command register to prevent further execution of the scheduled TDs. This interrupt cannot be disabled through the interrupt enable register. # 5.16.7 USB Power Management The Host Controller can be put into a suspended state and its power can be removed. This requires that certain bits of information are retained in the resume power plane of the ICH3 so that a device on a port may wake the system. Such a device may be a fax-modem, which will wake up the machine to receive a fax or take a voice message. The settings of the following bits in I/O space will be maintained when the ICH3 enters the S3, S4 or S5 states. Table 5-74. Bits Maintained in Low Power States | Register | Offset | Bit | Description | |-------------------------|-----------|-----|----------------------------------| | Command | 00h | 3 | Enter Global Suspend Mode (EGSM) | | Status | 02h | 2 | Resume Detect | | Port Status and Control | 10h & 12h | 2 | Port Enabled/Disabled | | | | 6 | Resume Detect | | | | 8 | Low Speed Device Attached | | | | 12 | Suspend | When the ICH3 detects a resume event on any of its ports, it will set the corresponding USB\_STS bit in ACPI space. If USB is enabled as a wake/break event, the system will wake up and an SCI will be generated. # 5.16.8 USB Legacy Keyboard Operation When a USB keyboard is plugged into the system, and a standard keyboard is not, the system may not boot, and DOS legacy software will not run, because the keyboard will not be identified. The ICH3 implements a series of trapping operations which will snoop accesses that go to the keyboard controller, and put the expected data from the USB keyboard into the keyboard controller. **Note:** The scheme described below assumes that the keyboard controller (8042 or equivalent) is on the LPC bus. This legacy operation is performed through SMM space. Figure 5-19 shows the Enable and Status path. The latched SMI source (60R, 60W, 64R, 64W) is available in the status register. Because the enable is after the latch, it is possible to check for other events that didn't necessarily cause an SMI. It is the software's responsibility to logically AND the value with the appropriate enable bits. Note also that the SMI is generated before the PCI cycle completes (e.g., before TRDY# goes active) to ensure that the processor doesn't complete the cycle before the SMI is observed. This method is used on MPIIX and has been validated. The logic will also need to block the accesses to the 8042. If there is an external 8042, then this is simply accomplished by not activating the 8042 CS. This is simply done by logically ANDing the 4 enables (60R, 60W, 64R, 64W) with the 4 types of accesses to determine if 8042CS should go active. An additional term is required for the "Pass-through" case. The state table for the diagram is shown in Table 5-75. Figure 5-19. USB Legacy Keyboard Flow Diagram **Table 5-75. USB Legacy Keyboard State Transitions** | Current State | Action | Data Value | Next State | Comment | |---------------|-------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDLE | 64h / Write | D1h | GateState1 | Standard D1 command. Cycle passed through to 8042. SMI# doesn't go active. PSTATE (offset C0, bit 6) goes to 1. | | IDLE | 64h / Write | Not D1h | IDLE | Bit 3 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. | | IDLE | 64h / Read | N/A | IDLE | Bit 2 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. | | IDLE | 60h / Write | Don't Care | IDLE | Bit 1 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. | | IDLE | 60h / Read | N/A | IDLE | Bit 0 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. | | GateState1 | 60h / Write | XXh | GateState2 | Cycle passed through to 8042, even if trap enabled in Bit 1 in the configuration register. No SMI# generated. PSTATE remains 1. If data value is not DFh or DDh then the 8042 may chose to ignore it. | | GateState1 | 64h / Write | D1h | GateState1 | Cycle passed through to 8042, even if trap enabled via Bit 3 in the configuration register. No SMI# generated. PSTATE remains 1. Stay in GateState1 because this is part of the double-trigger sequence. | | GateState1 | 64h / Write | Not D1h | ILDE | Bit 3 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. PSTATE goes to 0. If Bit 7 in the configuration register is set, then SMI# should be generated. | | GateState1 | 60h / Read | N/A | IDLE | This is an invalid sequence. Bit 0 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. PSTATE goes to 0. If Bit 7 in the configuration register is set, then SMI# should be generated. | | GateState1 | 64h / Read | N/A | GateState1 | Just stay in same state. Generate an SMI# if enabled in Bit 2 of the configuration register. PSTATE remains 1. | | GateState2 | 64 / Write | FFh | IDLE | Standard end of sequence. Cycle passed through to 8042. PSTATE goes to 0. Bit 7 in the Configuration Space determines if SMI# should be generated. | | GateState2 | 64h / Write | Not FFh | IDLE | Improper end of sequence. Bit 3 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. PSTATE goes to 0. If Bit 7 in the configuration register is set, then SMI# should be generated. | | GateState2 | 64h / Read | N/A | GateState2 | Just stay in same state. Generate an SMI# if enabled in Bit 2 of the configuration register. PSTATE remains 1. | | GateState2 | 60h / Write | XXh | IDLE | Improper end of sequence. Bit 1 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. PSTATE goes to 0. If Bit 7 in the configuration register is set, then SMI# should be generated. | | <b>Table 5-75. USB</b> | Legacy Keyboard | State Transitions ( | (Continued) | |------------------------|-----------------|---------------------|-------------| |------------------------|-----------------|---------------------|-------------| | Current State | Action | Data Value | Next State | Comment | |---------------|------------|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GateState2 | 60h / Read | N/A | IDLE | Improper end of sequence. Bit 0 in the configuration register determines if cycle passed through to 8042 and if SMI# generated. PSTATE goes to 0. If Bit 7 in the configuration register is set, then SMI# should be generated. | # 5.17 SMBus 2.0 Controller Functional Description (D31:F3) The ICH3 provides a *System Management Bus (SMBus) Specification*, Version 2.0-compliant Host Controller as well as an SMBus Slave Interface. The Host Controller provides a mechanism for the processor to initiate communications with SMBus peripherals (slaves). The ICH3 is also capable of operating in a mode in which it can communicate with I<sup>2</sup>C\* compatible devices. The ICH3 can perform SMBus messages with either packet error checking (PEC) enabled or disabled. The actual PEC calculation and checking is performed in software. The Slave Interface allows an external master to read from or write to the ICH3. Write cycles can be used to cause certain events or pass messages, and the read cycles can be used to determine the state of various status bits. The ICH3's internal Host Controller cannot access the ICH3's internal Slave Interface. The ICH3 SMBus logic exists in Device 31:Function 3 configuration space, and consists of a transmit data path, and host controller. The transmit data path provides the data flow logic needed to implement the seven different SMBus command protocols and is controlled by the host controller. The ICH3 SMBus controller logic is clocked by RTC clock. The SMBus Address Resolution Protocol (ARP) is supported by using the existing host controller commands through software, except for the new Host Notify command (which is actually a received message). The programming model of the host controller is combined into two portions: a PCI configuration portion, and a system I/O mapped portion. All static configuration, such as the I/O base address, is done via the PCI configuration space. Real-time programming of the Host interface is done in system I/O space. ## 5.17.1 Host Controller The SMBus Host Controller is used to send commands to other SMBus slave devices. Software sets up the host controller with an address, command, and, for writes, data and optional PEC; and then tells the controller to start. When the controller has finished transmitting data on writes, or receiving data on reads, it will generate an SMI# or interrupt, if enabled. The host controller supports 8 command protocols of the SMBus interface (see System Management Bus Specs): Quick Command, Send Byte, Receive Byte, Write Byte/Word, Read Byte/Word, Process Call, Block Read/Write, and Host Notify. The SMBus Host Controller requires that the various data and command fields be setup for the type of command to be sent. When software sets the START bit, the SMBus Host Controller will perform the requested transaction, and interrupt the processor (or generate an SMI#) when the transaction is completed. Once a START command has been issued, the values of the "active" registers" (i.e., host control, host command, transmit slave address, data 0, data 1) should not be changed or read until the interrupt status bit (INTR) has been set (indicating the completion of the command). Any register values needed for computation purposes should be saved prior to issuing of a new command, as the SMBus Host Controller will update all registers while completing the new command. Using the SMB Host Controller to send commands to the ICH3's SMB slave port is supported. The ICH3 supports slave functionality, including the Host Notify protocol, on the SMLink pins. Therefore, in order to be fully compliant with the *System Management Bus (SMBus) Specification*, Version 2.0 (which requires the Host Notify protocol), the SMLink and SMBus signals should be tied together externally. ## 5.17.1.1 Command Protocols In all of the following commands, the host status register (offset 00h) is used to determine the progress of the command. While the command is in operation, the HOST\_BUSY bit is set. If the command completes successfully, the INTR bit will be set in the host status register. If the device does not respond with an acknowledge, and the transaction times out, the DEV\_ERR bit is set. If software sets the KILL bit in the host control register while the command is running, the transaction will stop and the FAILED bit will be set. #### **Quick Command** When programmed for a Quick command, the transmit slave address register is sent. The PEC byte is never appended to the Quick protocol. Software should force the PEC\_EN bit to '0' when performing the Quick command. The format of the protocol is shown in Table 5-76. #### Table 5-76. Quick Protocol | Bit | Description | |-----|------------------------| | 1 | Start Condition | | 2–8 | Slave Address–7 bits | | 9 | Read / Write Direction | | 10 | Acknowledge from slave | | 11 | Stop | ## Send Byte / Receive Byte For the Send Byte command, the transmit slave address and device command registers are sent For the Receive Byte command, the transmit slave address register is sent. The data received is stored in the data 0 register. The Receive Byte is similar to a Send Byte, the only difference is the direction of data transfer. The format of the protocol is shown in Table 5-77. and Table 5-78 Table 5-77. Send / Receive Byte Protocol without PEC | Send Byte Protocol | | Receive Byte Protocol | | |--------------------|------------------------|-----------------------|------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address-7 bits | 2–8 | Slave Address–7 bits | | 9 | Write | 9 | Read | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Data byte from slave | | 19 | Acknowledge from slave | 19 | NOT Acknowledge | | 20 | Stop | 20 | Stop | Table 5-78. Send/Receive byte Protocol with PEC | Send Byte Protocol | | Receive Byte Protocol | | |--------------------|------------------------|-----------------------|------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address–7 bits | | 9 | Write | 9 | Read | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Data byte from slave | | 19 | Acknowledge from slave | 19 | Acknowledge | | 20–27- | PEC | 20–27 | PEC from slave | | 28 | Acknowledge from slave | 28 | Not Acknowledge | | 29 | Stop | 29 | Stop | ## Write Byte/Word The first byte of a Write Byte/Word access is the command code. The next 1 or 2 bytes are the data to be written. When programmed for a Write Byte/Word command, the transmit slave address, device command, and data 0 registers are sent. In addition, the data 1 register is sent on a Write Word command. The format of the protocol is shown in Table 5-79 and Table 5-80. Table 5-79. Write Byte/Word Protocol without PEC | Write Byte Protocol | | | Write Word Protocol | | |---------------------|------------------------|-------|------------------------|--| | Bit | Description | Bit | Description | | | 1 | Start | 1 | Start | | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address–7 bits | | | 9 | Write | 9 | Write | | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | | 11–18 | Command code–8 bits | 11–18 | Command code-8 bits | | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | | 20–27 | Data Byte-8 bits | 20–27 | Data Byte Low-8 bits | | | 28 | Acknowledge from Slave | 28 | Acknowledge from Slave | | | 29 | Stop | 29–36 | Data Byte High–8 bits | | | | | 37 | Acknowledge from slave | | | | | 38 | Stop | | Table 5-80. Write Byte/Word Protocol with PEC | Write Byte Protocol | | | Write Word Protocol | | |---------------------|------------------------|-------|------------------------|--| | Bit | Description | Bit | Description | | | 1 | Start | 1 | Start | | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address–7 bits | | | 9 | Write | 9 | Write | | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | | 11–18 | Command code–8 bits | 11–18 | Command code–8 bits | | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | | 20–27 | Data Byte–8 bits | 20–27 | Data Byte Low-8 bits | | | 28 | Acknowledge from Slave | 28 | Acknowledge from Slave | | | 29–36 | PEC | 29–36 | Data Byte High–8 bits | | | 37 | Acknowledge from Slave | 37 | Acknowledge from slave | | | 38 | Stop | 38–45 | PEC | | | | | 46 | Acknowledge from slave | | | | | 47 | Stop | | ## Read Byte/Word Reading data is slightly more complicated than writing data. First the ICH3 must write a command to the slave device. Then it must follow that command with a repeated start condition to denote a read from that device's address. The slave then returns 1 or 2 bytes of data. When programmed for the Read Byte/Word command, the transmit slave address and device command registers are sent. Data is received into the data 0 on the read byte, and the data 0 and data 1 registers on the Read Word command. The format of the protocol is shown in Table 5-81 and Table 5-82. Table 5-81. Read Byte/Word Protocol without PEC | | Read Byte Protocol | | Read Word Protocol | |-------|------------------------|-------|----------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address-7 bits | 2–8 | Slave Address-7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Command code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20 | Repeated Start | 20 | Repeated Start | | 21–27 | Slave Address-7 bits | 21–27 | Slave Address-7 bits | | 28 | Read | 28 | Read | | 29 | Acknowledge from slave | 29 | Acknowledge from slave | | 30–37 | Data from slave–8 bits | 30–37 | Data Byte Low from slave–8 bits | | 38 | NOT acknowledge | 38 | Acknowledge | | 39 | Stop | 39–46 | Data Byte High from slave–8 bits | | | | 47 | NOT acknowledge | | | | 48 | Stop | Table 5-82. Read Byte/Word Protocol with PEC | Read Byte Protocol | | | Read Word Protocol | |--------------------|------------------------|-------|----------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address-7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Command code-8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20 | Repeated Start | 20 | Repeated Start | | 21–27 | Slave Address–7 bits | 21–27 | Slave Address-7 bits | | 28 | Read | 28 | Read | | 29 | Acknowledge from slave | 29 | Acknowledge from slave | | 30–37 | Data from slave–8 bits | 30–37 | Data Byte Low from slave–8 bits | | 38 | Acknowledge | 38 | Acknowledge | | 39–46 | PEC from slave | 39–46 | Data Byte High from slave–8 bits | | 47 | NOT Acknowledge | 47 | Acknowledge | | 48 | Stop | 48–55 | PEC from slave | | | | 56 | NOT acknowledge | | | | 57 | Stop | #### **Process Call** The process call is so named because a command sends data and waits for the slave to return a value dependent on that data. The protocol is simply a Write Word followed by a Read Word, but without a second command or stop condition. When programmed for the Process Call command, the ICH3 transmits the transmit slave address, host command, data 0 and data 1 registers. Data received from the device is stored in the data 0 and data 1 registers. The Process Call command with I2C\_EN set and the PEC\_EN bit set produces undefined results. Software must force either I2C\_EN or PEC\_EN to 0 when running this command. The format of the protocol is shown in Table 5-83 and Table 5-84. **Note:** For Process Call command, the value written into bit 0 of the transmit slave address register (SMB I/O register, offset 04h) needs to be 0. Table 5-83. Process Call Protocol without PEC | Bit | Description | | |-------|----------------------------------|--| | 1 | Start | | | 2–8 | Slave Address–7 bits | | | 9 | Write | | | 10 | Acknowledge from Slave | | | 11–18 | Command code–8 bits | | | 19 | Acknowledge from slave | | | 20–27 | Data byte Low-8 bits | | | 28 | Acknowledge from slave | | | 29–36 | Data Byte High–8 bits | | | 37 | Acknowledge from slave | | | 38 | Repeated Start | | | 39–45 | Slave Address–7 bits | | | 46 | Read | | | 47 | Acknowledge from slave | | | 48–55 | Data Byte Low from slave–8 bits | | | 56 | Acknowledge | | | 57–64 | Data Byte High from slave–8 bits | | | 65 | NOT acknowledge | | | 66 | Stop | | Table 5-84. Process Call Protocol with PEC | Bit | Description | |-------|----------------------------------| | 1 | Start | | 2–8 | Slave Address–7 bits | | 9 | Write | | 10 | Acknowledge from Slave | | 11–18 | Command code–8 bits | | 19 | Acknowledge from slave | | 20–27 | Data byte Low–8 bits | | 28 | Acknowledge from slave | | 29–36 | Data Byte High–8 bits | | 37 | Acknowledge from slave | | 38 | Repeated Start | | 39–45 | Slave Address–7 bits | | 46 | Read | | 47 | Acknowledge from slave | | 48–55 | Data Byte Low from slave–8 bits | | 56 | Acknowledge | | 57–64 | Data Byte High from slave–8 bits | | 65 | Acknowledge | | 66–73 | PEC from slave | | 74 | NOT acknowledge | | 75 | Stop | #### **Block Read/Write** The Block Write begins with a slave address and a write condition. After the command code, the ICH3 issues a byte count which describes how many more bytes will follow in the message. If a slave had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be 0. Note that, unlike the PIIX4, which implements 32-byte buffer for Block Read/Write command, the ICH3 implements the block data byte register (D31:F3, I/O offset 07h) for Block Read/Write command. When programmed for a Block Write command, the transmit slave address, host command, and data 0 (count) registers are sent. Data is then sent from the block data byte register. After the byte has been sent, the ICH3 will set the BYTE\_DONE\_STS bit in the host status register. If there are more bytes to send, the software will write the next byte to the block data byte register and will also clear the BYTE\_DONE\_STS bit. The ICH3 will then send the next byte. When doing a block write, first poll the BYTE\_DONE\_STS register until it is set, then write the next byte, then clear the BYTE\_DONE\_STS register. On block read commands, after the byte count is stored in the data 0 register, the first data byte goes in the block data byte register; the ICH3 will then set the BYTE\_DONE\_STS bit and generate an SMI# or interrupt. The SMI# or interrupt handler will read the byte and then clear the BYTE\_DONE\_STS bit to allow the next byte to be read into the block data byte register. Note that after receiving data byte N-1 of the block, the software needs to set the LAST\_BYTE bit in the host control register; this allows the ICH3 to send a NOT ACK (instead of an ACK) after receiving the last data byte (byte N) of the block. After each byte of a block message the ICH3 sets the BYTE\_DONE\_STS bit and generates an interrupt or SMI#. Software clears the BYTE\_DONE\_STS bit before the next transfer occurs. When the interrupt handler clears the BYTE\_DONE\_STS bit after the last byte has been transferred, the ICH3 will set the INTR bit and generate another interrupt to signal the end of the block transfer. Thus, for a block message of n bytes, the ICH3 will generate n+1 interrupts. The interrupt handler needs to be implemented to handle all of these interrupts The format of the Block Read/Write protocol is shown in Table 5-85 and Table 5-86. **Note:** For Block Write, if the I<sup>2</sup>C\_EN bit is set, the format of the command changes slightly. The ICH3 will still send the number of bytes indicated in the data 0 register. However, it will not send the contents of the data 0 register as part of the message. The Block Write command with I2C\_EN set and the PEC\_EN bit set produces undefined results. Software must force the PEC\_EN bit to 0 when running this command. Table 5-85. Block Read/Write Protocol without PEC | Block Write Protocol | | Block Read Protocol | | |----------------------|-----------------------------------------------------------|---------------------|-----------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Command code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20–27 | Byte Count–8 bits (Skip this step if I2C_EN bit set) | 20 | Repeated Start | | 28 | Acknowledge from Slave (Skip this step if I2C_EN bit set) | 21–27 | Slave Address–7 bits | | 29–36 | Data Byte 1–8 bits | 28 | Read | | 37 | Acknowledge from Slave | 29 | Acknowledge from slave | | 38–45 | Data Byte 2–8 bits | 30–37 | Byte Count from slave–8 bits | | 46 | Acknowledge from slave | 38 | Acknowledge | | | Data Bytes / Slave<br>Acknowledges | 39–46 | Data Byte 1 from slave–8 bits | | | Data Byte N–8 bits | 47 | Acknowledge | | | Acknowledge from Slave | 48–55 | Data Byte 2 from slave–8 bits | | | Stop | 56 | Acknowledge | | | | | Data Bytes from slave/Acknowledge | | | | | Data Byte N from slave–8 bits | | | | | NOT Acknowledge | | | | | Stop | Table 5-86. Block Read/Write Protocol with PEC | Block Write Protocol | | | Block Read Protocol | |----------------------|-----------------------------------------------------------|-------|-----------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 2–8 | Slave Address–7 bits | 2–8 | Slave Address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 11–18 | Command code–8 bits | 11–18 | Command code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 20–27 | Byte Count–8 bits (Skip this step if I2C_EN bit set) | 20 | Repeated Start | | 28 | Acknowledge from Slave (Skip this step if I2C_EN bit set) | 21–27 | Slave Address-7 bits | | 29–36 | Data Byte 1–8 bits | 28 | Read | | 37 | Acknowledge from Slave | 29 | Acknowledge from slave | | 38–45 | Data Byte 2–8 bits | 30–37 | Byte Count from slave–8 bits | | 46 | Acknowledge from slave | 38 | Acknowledge | | | Data Bytes / Slave<br>Acknowledges | 39–46 | Data Byte 1 from slave–8 bits | | | Data Byte N–8 bits | 47 | Acknowledge | | | Acknowledge from Slave | 48–55 | Data Byte 2 from slave–8 bits | | | PEC-8 bits | 56 | Acknowledge | | | Acknowledge from Slave | | Data Bytes from slave/Acknowledge | | | Stop | | Data Byte N from slave–8 bits | | | | | Acknowledge | | | | | PEC from slave–8 bits | | | | | NOT Acknowledge | | | | | Stop | ## I<sup>2</sup>C\* Read This command allows the ICH3 to perform block reads to certain $I^2C$ devices, such as serial $E^2PROMs$ . The SMBus Block Read sends both the 7-bit address, as well as the command field. This command field could be used as the extended 10-bit address for accessing $I^2C$ devices that use 10-bit addressing. However, this doesn't allow access to devices using the $I^2C$ "Combined Format" that has data bytes after the address. Typically these data bytes correspond to an offset (address) within the serial memory chips. **Note:** This new command is supported independent of the setting of the I2C \_EN bit. The I<sup>2</sup>C Read command with the PEC\_EN bit set produces undefined results. Software must force the PEC\_EN bit to 0 when running this command. For I<sup>2</sup>C Read command, the value written into bit 0 of the transmit slave address register (SMB I/O register, offset 04h) needs to be 0. The format that is used for the new command is shown in Table 5-87. Table 5-87, I<sup>2</sup>C Block Read | Bit | Description | | |-------|-------------------------------------|--| | 1 | Start | | | 2–8 | Slave Address-7 bits | | | 9 | Write | | | 10 | Acknowledge from slave | | | 11–18 | Command code–8 bits | | | 19 | Acknowledge from slave | | | 20–27 | Send data 0 register | | | 28 | Acknowledge from slave | | | 29–36 | Send data 1 register | | | 37 | Acknowledge from slave | | | 38 | Repeated start | | | 39–45 | Slave Address-7 bits | | | 46 | Read | | | 47 | Acknowledge from slave | | | 48–55 | Data byte from slave | | | 56 | Acknowledge | | | 57–64 | Data byte 2 from slave–8 bits | | | 65 | Acknowledge | | | _ | Data bytes from slave / Acknowledge | | | _ | Data byte N from slave–8 bits | | | _ | NOT Acknowledge | | | _ | Stop | | The ICH3 will continue reading data from the peripheral until the NAK is received. ## 5.17.1.2 I<sup>2</sup>C Behavior When the I2C \_EN bit is set, the ICH3 SMBus logic will instead be set to communicate with I<sup>2</sup>C devices. This forces the following changes: - 1. The Process Call command will skip the Command code (and its associated acknowledge) - 2. The Block Write command will skip sending the Byte Count (data 0) In addition, the ICH3 will support the new I<sup>2</sup>C Read command. This is independent of the I2C \_EN bit. ## 5.17.1.3 Heartbeat for Use with the External LAN Controller This method allows the ICH3 to send messages to an *external* LAN Controller when the processor is otherwise unable to do so. It uses the SMLINK I/F between the ICH3 and the external LAN Controller. The actual Heartbeat message is a Block Write. Only 8 bytes are sent. ## 5.17.2 Bus Arbitration Several masters may attempt to get on the bus at the same time by driving the SMBDATA line low to signal a start condition. The ICH3 must continuously monitor the SMBDATA line. When the ICH3 is attempting to drive the bus to a '1' by letting go of the SMBDATA line, and it samples SMBDATA low, then some other master is driving the bus and the ICH3 must stop transferring data. If the ICH3 sees that it has lost arbitration, the condition is called a collision. The ICH3 will set the BUS\_ERR bit in the host status register, and if enabled, generate an interrupt or SMI#. The processor is responsible for restarting the transaction. When the ICH3 is a SMBus master, it will drive the clock. When the ICH3 is sending address or command as an SMBus master, or data bytes as a master on writes, it will drive data relative to the clock it is also driving. It will not start toggling the clock until the start or stop condition meets proper setup and hold time. The ICH3 will also guarantee minimum time between SMBus transactions as a master. The ICH3 supports the same arbitration protocol for both the SMBus and the System Management (SMLINK) interfaces. # 5.17.3 Bus Timing ## 5.17.3.1 Clock Stretching Some devices may not be able to handle their clock toggling at the rate that the ICH3 as an SMBus master would like. They have the capability of stretching the low time of the clock. When the ICH3 attempts to release the clock (allowing the clock to go high), the clock will remain low for an extended period of time. The ICH3 must monitor the SMBus clock line after it releases the bus to determine whether to enable the counter for the high time of the clock. While the bus is still low, the high time counter must not be enabled. Similarly, the low period of the clock can be stretched by an SMBus master if it is not ready to send or receive data. # 5.17.3.2 Bus Time Out (Intel® ICH3 as SMBus Master) If there is an error in the transaction, such that an SMBus device does not signal an acknowledge, or holds the clock lower than the allowed time-out time, the transaction will time out. The ICH3 will discard the cycle, and set the DEV\_ERR bit. The time out minimum is 25 ms. The time-out counter inside the ICH3 will start after the last bit of data is transferred by the ICH3 and it is waiting for a response. The 25 ms will be a count of 800 RTC clocks. ## 5.17.4 Interrupts / SMI# The ICH3 SMBus controller uses PIRQB# as its interrupt pin. However, the system can alternatively be set up to generate SMI# instead of an interrupt, by setting the SMBUS\_SMI\_EN bit. Table 5-89 and Table 5-90 specify how the various enable bits in the SMBus function control the generation of the interrupt, Host and Slave SMI, and Wake internal signals. The rows in the tables are additive, which means that if more than one row is true for a particular scenario then the Results for all of the activated rows will occur. Table 5-88. Enable for SMBALERT# | Event | INTREN (Host<br>Control I/O Register,<br>Offset 02h, Bit 0) | SMB_SMI_EN (Host<br>Configuration Register,<br>D31:F3:Offset 40h, Bit 1) | SMBALERT_DIS (Slave<br>Command I/O Register,<br>Offset 11h, Bit 2) | Result | |-------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------| | SMBALERT#<br>asserted low<br>(always reported<br>in Host Status<br>Register, Bit 5) | Х | Х | Х | Wake generated | | | Х | 1 | 0 | Slave SMI# generated (SMBUS_SMI_STS) | | | 1 | 0 | 0 | Interrupt generated | Table 5-89. Enables for SMBus Slave Write and SMBus Host Events | Event | INTREN (Host Control I/O<br>Register, Offset 02h, Bit 0) | SMB_SMI_EN<br>(Host Configuration<br>Register, D31:F3:Offset 40h,<br>Bit1) | Result | |-----------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Slave Write to Wake/SMI#<br>Command | Х | Х | Wake generated when asleep.<br>Slave SMI# generated when<br>awake (SMBUS_SMI_STS). | | Slave Write to<br>SMLINK_SLAVE_SMI<br>Command | Х | Х | Slave SMI# generated when in<br>the S0 state<br>(SMBUS_SMI_STS) | | | 0 | X | None | | Any combination of Host<br>Status Register [4:1] asserted | 1 | 0 | Interrupt generated | | ŭ | 1 | 1 | Host SMI# generated | Table 5-90. Enables for the Host Notify Command | HOST_NOTIFY_INTREN<br>(Slave Control I/O Register,<br>Offset 11h, Bit 0) | SMB_SMI_EN (Host Config.<br>Register, D31:F3:Off40h, Bit 1) | HOST_NOTIFY_WKEN<br>(Slave Control I/O Register,<br>Offset 11h, Bit 1) | Result | |--------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------| | 0 | Х | 0 | None | | X | Х | 1 | Wake generated | | 1 | 0 | X | Interrupt generated | | 1 | 1 | Х | Slave SMI# generated (SMBUS_SMI_STS) | #### **5.17.5 SMBALERT#** SMBALERT# is multiplexed with GPIO[11]. When enable and the signal is asserted, The ICH3 can generate an interrupt, an SMI# or a wake event from S1–S4. **Note:** Any event on SMBALERT# (regardless whether it is programmed as a GPIO or not), causes the event message to be sent in "heartbeat mode." #### 5.17.6 SMBus Slave Interface The ICH3's SMBus Slave interface is accessed via the SMLINK[1:0] signals. The SMBus slave logic will not generate or handle receiving the PEC byte and will only act as a Legacy Alerting Protocol (Alert on LAN) device. The slave interface allows the ICH3 to decode cycles, and allows an external microcontroller to perform specific actions. Key features and capabilities include: - Supports decode of three types of messages: Byte Write, Byte Read, and Host Notify - Receive slave address register: This is the address that the ICH3 decodes. A default value is provided so that the slave interface can be used without the processor having to program this register. - Receive slave data register in the SMBus I/O space that includes the data written by the external microcontroller - Registers that the external microcontroller can read to get the state of the ICH3. See Table 5-95 - Status bits to indicate that the SMLink/SMBus slave logic caused an interrupt or SMI# due to the reception of a message that matched the slave address. - Bit 0 of the slave status register for the Host Notify command - Bit 16 of the SMI status register (Section 9.8.3.15) for all others If a master leaves the clock and data bits of the SMLink interface at '1' for $50\,\mu s$ or more in the middle of a cycle, the ICH3 slave logic's behavior is undefined. This is interpreted as an unexpected idle and should be avoided when performing management activities to the slave logic. #### 5.17.6.1 Format of Slave Write Cycle The external master performs Byte Write commands to the ICH3 SMBus Slave I/F. The "command" field (bits 11–18) indicate which register is being accessed. The Data field (bits 20–27) indicate the value that should be written to that register. The Write Cycle format is shown below in Table 5-91. Table 5-92 has the values associated with the registers. **Table 5-91. Slave Write Cycle Format** | Bits | Description | Driven by | Comment | |-------|----------------------|--------------------------|-------------------------------------------------------| | 1 | Start Condition | External Microcontroller | | | 2–8 | Slave Address–7 bits | External Microcontroller | Must match value in receive slave address register | | 9 | Write | External Microcontroller | Always 0 | | 10 | ACK | ICH3 | | | 11–18 | Command | External Microcontroller | This field indicates which register will be accessed. | | 11-10 | | | See Table 5-92 below for the register definitions | | 19 | ACK | ICH3 | | | 20–27 | Register Data | External Microcontroller | See Table 5-92 below for the register definitions | | 28 | ACK | ICH3 | | | 29 | Stop | External Microcontroller | | #### **Table 5-92. Slave Write Registers** | Register | Function | |----------|------------------------------------------------------------------------------------------| | 0 | Command Register. See Table 5-93 for legal values written to this register. | | 1–3 | Reserved | | 4 | Data Message Byte 0 | | 5 | Data Message Byte 1 | | 6–7 | Reserved | | 8 | Frequency Straps will be written on bits 3:0. Bits 7:4 should be 0, but will be ignored. | | 9–FFh | Reserved | NOTE: The external microcontroller is responsible to make sure that it does not update the contents of the data byte registers until they have been read by the system processor. The ICH3 will overwrite the old value with any new value received. A race condition is possible where the new value is being written to the register just at the time it is being read. ICH3 will not attempt to cover this race condition (i.e., unpredictable results in this case). ### **Table 5-93. Command Types** | Command<br>Type | Description | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | | 1 | WAKE/SMI#: Wake system if it is not already awake. If system is already awake, then an SMI# will be generated. NOTE: The SMB_WAK_STS bit will be set by this command, even if the system is already awake. The SMI handler should then clear this bit. | | 2 | Unconditional Powerdown: This command sets the PWRBTNOR_STS bit, and has the same effect as the Powerbutton Override occurring. | | 3 | HARD RESET WITHOUT CYCLING: The will cause a hard reset of the system (does not include cycling of the power supply). This is equivalent to a write to the CF9h register with bits 2:1 set to 1, but bit 3 set to 0. | | 4 | <b>HARD RESET SYSTEM:</b> The will cause a hard reset of the system (including cycling of the power supply). This is equivalent to a write to the CF9h register with bits 3:1 set to 1. | | 5 | <b>Disable the TCO Messages.</b> This command will disable the ICH3 from sending Heartbeat and Event messages (as described in Section 5.13.2). Once this command has been executed, Heartbeat and Event message reporting can only be re-enabled by assertion and deassertion of the RSMRST# signal. | | 6 | WD RELOAD: Reload watchdog timer. | | 7 | Reserved | | | SMLINK_SLV_SMI. When ICH3 detects this command type while in the S0 state, it sets the SMLINK_SLV_SMI_STS bit (see Section 9.9.8). This command should only be used if the system is in an S0 state. If the message is received during S1–S5 states, the ICH3 acknowledges it, but the SMLINK_SLV_SMI_STS bit does not get set. | | 8 | NOTE: It is possible that the system transitions out of the S0 state at the same time that the SMLINK_SLV_SMI command is received. In this case, the SMLINK_SLV_SMI_STS bit may get set but not serviced before the system goes to sleep. Once the system returns to S0, the SMI associated with this bit would then be generated. Software must be able to handle this scenario. | | 9–FFh | Reserved | #### 5.17.6.2 Format of Read Command The external master performs Byte Read commands to the ICH3 SMBus Slave I/F. The "Command" field (bits 11–18) indicate which register is being accessed. The Data field (bits 30–37) contain the value that should be read from that register. Table 5-94 shows the Read Cycle format. Table 5-95 shows the register mapping for the data byte. #### **Table 5-94. Read Cycle Format** | Bit | Description | Driven By | Comment | |-------|-----------------------|--------------------------|--------------------------------------------------------------| | 1 | Start | External Microcontroller | | | 2–8 | Slave Address–7 bits | External Microcontroller | Must match value in receive slave address register | | 9 | Write | External Microcontroller | Always 0 | | 10 | ACK | ICH3 | | | 11–18 | Command code – 8 bits | External Microcontroller | Indicates which register is being accessed. See Table 5-95. | | 19 | ACK | ICH3 | | | 20 | Repeated Start | External Microcontroller | | | 21–27 | Slave Address–7 bits | External Microcontroller | Must match value in receive slave address register | | 28 | Read | External Microcontroller | Always 1 | | 29 | ACK | ICH3 | | | 30–37 | Data Byte | ICH3 | Value depends on register being accessed.<br>See Table 5-95. | | 38 | NOT ACK | External Microcontroller | | | 39 | Stop | External Microcontroller | | Table 5-95. Data Values for Slave Read Registers | Register | Bits | Description | | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 7:0 | Reserved. | | | 1 | 2:0 | System Power State<br>000 = S0 001 = S1 010 = Reserved 011 = S3<br>100 = S4 101 = S5 110 = Reserved 111 = Reserved | | | 1 | 7:3 | Reserved | | | 2 | 3:0 | Frequency Strap Register | | | 2 | 7:4 | Reserved | | | 3 | 5:0 | Watchdog Timer current value | | | 3 | 7:6 | Reserved | | | 4 | 0 | 1 = The Intruder Detect (INTRD_DET) bit is set. This indicates that the system cover has probably been opened. | | | 4 | 1 | 1 = BTI Temperature Event occurred. This bit will be set if the ICH3's THRM# input signal is active. Need to take after polarity control. | | | 4 | 2 | Boot-Status. This bit will be 1 when boot failed | | | 4 | 3 | This bit will be set after the TCO timer times out a second time (Both TIMEOUT and SECOND_TO_STS bits set). | | | 4 | 6:4 | Reserved. | | | 4 | 7 | The bit will reflect the state of the GPI[11]/SMBALERT# signal, and will depend on the GP_INV[11] bit. It doesn't matter if the pin is configured as GPI[11] or SMBALERT#. • If the GP_INV[11] bit is 1 then the value of register 4, bit 7 will equal the level of the GPI[11]/SMBALERT# pin (high = 1, low = 0). • If the GP_INV[11] bit is 0 then the value of register 4, bit 7 will equal the inverse of the level of the GPI[11]/SMBALERT# pin (high = 1, low = 0). | | | 5 | 0 | Unprogrammed FWH bit. This bit will be 1 to indicate that the first BIOS fetch returned FFh, which indicates that the FWH is probably blank. | | | 5 | 7:1 | Reserved | | | 6 | 7:0 | Contents of the Message 1 register. See Section 9.9.10. | | | 7 | 7:0 | Contents of the Message 2 register. See Section 9.9.10. | | | 8 | 7:0 | Contents of the WDSTATUS register. See Section 9.9.11. | | | 9–FFh | 7:0 | Reserved | | #### 5.17.6.2.1 Behavioral Notes According to SMBus protocol, Read and Write messages always begin with a start bit-address—write bit sequence. When the ICH3 detects that the address matches the value in the receive slave address register, it will assume that the protocol is always followed and ignore the write bit (bit 9) and signal an Acknowledge during bit 10 (See Table 5-91 and Table 5-94). In other words, if a Start-Address-Read occurs (which is illegal for SMBus Read or Write protocol), and the address matches the ICH3's Slave Address, the ICH3 will still grab the cycle. Also according to SMBus protocol, a Read cycle contains a Repeated Start-Address-Read sequence beginning at bit 20 (See Table 5-94). Once again, if the Address matches the ICH3's Receive Slave Address, it will assume that the protocol is followed, ignore bit 28, and proceed with the Slave Read cycle. **Note:** An external microcontroller must not attempt to access the ICH3's SMBus Slave logic until at least 1 second after both RTCRST# and RSMRST# are deasserted (high). #### 5.17.6.3 Format of Host Notify Command The ICH3 tracks and responds to the standard Host Notify command as specified in the SMBus 2.0 specification. The host address for this command is fixed to 0001000b. If the ICH3 already has data for a previously-received host notify command which has not been serviced yet by the host software (as indicated by the HOST\_NOTIFY\_STS bit), then it will NACK following the host address byte of the protocol. This allows the host to communicate non-acceptance to the master and retain the host notify address and data values for the previous cycle until host software completely services the interrupt. **Note:** Host software must always clear the HOST\_NOTIFY\_STS bit after completing any necessary reads of the address and data registers. Table 5-96 shows the Host Notify format. #### **Table 5-96. Host Notify Format** | Bit | Description | Driven by | Comment | |-------|-------------------------|-----------------|-------------------------------------------------------------------------------------| | 1 | Start | External Master | | | 2–8 | SMB Host Address-7 bits | External Master | Always 0001_000 | | 9 | Write | External Master | Always 0 | | 10 | ACK (or NACK) | ІСН3 | ICH3 NACKs if<br>HOST_NOTIFY_STS is 1 | | 11–17 | Device Address – 7 bits | External Master | Indicates the address of the master; loaded into the notify device address register | | 18 | Unused-Always 0 | External Master | 7-bit-only address; this bit is inserted to complete the byte | | 19 | ACK | ICH3 | | | 20–27 | Data Byte Low-8 bits | External Master | Loaded into the notify data low byte register | | 28 | ACK | ICH3 | | | 29–36 | Data Byte High–8 bits | External Master | Loaded into the notify data high byte register | | 37 | ACK | ICH3 | | | 38 | Stop | External Master | | # 5.18 AC '97 Controller Functional Description (Audio D31:F5, Modem D31:F6) **Note:** All references to AC '97 in this document refer to the *Audio Codec* '97, Revision 2.2 specification. For further information on the operation of the AC-link protocol, please see the *Audio Codec* '97, Revision 2.2 specification. The ICH3 AC '97 Controller features include: - Independent PCI functions for audio and modem. - Independent bus master logic for Mic input, PCM Audio input (2-channel stereo), PCM audio output (2, 4 or 6-channel stereo), Modem input and Modem output. - 16-bit sample resolution - Multiple sample rates up to 48 kHz - 16 GPIOs - Single modem line - Dual codec configuration with two SDIN pins Table 5-97 shows a detailed list of features supported by the ICH3 AC '97 digital controller. Table 5-97. Features Supported by Intel® ICH3 | Feature | Description | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Isochronous low latency bus master memory interface | | | | | Scatter/gather support for word-aligned buffers in memory (all mono or stereo 16-bit data types are supported, no 8-bit data types are supported) | | | | | Data buffer size in system memory from 3 to 65535 samples per input | | | | System Interface | Data buffer size in system memory from 0 to 65535 samples per output | | | | | Independent PCI audio and modem functions with configuration and I/O spaces | | | | | AC '97 codec registers are shadowed in system memory via driver (not PCI I/O space) | | | | | AC '97 codec register accesses are serialized via semaphore bit in PCI I/O space (new accesses are not allowed while a prior access is still in progress) | | | | Power | Power management via ACPI control methods Support for audio states: D0, D2, D3hot, D3cold Support for modem states: D0, D3hot, D3cold | | | | Management | SCI event generation for PCI modem function with wake-up from D3cold | | | | | Independent codec D3 w/ Link down event, synchronized via two-bit semaphore (in PCI I/O Space) | | | | | Read/write access to audio codec registers 00h–3Ah and vendor registers 5Ah–7Eh | | | | | 16-bit stereo PCM output, up to 48 kHz (L,R, Center, Sub-woofer, L-rear and R-rear channels on slots 3,4,6,7,8.9) | | | | | 16-bit stereo PCM input, up to 48 kHz (L,R channels on slots 3,4) | | | | PCI Audio<br>Function | 16-bit mono mic in w/ or w/o mono mix, up to 48 kHz (L,R channel, slots 3,4) (mono mix supports mono hardware AEC reference for speakerphone) | | | | | 16-bit mono PCM input, up to 48 kHz from dedicated mic ADC (slot 6) (supports speech recognition or stereo hardware AEC ref for speakerphone) | | | | | During cold reset AC_RST# is held low until after POST and software deassertion of AC_RST# (supports passive PC_BEEP to speaker connection during POST) | | | Table 5-97. Features Supported by Intel® ICH3 (Continued) | Feature | Description | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PCI Modem<br>Function | <ul> <li>Read/write access to modem codec registers 3Ch–58h and vendor registers 5Ah–7Eh</li> <li>16-bit mono modem line1 output and input, up to 48 kHz (slot 5)</li> <li>Low latency GPIO[15:0] via hardwired update between slot 12 and PCI I/O register</li> <li>Programmable PCI interrupt on modem GPIO input changes via slot 12 GPIO_INT</li> </ul> | | | | | SCI event generation on primary or secondary SDIN wake-up signal | | | | AC-Link | <ul> <li>Audio Codec '97, Revision 2.2 compliant AC-link interface</li> <li>Variable sample rate output support via AC '97 SLOTREQ protocol (slots 3,4,5,6,7,8,9)</li> <li>Variable sample rate input support via monitoring of slot valid tag bits (slots 3,4,5,6)</li> <li>3.3 V digital operation meets Audio Codec '97, Revision 2.2 DC switching levels</li> <li>AC-Link I/O driver capability meets Audio Codec '97, Revision 2.2 dual codec specifications</li> <li>Codec register status reads must be returned with data in the next AC-link frame, per Audio Codec '97, Revision 2.2.</li> </ul> | | | | Multiple Codec | <ul> <li>Dual codec addressing: All AC '97 codec register accesses are addressable to codec ID 00 (primary) or codec ID 01 (secondary)</li> <li>Dual codec receive capability via primary and secondary SDIN pins (primary, secondary SDIN frames are internally validated, synch'd, and OR'd)</li> </ul> | | | *Note:* Throughout this document, references to D31:F5 indicate that the audio function exists in PCI Device 31, Function 5. References to D31:F6 indicate that the modem function exists in PCI Device 31, Function 6. Figure 5-20. Intel<sup>®</sup> ICH3 Based Audio Codec '97, Revision 2.2 #### 5.18.1 AC-Link The ICH3 is an *Audio Codec* '97, Revision 2.2 controller that communicates with companion codecs via a digital serial link called the AC-link. All digital audio/modem streams and command/ status information is communicated over the AC-link. The AC-link is a bi-directional, serial PCM digital stream. It handles multiple input and output data streams, as well as control register accesses, employing a time division multiplexed (TDM) scheme. The AC-link architecture provides for data transfer through individual frames transmitted in a serial fashion. Each frame is divided into 12 outgoing and 12 incoming data streams, or slots. The architecture of the ICH3 AC-link allows a maximum of two codecs to be connected. Figure 5-21 shows a two codec topology of the AC-link for the ICH3. Digital AC'97 / AC'97 2.2 / AC'97 2.2 Controller AMC'97 2.2 RESET# SDOUT AC'97 2.2 Controller SYNC Section Primary BIT\_CLK of the Codec ICH SDIN 0 SDIN 1 AC'97 / MC '97 2.2 / AMC'97 2.2 Secondary Codec Figure 5-21. Audio Codec '97, Revision 2.2 Controller-Codec Connection The AC-link consists of a five signal interface between the controller and codec. Table 5-98 indicates the AC-link signal pins on the ICH3 and their associated power wells. Table 5-98. AC '97 Signals | Signal Name | Туре | Power Well <sup>1</sup> | Description | |-------------|--------|-------------------------|-------------------------------| | AC_RESET# | Output | Resume | Master hardware reset | | AC_SYNC | Output | Core | 48 kHz fixed rate sample sync | | AC_BIT_CLK | Input | Core | 12.288 MHz Serial data clock | | AC_SDOUT | Output | Core | Serial output data | | AC_SDIN 0 | Input | Resume | Serial input data | | AC_SDIN 1 | Input | Resume | Serial input data | NOTE 1:Power well voltage levels are 3.3V ICH3 core well outputs may be used as strapping options for the ICH3, sampled during system reset. These signals may have weak pullups/pulldowns on them, however this will not interfere with link operation. ICH3 inputs integrate weak pulldowns to prevent floating traces when a secondary codec is not attached. When the shut off bit in the control register is set, all buffers will be turned off and the pins will be held in a steady state, based on these pullups/pulldowns. BIT\_CLK is fixed at 12.288 MHz and is sourced by the primary codec. It provides the necessary clocking to support the twelve, 20-bit time slots. AC-link serial data is transitioned on each rising edge of BIT\_CLK. The receiver of AC-link data samples each serial bit on the falling edge of BIT\_CLK. Synchronization of all AC-link data transactions is signaled by the AC '97 controller via the AC\_SYNC signal, as shown in Figure 5-22. The primary codec drives the serial bit clock onto the AC-link, which the AC '97 controller then qualifies with the AC\_SYNC signal to construct data frames. AC\_SYNC, fixed at 48 kHz, is derived by dividing down BIT\_CLK. AC\_SYNC remains high for a total duration of 16 BIT\_CLKs at the beginning of each frame. The portion of the frame where AC\_SYNC is high is defined as the tag phase. The remainder of the frame where AC\_SYNC is low is defined as the data phase. Each data bit is sampled on the falling edge of BIT\_CLK. The ICH3 has two SDIN pins allowing a single or dual codec configuration. When two codecs are connected, the primary and secondary codecs can be connected to either SDIN line, however it is recommended that the primary codec be attached to SDIN [0]. The ICH3 does not distinguish between primary and secondary codecs on its SDIN[1:0] pins, however the registers do distinguish between SDIN[0] and SDIN[1] for wake events, etc. The primary codec can be an AC (audio codec), MC (modem codec), or AMC (audio/modem codec) device. The secondary codec can be an AC, MC, or AMC device. The MC can be either on the primary or the secondary codec, while the AC can be either on the primary or the secondary codec, or BOTH the primary or the secondary codec. The ICH3 does not support optional test modes as outlined in the *Audio Codec '97*, Revision 2.2 specification. #### 5.18.1.1 AC-Link Output Frame (SDOUT) A new audio output frame begins with a low to high transition of AC\_SYNC. AC\_SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the codec samples the assertion of AC\_SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new frame. On the next rising edge of BIT\_CLK, the ICH3 transitions SDOUT into the first bit position of slot 0, or the valid frame bit. Each new bit position is presented to the AC-link on a rising edge of BIT\_CLK, and subsequently sampled by the codec on the following falling edge of BIT\_CLK. This sequence ensures that data transitions and subsequent sample points for both incoming and outgoing data streams are time aligned. The output frame data phase corresponds to the multiplexed bundles of all digital output data targeting codec DAC inputs and control registers. Each output frame supports up to twelve outgoing data time slots. The ICH3 generates 16-bit samples and, in compliance with the *Audio Codec '97*, Revision 2.2 specification, pads the four least significant bits of valid slots with zeros. The output data stream is sent with the most significant bit first, and all invalid slots are stuffed with zeros. When mono audio sample streams are output from the ICH3, software must ensure both left and right sample stream time slots are filled with the same data. #### 5.18.1.2 Output Slot 0: Tag Phase Slot 0 is considered the tag phase. The tag phase is a special 16-bit time slot wherein each bit conveys a valid tag for its corresponding time slot within the current frame. A one in a given bit position of slot 0 indicates that the corresponding time slot within the current frame has been assigned to a data stream and contains valid data. If a slot is tagged invalid with a zero in the corresponding bit position of slot 0, the ICH3 stuffs the corresponding slot with zeros during that slot's active time. Within slot 0, the first bit is a valid frame bit (slot 0, bit 15) which flags the validity of the entire frame. If the valid frame bit is set to one, this indicates that the current frame contains at least one slot with valid data. When there is no transaction in progress, the ICH3 will deassert the frame valid bit. Note that after a write to slot 12, that slot will always stay valid, and therefore the frame valid bit will remain set. The next 12 bit positions of slot 0 (bits [14:3]) indicate which of the corresponding twelve time slots contain valid data. Bits [1:0] of slot 0 are used as codec ID bits to distinguish between separate codecs on the link. Using the valid bits in the tag phase allows data streams of differing sample rates to be transmitted across the link at its fixed 48 kHz frame rate. The codec can control the output sample rate of the ICH3 using the SLOTREQ bits as described in the *Audio Codec* '97, Revision 2.2 specification. #### 5.18.1.3 Output Slot 1: Command Address Port The command port is used to control features and monitor status of AC '97 functions including, but not limited to, mixer settings and power management. The control interface architecture supports up to 64 16-bit read/write registers, addressable on even byte boundaries. Only the even registers (00h, 02h, etc.) are valid. Output frame slot 1 communicates control register address, and Write/Read command information. In the case of the split codec implementation, accesses to the codecs are differentiated by the driver using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. The differentiation on the link, however, is done via the codec ID bits. See Section 5.18.1.23 for further details. #### 5.18.1.4 Output Slot 2: Command Data Port The command data port is used to deliver 16-bit control register write data in the event that the current command port operation is a write cycle as indicated in slot 1, bit 19. If the current command port operation is a read then the entire slot time stuffed with 0s by the ICH3. Bits [19:4] contain the write data. Bits [3:0] are reserved and are stuffed with zeros. #### 5.18.1.5 Output Slot 3: PCM Playback Left Channel Output frame slot 3 is the composite digital audio left playback stream. Typically this slot is composed of standard PCM (.wav) output samples digitally mixed by the host processor. The ICH3 transmits sample streams of 16 bits and stuffs the remaining bits with zeros. Data in output slots 3 and 4 from the ICH3 should be duplicated by software if there is only a single channel out. #### 5.18.1.6 Output Slot 4: PCM Playback Right Channel Output frame slot 4 is the composite digital audio right playback stream. Typically this slot is composed of standard PCM (.wav) output samples digitally mixed by the host processor. The ICH3 transmits sample streams of 16 bits and stuffs the remaining bits with zeros. Data in output slots 3 and 4 from the ICH3 should be duplicated by software if there is only a single channel out. #### 5.18.1.7 Output Slot 5: Modem Codec Output frame slot 5 contains modem DAC data. The modem DAC output supports 16-bit resolution. At boot time, if the modem codec is supported, the AC '97 controller driver determines the DAC resolution. During normal runtime operation the ICH3 stuffs trailing bit positions within this time slot with zeros. #### 5.18.1.8 Output Slot 6: PCM Playback Center Front Channel When set up for 6 channel mode, this slot is used for the front center channel. The format is the same as Slots 3. If not set up for 6 channel mode, this channel will always be stuffed with 0s by ICH3. #### 5.18.1.9 Output Slots 7–8: PCM Playback Left and Right Rear Channels When set up for 4 or 6 channel modes, slots 7 and 8 are used for the rear Left and Right channels. The format for these two channels are the same as Slots 3 and 4. #### 5.18.1.10 Output Slot 9: Playback SubWoofer Channel When set for 6 channel mode, this slot is used for the SubWoofer. The format is the same as Slots 3. If not set up for 6 channel mode, this channel will always be stuffed with 0s by ICH3. #### 5.18.1.11 Output Slots 10–11: Reserved Output frame slots 10-11 are reserved and are always stuffed with 0s by the ICH3 AC '97 controller. #### 5.18.1.12 Output Slot 12: I/O Control Sixteen bits of DAA and GPIO control (output) and status (input) have been directly assigned to bits on slot 12 in order to minimize latency of access to changing conditions. The value of the bits in this slot are the values written to the GPIO control register at offset 54h and D4h (in the case of a secondary codec) in the modem codec I/O space. The following rules govern the usage of slot 12. - 1. Slot 12 is marked invalid by default on coming out of AC-link reset, and will remain invalid until a register write to 54h/D4h. - 2. A write to offset 54h/D4h in codec I/O space will cause the write data to be transmitted on slot 12 in the next frame, with slot 12 marked valid, and the address/data information to also be transmitted on slots 1 and 2. - 3. After the first write to offset 54h/D4h, slot 12 remains valid for all following frames. The data transmitted on slot 12 is the data last written to offset 54h/D4h. Any subsequent write to the register will cause the new data to be sent out on the next frame. - 4. Slot 12 will get invalidated after the following events: PCI reset, AC '97 cold reset, warm reset, and hence a wake from S3, S4, or S5. Slot 12 will remain invalid until the next write to offset 54h/D4h. #### 5.18.1.13 AC-Link Input Frame (SDIN) There are two SDIN lines on the ICH3 for use with a primary and secondary codec. Each SDIN pin can have a codec attached. Depending upon which codec (AC, MC, or AMC) is attached, various slots will be valid or invalid. The data slots on the two inputs must be completely orthogonal (except for the tag slot 0), i.e., no two data slots at the same location will be valid on both lines. This precludes the use of two similar codecs, such as two ACs or MCs, which use the same time slots. The input frame data streams correspond to the multiplexed bundles of all digital input data targeting the AC '97 controller. As in the case for the output frame, each AC-link input frame consists of twelve time slots. A new audio input frame begins with a low to high transition of AC\_SYNC. AC\_SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the receiver samples the assertion of AC\_SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new audio frame. On the next rising edge of BIT\_CLK, the codec transitions SDIN into the first bit position of slot 0 (codec ready bit). Each new bit position is presented to AC-link on a rising edge of BIT\_CLK, and subsequently sampled by the ICH3 on the following falling edge of BIT\_CLK. This sequence ensures that data transitions and subsequent sample points for both incoming and outgoing data streams are time aligned. SDIN data stream must follow the *Audio Codec* '97, Revision 2.2 specification and be MSB-justified with all non-valid bit positions (for assigned and/or unassigned time slots) stuffed with zeros. SDIN data is sampled by the ICH3 on the falling edge of BIT\_CLK. #### 5.18.1.14 Input Slot 0: Tag Phase Input slot 0 consists of a codec ready bit (bit 15), and slot valid bits for each subsequent slot in the frame (bits [14:3]). The codec ready bit within slot 0 (bit 15) indicates whether the codec on the AC-link is ready for operation. If the codec ready bit in slot 0 is a zero, the codec is not ready for normal operation. When the AC-link codec ready bit is a 1, it indicates that the AC-link and codec control and status registers are in a fully operational state. The codec ready bits are visible through the global status register of the ICH3. Software must further probe the powerdown control/status register in the codec to determine exactly which subsections, if any, are ready. Bits [14:3] in slot 0 indicate which slots of the input stream to the ICH3 contain valid data, just as in the output frame. The remaining bits in this slot are stuffed with zeros. #### 5.18.1.15 Input Slot 1: Status Address Port / Slot Request Bits The status port is used to monitor status of codec functions including, but not limited to, mixer settings and power management. Slot 1 must echo the control register index, for historical reference, for the data to be returned in slot 2, assuming that slots 1 and 2 had been tagged valid by the codec in slot 0. For multiple sample rate output, the codec examines its sample rate control registers, the state of its FIFOs, and the incoming SDOUT tag bits at the beginning of each audio output frame to determine which SLOTREQ bits to set active (low). SLOTREQ bits asserted during the current audio input frame signal which output slots require data from the controller in the next audio output frame. For fixed 48 kHz operation the SLOTREQ bits are always set active (low) and a sample is transferred each frame. For multiple sample rate input, the tag bit for each input slot indicates whether valid data is present or not. #### Table 5-99. Input Slot 1 Bit Definitions | Bit | Description | |-------|---------------------------------------------------------------| | 19 | Reserved (Set to zero) | | 18:12 | Control Register Index (Stuffed with zeros if tagged invalid) | | 11 | Slot 3 Request: PCM Left Channel (see note 1) | | 10 | Slot 4 Request: PCM Right Channel (see note 1) | | 9 | Slot 5 Request: Modem Line 1 | | 8 | Slot 6 Request: PCM Center Channel (see note 1) | | 7 | Slot 7 Request: PCM Left Surround (see note 1) | | 6 | Slot 8 Request: PCM Right Surround (see note 1) | | 5 | Slot 9 Request: PCM LFE Channel (see note 1) | | 4:2 | Slot Request 10–12: Not Implemented | | 1:0 | Reserved (Stuffed with zeros) | NOTE 1: Slot 3 Request and Slot 4 Request bits must be the same value, i.e., set or cleared in tandem. This is also true for the Slot 7 and Slot 8 Request bits, as well as the Slot 6 and Slot 9 Request bits. As shown in Table 5-99, slot 1 delivers codec control register read address and multiple sample rate slot request flags for all output slots of the controller. When a slot request bit is set by the codec, the controller will return data in that slot in the next output frame. Slot request bits for slots 3 and 4 are always set or cleared in tandem, i.e., both are set or cleared. When set, the input slot 1 tag bit only pertains to Status Address Port data from a previous read. SLOTREQ bits are always valid independent of the slot 1 tag bit. #### 5.18.1.16 Input Slot 2: Status Data Port The status data port receives 16-bit control register read data. - Bit [19:4]: Control Register Read Data - Bit [3:0]: Reserved. #### 5.18.1.17 Input Slot 3: PCM Record Left Channel Input slot 3 is the left channel input of the codec. The ICH3 supports 16-bit sample resolution. Samples transmitted to the ICH3 must be in left/right channel order. #### 5.18.1.18 Input Slot 4: PCM Record Right Channel Input slot 4 is the right channel input of the codec. The ICH3 supports 16-bit sample resolution. Samples transmitted to the ICH3 must be in left/right channel order. #### **5.18.1.19** Input Slot 5: Modem Line Input slot 5 contains MSB justified modem data. The ICH3 supports 16-bit sample resolution. #### 5.18.1.20 Input Slot 6: Optional Dedicated Microphone Record Data Input slot 6 is a third PCM system input channel available for dedicated use by a microphone. This input channel supplements a true stereo output which enables more precise echo cancellation algorithm for speakerphone applications. The ICH3 supports 16-bit resolution for slot 6 input. #### 5.18.1.21 Input Slots 7–11: Reserved Input frame slots 7–11 are reserved for future use and should be stuffed with zeros by the codec, per the *Audio Codec* '97, Revision 2.2 specification. #### 5.18.1.22 Input Slot 12: I/O status The status of the GPIOs configured as inputs are to be returned on this slot in every frame. The data returned on the latest frame is accessible to software by reading the register at offset 54h/D4h in the codec I/O space. Only the 16 MSBs are used to return GPI status. Bit 0 of this slot indicates the GPI status. Whenever a GPI changes state, this bit gets set for one frame by the codec. This bit can cause an interrupt to the processor if enabled via the global control register. Reads from 54h/D4h will not be transmitted across the link in slot 1 and 2. The data from the most recent slot 12 is returned on reads from offset 54h/D4h. #### 5.18.1.23 Register Access In the ICH3 implementation of the AC-link, up to two codecs can be connected to the SDOUT pin. The following mechanism is used to address the primary and secondary codecs individually. The primary device uses bit 19 of slot 1 as the direction bit to specify read or write. Bits [18:12] of slot 1 are used for the register index. For I/O writes to the primary codec, the valid bits [14:13] for slots 1 and 2 must be set in slot 0, as shown in Table 5-100. Slot 1 is used to transmit the register address, and slot 2 is used to transmit data. For I/O reads to the primary codec, only slot 1 should be valid since only an address is transmitted. For I/O reads only slot 1 valid bit is set, while for I/O writes both slots 1 and 2 valid bits are set. The secondary codec registers are accessed using slots 1 and 2 as described above, however the slot valid bits for slots 1 and 2 are marked invalid in slot 0 and the codec ID bit 0 (bit 0 of slot 0) is set to 1. This allows the secondary codec to monitor the slot valid bits of slots 1 and 2, and bit 0 of slot 0 to determine if the access is directed to the secondary codec. If the register access is targeted to the secondary codec, slot 1 and 2 will contain the address and data for the register access. Since slots 1 and 2 are marked invalid, the primary codec will ignore these accesses. Table 5-100. Output Tag Slot 0 | Bit | Primary Access<br>Example | Secondary Access<br>Example | Description | |------|---------------------------|-----------------------------|-----------------------------------------------------------| | 15 | 1 | 1 | Frame Valid | | 14 | 1 | 0 | Slot 1 Valid, Command Address bit (Primary codec only) | | 13 | 1 | 0 | Slot 2 Valid, Command Data bit (Primary codec only) | | 12:3 | Х | Х | Slot 3–12 Valid | | 2 | 0 | 0 | Reserved | | 1:0 | 00 | 01 | Codec ID (00 reserved for primary; 01 indicate secondary) | When accessing the codec registers, only one I/O cycle can be pending across the AC-link at any time. The ICH3 implements write posting on I/O writes across the AC-link (i.e., writes across the link are indicated as complete before they are actually sent across the link). In order to prevent a second I/O write from occurring before the first one is complete, software must monitor the CAS bit in the codec access semaphore register which indicates that a codec access is pending. Once the CAS bit is cleared, then another codec access (read or write) can go through. The exception to this being reads to offset 54h/D4h (slot 12) which are returned immediately with the most recently received slot 12 data. Writes to offset 54h and D4h (primary and secondary codecs), get transmitted across the AC-link in slots 1 and 2 as a normal register access. Slot 12 is also updated immediately to reflect the data being written. The controller will not issue back to back reads. It must get a response to the first read before issuing a second. In addition, codec reads and writes are only executed once across the link, and are not repeated. #### 5.18.2 AC-Link Low Power Mode The AC-link signals can be placed in a low-power mode. When the AC '97 power-down register (26h), is programmed to the appropriate value, both BIT\_CLK and SDIN will be brought to, and held at a logic low voltage level. Figure 5-23. AC-Link Powerdown Timing BIT\_CLK and SDIN transition low immediately following a write to the power-down register (26h) with PR4. When the AC '97 controller driver is at the point where it is ready to program the AC-link into its low-power mode, slots 1 and 2 are assumed to be the only valid stream in the audio output frame. The AC '97 controller also drives AC\_SYNC, and SDOUT low after programming AC '97 to this low-power, halted mode Once the codec has been instructed to halt BIT\_CLK, a special wake up protocol must be used to bring the AC-link to the active mode since normal output and input frames can not be communicated in the absence of BIT\_CLK. Once in a low-power mode, the ICH3 provides three methods for waking up the AC-link; external wake event, cold reset and warm reset. **Note:** Before entering any low-power mode where the link interface to the codec is expected to be powered down while the rest of the system is awake, the software must set the "shut off" bit in the control register. #### 5.18.2.1 External Wake Event Codecs can signal the controller to wake the AC-link, and wake the system using SDIN. Figure 5-24. SDIN Wake Signaling The minimum SDIN wake up pulse width is 1 µs. The rising edge of SDIN[0] or SDIN[1] causes the ICH3 to sequence through an AC-link warm reset and set the AC97\_STS bit in the GPE0\_STS register to wake the system. The primary codec must wait to sample AC\_SYNC high and low before restarting BIT\_CLK as diagrammed in Figure 5-24. The codec that signaled the wake event must keep its SDIN high until it has sampled AC\_SYNC having gone high, and then low. The AC-link protocol provides for a cold reset and a warm reset. The type of reset used depends on the system's current power down state. Unless a cold or register reset (a write to the reset register in the codec) is performed, wherein the AC '97 codec registers are initialized to their default values, registers are required to keep state during all power down modes. Once powered down, activation of the AC-link via re-assertion of the AC\_SYNC signal must not occur for a minimum of 4 audio frame times following the frame in which the power down was triggered. When AC-link powers up, it indicates readiness via the codec ready bit. #### 5.18.3 AC '97 Cold Reset A cold reset is achieved by asserting AC\_RST# for 1 $\mu$ s. By driving AC\_RST# low, BIT\_CLK, and SDOUT will be activated and all codec registers will be initialized to their default power on reset values. AC\_RST# is an asynchronous AC '97 input to the codec. #### 5.18.4 AC '97 Warm Reset A warm reset will re-activate the AC-link without altering the current codec register values. A warm reset is signaled by driving AC\_SYNC high for a minimum of 1us in the absence of BIT\_CLK. Within normal frames, AC\_SYNC is a synchronous AC '97 input to the codec. However, in the absence of BIT\_CLK, AC\_SYNC is treated as an asynchronous input to the codec used in the generation of a warm reset. The codec must not respond with the activation of BIT\_CLK until AC\_SYNC has been sampled low again by the codec. This will prevent the false detection of a new frame. **Note:** On receipt of wake up signalling from the codec, the digital controller will issue an interrupt if enabled. Software will then have to issue a warm or cold reset to the codec by setting the appropriate bit in the global control register. ### 5.18.5 System Reset Table 5-101 indicates the states of the link during various system reset and sleep conditions. #### Table 5-101. AC-Link State during PCIRST# | Signal | Power Plane | I/O | During<br>PCIRST#/ | After<br>PCIRST#/ | S1 | <b>S</b> 3 | S4/S5 | |-----------|---------------------|--------|--------------------|-------------------|---------------------------|--------------------|--------------------| | AC_RST# | Resume <sup>3</sup> | Output | Low | Low | Cold<br>Reset<br>bit (Hi) | Low | Low | | AC_SDOUT | Core <sup>1</sup> | Output | Low | Running | Low | Low | Low | | AC_SYNC | Core | Output | Low | Running | Low | Low | Low | | BIT_CLK | Core | Input | Driven by codec | Running | Low <sup>2,4</sup> | Low <sup>2,4</sup> | Low <sup>2,4</sup> | | SDIN[1:0] | Resume | Input | Driven by codec | Running | Low <sup>2,4</sup> | Low <sup>2,4</sup> | Low <sup>2,4</sup> | #### NOTE: - 1. ICH3 core well outputs are used as strapping options for the ICH3, sampled during system reset. These signals may have weak pullups/pulldowns on them. The ICH3 outputs will be driven to the appropriate level prior to AC\_RST# being deasserted, preventing a codec from entering test mode. Straps are tied to the core well to prevent leakage during a suspend state. - 2. The pull-down resistors on these signals are only enabled when the AC-link shut off bit in the AC '97 global control register is set to 1. All other times, the pull-down resistor is disabled. - 3. AC\_RST# will be held low during S3–S5. It cannot be programmed high during a suspend state. - 4. BIT\_CLK and SDIN[1:0] are driven low by the codecs during normal states. If the codec is powered during suspend states it will hold these signals low. However, if the codec is not present, or not powered in suspend, external pull-down resistors are required. The transition of AC\_RST# to the deasserted state will only occur under driver control. In the S1sleep state, the state of the AC\_RST# signal is controlled by the AC '97 Cold Reset# bit (bit 1) in the global control register. AC\_RST# will be asserted (low) by the ICH3 under the following conditions: - RSMRST# (system reset, including the a reset of the resume well and PCIRST#) - Mechanical power up (causes PCIRST#) - Write to CF9h hard reset (causes PCIRST#) - Transition to S3/S4/S5 sleep states (causes PCIRST#) - Write to AC '97 Cold Reset# bit in the global control register. Hardware will never deassert AC\_RST# (i.e., never deasserts the Cold Reset# bit) automatically. Only software can deassert the Cold Reset# bit, and hence the AC\_RST# signal. This bit, while it resides in the core well, will remain cleared upon return from S3/S4/S5 sleep states. The AC\_RST# pin will remain actively driven from the resume well, as indicated. ## Register and Memory Mapping 6 The ICH3 contains registers that are located in the processor's I/O space and memory space and sets of PCI configuration registers that are located in PCI configuration space. This chapter describes the ICH3 I/O and memory maps at the register-set level. Register access is also described. Register-level address maps and individual register bit descriptions are provided in the following chapters. The following notations and definitions are used in the register/instruction description chapters. **RO** Read Only. In some cases, If a register is read only, writes to this register location have no effect. However, in other cases, two separate registers are located at the same location where a read accesses one of the registers and a write accesses the other register. See the I/O and memory map tables for details. WO Write Only. In some cases, If a register is write only, reads to this register location have no effect. However, in other cases, two separate registers are located at the same location where a read accesses one of the registers and a write accesses the other register. See the I/O and memory map tables for details. **R/W** Read/Write. A register with this attribute can be read and written. **R/WC** Read/Write Clear. A register bit with this attribute can be read and written. However, a write of 1 clears (sets to 0) the corresponding bit and a write of 0 has no effect. **Default** When ICH3 is reset, it sets its registers to predetermined default states. The default state represents the minimum functionality feature set required to successfully bring up the system. Hence, it does not represent the optimal system configuration. It is the responsibility of the system initialization software to determine configuration, operating parameters, and optional system features that are applicable, and to program the ICH3 registers accordingly. **Bold** In the register bit description tables, register bit names that are highlighted in bold text indicate that the bit is implemented in the ICH3. Register bit names that are not bolded are not implemented or are hardwired. ### 6.1 PCI Devices and Functions The ICH3 incorporates a variety of PCI functions as shown in Table 6-1. These functions are divided into four logical devices (B0:D30, B0:D31, B0:D29 and B1:D8). D30 is the hub interface-to-PCI bridge, D31 contains the PCI-to-LPC Bridge, IDE Controller, SMBus Controller and the AC '97 Audio and Modem Controller functions and D29 contains the three USB 1.1 Controllers. B1:D8 is the integrated LAN Controller. **Note:** From a software perspective, the integrated LAN Controller resides on the ICH3's external PCI bus (See Section 5.1.2). This is typically Bus 1, but may be assigned a different number depending upon system configuration. If for some reason, the particular system platform does not want to support any one of Device 31's Functions 1-6, Device 29's functions, or Device 8, they can individually be disabled. The integrated LAN Controller will be disabled if no Platform LAN Connect component is detected (See Section 5.2.2.3). When a function is disabled, it does not appear at all to the software. A disabled function will not respond to any register reads or writes. This is intended to prevent software from thinking that a function is present (and reporting it to the end-user). **Table 6-1. PCI Devices and Functions** | Bus:Device:Function | Function Description | |----------------------------|--------------------------------| | Bus 0:Device 30:Function 0 | Hub Interface to PCI Bridge | | Bus 0:Device 31:Function 0 | PCI to LPC Bridge <sup>1</sup> | | Bus 0:Device 31:Function 1 | IDE Controller | | Bus 0:Device 31:Function 3 | SMBus Controller | | Bus 0:Device 31:Function 5 | AC '97 Audio Controller | | Bus 0:Device 31:Function 6 | AC '97 Modem Controller | | Bus 0:Device 29:Function 0 | USB UHCI Controller #1 | | Bus 0:Device 29:Function 1 | USB UHCI Controller #2 | | Bus 0:Device 29:Function 2 | New: USB UHCI Controller #3 | | Bus n:Device 8:Function 0 | LAN Controller | #### NOTES: The PCI to LPC bridge contains registers that control LPC, Power Management, System Management, GPIO, Processor Interface, RTC, Interrupts, Timers, DMA. Table 6-2 lists the Intel ICH3 Device IDs. Refer to the Specification Update for the Revision IDs. Table 6-2. Intel® ICH3 Device IDs | Device<br>Function | Description | ICH3 Dev ID | |--------------------|--------------|-------------| | D30, F0 | P2P Bridge | 2448h | | D31, F0 | P2L Bridge | 248Ch | | D31, F1 | IDE | 248Ah | | D31, F3 | SMBus | 2483H | | D31, F5 | AC '97 Audio | 2485H | | D31, F6 | AC '97 Modem | 2486H | | D8, F0 | LAN | See Note 1 | | D29, F0 | USBC #1 | 2482h | | D29, F1 | USBC #2 | 2484h | | D29, F2 | USBC #3 | 2487h | NOTE 1: Loaded from EEPROM. If EEPROM contains either 0000h or FFFFh in the device ID location, then 2449h is used. LAN Device IDs correspond to each of the PHY types listed: 1031h: Intel<sup>®</sup> PRO/100VE Network Connection 1032h: Intel<sup>®</sup> PRO/100VE Desktop Adapter 1033h: Intel<sup>®</sup> PRO/100VM Network Connection 1034h: Reserved 1035h: Intel® 82562 EH Platform LAN Connect 1036h: Reserved 1037h: Reserved 1038h: Reserved ## **6.2 PCI Configuration Map** Each PCI function on the ICH3 has a set of PCI configuration registers. The register address map tables for these register sets are included at the beginning of the chapter for the particular function. Refer to Table A-1 for a complete list of all PCI Configuration Registers. Configuration Space registers are accessed through configuration cycles on the PCI bus by the Host bridge using configuration mechanism #1 detailed in the *PCI Local Bus Specification*, Revision 2.2. Some of the PCI registers contain reserved bits. Software must deal correctly with fields that are reserved. On reads, software must use appropriate masks to extract the defined bits and not rely on reserved bits being any particular value. On writes, software must ensure that the values of reserved bit positions are preserved. That is, the values of reserved bit positions must first be read, merged with the new values for other bit positions and then written back. Note the software does not need to perform read, merge, write operation for the configuration address register. In addition to reserved bits within a register, the configuration space contains reserved locations. Software should not write to reserved PCI configuration locations in the device-specific region (above address offset 3Fh). ## 6.3 I/O Map The I/O map is divided into Fixed and Variable address ranges. Fixed ranges cannot be moved, but in some cases can be disabled. Variable ranges can be moved and can also be disabled. ### 6.3.1 Fixed I/O Address Ranges Table 6-3 shows the Fixed I/O decode ranges from the processor perspective. Note that for each I/O range, there may be separate behavior for reads and writes. The hub interface cycles that go to target ranges that are marked as "Reserved" will not be decoded by the ICH3, and will be passed to PCI. If a PCI master targets one of the fixed I/O target ranges, it will be positively decoded by the ICH3 in Medium speed. Refer to Table A-2 for a complete list of all fixed I/O registers. Address ranges that are not listed or marked "Reserved" are **not** decoded by the ICH3 (unless assigned to one of the variable ranges). Table 6-3. Fixed I/O Ranges Decoded by Intel® ICH3 | I/O Address | Read Target | Write Target | Internal Unit | | |-------------|----------------------|----------------------|------------------|--| | 00h–08h | DMA Controller | DMA Controller | DMA | | | 09h-0Eh | RESERVED | DMA Controller | DMA | | | 0Fh | DMA Controller | DMA Controller | DMA | | | 10h–18h | DMA Controller | DMA Controller | DMA | | | 19h-1Eh | RESERVED | DMA Controller | DMA | | | 1Fh | DMA Controller | DMA Controller | DMA | | | 20h–21h | Interrupt Controller | Interrupt Controller | Interrupt | | | 24h–25h | Interrupt Controller | Interrupt Controller | Interrupt | | | 28h–29h | Interrupt Controller | Interrupt Controller | Interrupt | | | 2Ch-2Dh | Interrupt Controller | Interrupt Controller | Interrupt | | | 2E-2Fh | LPC SIO | LPC SIO | Forwarded to LPC | | | 30h–31h | Interrupt Controller | Interrupt Controller | Interrupt | | | 34h-35h | Interrupt Controller | Interrupt Controller | Interrupt | | | 38h-39h | Interrupt Controller | Interrupt Controller | Interrupt | | | 3Ch-3Dh | Interrupt Controller | Interrupt Controller | Interrupt | | | 40h–42h | Timer/Counter | Timer/Counter | PIT (8254) | | | 43h | RESERVED | Timer/Counter | PIT | | | 4E-4Fh | LPC SIO | LPC SIO | Forwarded to LPC | | | 50h—52h | Timer/Counter | Timer/Counter | PIT | | | 53h | RESERVED | Timer/Counter | PIT | | | 60h | Microcontroller | Microcontroller | Forwarded to LPC | | | 61h | NMI Controller | NMI Controller | Processor I/F | | | 62h | Microcontroller | Microcontroller | Forwarded to LPC | | | 63h | NMI Controller | NMI Controller | Processor I/F | | | 64h | Microcontroller | Microcontroller | Forwarded to LPC | | | 65h | NMI Controller | NMI Controller | Processor I/F | | | 66h | Microcontroller | Microcontroller | Forwarded to LPC | | | 67h | NMI Controller | NMI Controller | Processor I/F | | Table 6-3. Fixed I/O Ranges Decoded by Intel® ICH3 (Continued) | I/O Address | Read Target | Write Target | Internal Unit | |-------------|-----------------------------|----------------------------------------|------------------| | 70h | RESERVED | NMI and RTC Controller | RTC | | 71h | RTC Controller | RTC Controller | RTC | | 72h | RTC Controller | NMI and RTC Controller | RTC | | 73h | RTC Controller | RTC Controller | RTC | | 74h | RTC Controller | NMI and RTC Controller | RTC | | 75h | RTC Controller | RTC Controller | RTC | | 76h | RTC Controller | NMI and RTC Controller | RTC | | 77h | RTC Controller | RTC Controller | RTC | | 80h | DMA Controller | DMA Controller and LPC or PCI | DMA | | 81h–83h | DMA Controller | DMA Controller | DMA | | 84h-86h | DMA Controller | DMA Controller and LPC or PCI | DMA | | 87h | DMA Controller | DMA Controller | DMA | | 88h | DMA Controller | DMA Controller and LPC or PCI | DMA | | 89h—8Bh | DMA Controller | DMA Controller | DMA | | 8Ch—8Eh | DMA Controller | DMA Controller and LPC or PCI | DMA | | 08Fh | DMA Controller | DMA Controller | DMA | | 90h—91h | DMA Controller | DMA Controller | DMA | | 92h | Reset Generator | Reset Generator | Processor I/F | | 93h—9Fh | DMA Controller | DMA Controller | DMA | | A0h—A1h | Interrupt Controller | Interrupt Controller | Interrupt | | A4h—A5h | Interrupt Controller | Interrupt Controller | Interrupt | | A8h—A9h | Interrupt Controller | Interrupt Controller | Interrupt | | ACh—ADh | Interrupt Controller | Interrupt Controller | Interrupt | | B0h—B1h | Interrupt Controller | Interrupt Controller | Interrupt | | B2h-B3h | Power Management | Power Management | Power Management | | B4h-B5h | Interrupt Controller | Interrupt Controller | Interrupt | | B8h-B9h | Interrupt Controller | Interrupt Controller | Interrupt | | BCh-BDh | Interrupt Controller | Interrupt Controller | Interrupt | | C0h-D1h | DMA Controller | DMA Controller | DMA | | D2h-DDh | RESERVED | DMA Controller | DMA | | DEh-DFh | DMA Controller | DMA Controller | DMA | | F0h | See Note 3 | FERR#/IGNNE# / Interrupt<br>Controller | Processor I/F | | 170h–177h | IDE Controller <sup>2</sup> | IDE Controller <sup>2</sup> | Forwarded to IDE | | 1F0h-1F7h | IDE Controller <sup>1</sup> | IDE Controller <sup>1</sup> | Forwarded to IDE | | 376h | IDE Controller <sup>2</sup> | IDE Controller <sup>2</sup> | Forwarded to IDE | | 3F6h | IDE Controller <sup>1</sup> | IDE Controller <sup>1</sup> | Forwarded IDE | | 4D0h-4D1h | Interrupt Controller | Interrupt Controller | Interrupt | | CF9h | Reset Generator | Reset Generator | Processor I/F | #### NOTES: - 1. Only if IDE Standard I/O space is enabled for Primary Channel and the IDE Controller is in legacy mode. Otherwise, the target is PCI. - 2. Only if IDE Standard I/O space is enabled for Secondary Channel and the IDE Controller is in legacy mode. Otherwise, the target is PCI. - 3. If POS\_DEC\_EN bit is enabled, reads from F0h will not be decoded by the ICH3. If POS\_DEC\_EN is not enabled, reads from F0h will forward to LPC. ### 6.3.2 Variable I/O Decode Ranges Table 6-4 shows the Variable I/O Decode Ranges. They are set using Base Address Registers (BARs) or other configuration bits in the various PCI configuration spaces. The PNP software (PCI or ACPI) can use their configuration mechanisms to set and adjust these values. When a cycle is detected on the hub interface, the ICH3 will positively decode the cycle. If the response is on the behalf of an LPC device, ICH3 will forward the cycle to the LPC I/F. Refer to Table A-3 for a complete list of all variable I/O registers. Warning: The Variable I/O Ranges should not be set to conflict with the Fixed I/O Ranges. Unpredictable results if the configuration software allows conflicts to occur. The ICH3 does not perform any checks for conflicts. Table 6-4. Variable I/O Decode Ranges | Range Name | Mappable | Size (Bytes) | Target | |---------------------------------|---------------------------|--------------|-------------------------------| | ACPI | Anywhere in 64K I/O Space | 64 | Power Management | | IDE Bus Master | Anywhere in 64K I/O Space | 16 | IDE Unit | | USB 1.1 Controller #1 | Anywhere in 64K I/O Space | 32 | USB Unit 1 | | SMBus | Anywhere in 64K I/O Space | 32 | SMB Unit | | AC '97 Audio Mixer | Anywhere in 64K I/O Space | 256 | AC '97 Unit | | AC '97 Bus Master | Anywhere in 64K I/O Space | 64 | AC '97 Unit | | AC '97 Modem Mixer | Anywhere in 64K I/O Space | 256 | AC '97 Unit | | TCO | 96 Bytes above ACPI Base | 32 | TCO Unit | | GPIO | Anywhere in 64K I/O Space | 64 | GPIO Unit | | Parallel Port | 3 ranges in 64K I/O Space | 8 | LPC Peripheral | | Serial Port 1 | 8 Ranges in 64K I/O Space | 8 | LPC Peripheral | | Serial Port 2 | 8 Ranges in 64K I/O Space | 8 | LPC Peripheral | | Floppy Disk Controller | 2 Ranges in 64K I/O Space | 8 | LPC Peripheral | | MIDI | 4 Ranges in 64K I/O Space | 2 | LPC Peripheral | | MSS | 4 Ranges in 64K I/O Space | 8 | LPC Peripheral | | SoundBlaster | 2 Ranges in 64K I/O Space | 32 | LPC Peripheral | | LAN | Anywhere in 64K I/O Space | 64 | LAN Unit | | USB 1.1 Controller #2 | Anywhere in 64K I/O Space | 32 | USB Unit 2 | | USB 1.1 Controller #3 | Anywhere in 64K I/O Space | 32 | USB Unit 3 | | LPC Generic 1 | Anywhere in 64K I/O Space | 128 | LPC Peripheral | | LPC Generic 2 | Anywhere in 64K I/O Space | 16 | LPC Peripheral | | Monitors 4:7 | Anywhere in 64K I/O Space | 16 | LPC Peripheral or Trap on PCI | | Native IDE Primary<br>Command | Anywhere in 64K I/O Space | 8 | IDE Unit | | Native IDE Primary<br>Control | Anywhere in 64K I/O Space | 4 | IDE Unit | | Native IDE Secondary<br>Command | Anywhere in 64K I/O Space | 8 | IDE Unit | | Native IDE Secondary<br>Control | Anywhere in 64K I/O Space | 4 | IDE Unit | ## 6.4 Memory Map Table 6-5 shows (from the processor perspective) the memory ranges that the ICH3 will decode. Cycles that arrive from the Hub Interface that are not directed to any of the internal memory targets that decode directly from Hub Interface will be driven out on PCI. The ICH3 may then claim the cycle for it to be forwarded to LPC or claimed by the internal APIC. If subtractive decode is enabled, the cycle can be forwarded to LPC. PCI cycles generated by an external PCI master will be positively decoded unless it falls in the PCI-PCI bridge forwarding range (those addresses are reserved for PCI peer-to-peer traffic). If the cycle is not in the I/O APIC or LPC ranges, it will be forwarded up the hub interface to the Host Controller. PCI masters can not access the memory ranges for functions that decode directly from Hub Interface **Table 6-5. Memory Decode Ranges from Processor Perspective** | Memory Range | Target | Dependency/Comments | |----------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------| | 0000 0000–000D FFFFh<br>0010 0000–TOM<br>(Top of Memory) | Main Memory | TOM registers in Host Controller | | 000E 0000-000F FFFFh | FWH | Bit 7 in FWH Decode Enable Register is set | | FEC0 0000-FEC0 0100h | I/O APIC inside ICH3 | | | FFC0 0000–FFC7 FFFFh<br>FF80 0000–FF87 FFFFh | FWH | Bit 0 in FWH Decode Enable Register | | FFC8 0000–FFCF FFFFh<br>FF88 0000–FF8F FFFFh | FWH | Bit 1 in FWH Decode Enable Register | | FFD0 0000–FFD7 FFFFh<br>FF90 0000—FF97 FFFFh | FWH | Bit 2 in FWH Decode Enable Register is set | | FFD8 0000—FFDF FFFFh<br>FF98 0000—FF9F FFFFh | FWH | Bit 3 in FWH Decode Enable Register is set | | FFE0 000–FFE7 FFFFh<br>FFA0 0000–FFA7 FFFFh | FWH | Bit 4 in FWH Decode Enable Register is set | | FFE8 0000–FFEF FFFFh<br>FFA8 0000–FFAF FFFFh | FWH | Bit 5 in FWH Decode Enable Register is set | | FFF0 0000-FFF7 FFFFh<br>FFB0 0000-FFB7 FFFFh | FWH | Bit 6 in FWH Decode Enable Register is set. | | FFF8 0000–FFFF FFFFh<br>FFB8 0000–FFBF FFFFh | FWH | Always enabled. The top two 64K-byte blocks of this range can be swapped, as described in Section 6.4.1. | | FF70 0000–FF7F FFFFh<br>FF30 0000–FF3F FFFFh | FWH | Bit 3 in FWH Decode Enable 2 Register is set | | FF60 0000–FF6F FFFFh<br>FF20 0000–FF2F FFFFh | FWH | Bit 2 in FWH Decode Enable 2 Register is set | | FF50 0000–FF5F FFFFh<br>FF10 0000–FF1F FFFFh | FWH | Bit 1 in FWH Decode Enable 2 Register is set | | FF40 0000–FF4F FFFFh<br>FF00 0000–FF0F FFFFh | FWH | Bit 0 in FWH Decode Enable 2 Register is set | | 4 KB anywhere in 4 GB range | Integrated LAN<br>Controller | Enable via BAR in Device 29:Function 0 (Integrated LAN Controller) | **Table 6-5. Memory Decode Ranges from Processor Perspective** | Memory Range | Target | Dependency/Comments | |-----------------------------|----------------------------|------------------------------------------------------------------------------------------------------| | 1 KB anywhere in 4 GB range | IDE Expansion <sup>2</sup> | Enable via standard PCI mechanism and bits in IDE I/O Configuration Register (Device 31, Function 1) | | All other | PCI | None | #### NOTES: - 1. These ranges are decoded directly from Hub Interface. The memory cycles will not be seen on PCI. - 2. Software must not attempt locks to memory mapped I/O ranges for IDE Expansion. If attempted, the lock is not honored, which means potential deadlock conditions may occur. ## 6.4.1 Boot-Block Update Scheme The ICH3 supports a "top-block swap" mode that has the ICH3 swap the top block in the FWH (the boot block) with another location. This allows for safe update of the Boot Block (even if a power failure occurs). When the "top-swap" enable bit is set, the ICH3 will invert A16 for cycles targeting FWH BIOS space. When this bit is 0, the ICH3 will not invert A16. This bit is automatically set to 0 by RTCRST#, but not by PCIRST#. The scheme is based on the concept that the top block is reserved as the "boot" block, and the block immediately below the top block is reserved for doing boot-block updates. #### The algorithm is: - 1. Software copies the top block to the block immediately below the top. - 2. Software checks that the copied block is correct. This could be done by performing a checksum calculation. - 3. Software sets the "top-block swap" bit. This will invert A16 for cycles going to the FWH. Processor access to FFFF\_0000 through FFFF\_FFFF will be directed to FFFE\_0000 through FFFE\_FFFF in the FWH, and processor accesses to FFFE\_0000 through FFFE\_FFFF will be directed to FFFF\_0000 through FFFF\_FFFF. - 4. Software erases the top block. - 5. Software writes the new top block. - 6. Software checks the new top block. - 7. Software clears the top-block swap bit. If a power failure occurs at any point after step 3, the system will be able to boot from the copy of the boot block that is stored in the block below the top. This is because the top-swap bit is backed in the RTC well. **Note:** The top-block swap mode may be forced by an external strapping option (See Section 2.20.1). When top-block swap mode is forced in this manner, the top-swap bit cannot be cleared by software. A re-boot with the strap removed will be required to exit a forced top-block swap mode. *Note:* The top-block swap mode only affects accesses to the FWH BIOS space, not feature space. Note: The top-block swap mode has no effect on accesses below FFFE\_0000h. ## LAN Controller Registers (B1:D8:F0) 7 The ICH3 integrated LAN Controller appears to reside at PCI Device 8, Function 0 on the secondary side of the ICH3's virtual PCI-to-PCI Bridge (See Section 5.1.2). This is typically Bus 1, but may be assigned a different number depending upon system configuration. The LAN Controller acts as both a master and a slave on the PCI bus. As a master, the LAN Controller interacts with the system main memory to access data for transmission or deposit received data. As a slave, some of the LAN Controller's control structures are accessed by the host processor to read or write information to the on-chip registers. The processor also provides the LAN Controller with the necessary commands and pointers that allow it to process receive and transmit data. ## 7.1 PCI Configuration Registers (B1:D8:F0) *Note:* Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 7-1. PCI Configuration Map (LAN Controller—B1:D8:F0) | Offset | Mnemonic | Register Name/Function | Default | Туре | |--------|--------------|---------------------------------|----------|------| | 00–01h | VID | Vendor ID | 8086h | RO | | 02-03h | DID | Device ID | 2449h | RO | | 04–05h | PCICMD | PCI Device Command Register | 0000h | R/W | | 06–07h | PCISTS | PCI Device Status Register | 0290h | R/W | | 08h | REVID | Revision ID | See Note | RO | | 0Ah | SCC | Sub Class Code | 00h | RO | | 0Bh | BCC | Base Class Code | 02h | RO | | 0Dh | PMLT | PCI Master Latency Timer | 00h | R/W | | 0Eh | HEADTYP | Header Type | 00h | RO | | 10–13h | CSR_MEM_BASE | CSR Memory-Mapped Base Address | 0008h | R/W | | 14–17h | CSR_IO_BASE | CSR I/O-Mapped Base Address | 0001h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 0000h | RO | | 2E-2Fh | SID | Subsystem ID | 0000h | RO | | 34h | CAP_PTR | Capabilities Pointer | DCh | RO | | 3Ch | INT_LN | Interrupt Line | 00h | R/W | | 3D | INT_PN | Interrupt Pin | 01h | RO | | 3E | MIN_GNT | Minimum Grant | 08h | RO | | 3F | MAX_LAT | Maximum Latency | 38h | RO | | DCh | CAP_ID | Capability ID | 01h | RO | | DDh | NXT_PTR | Next Item Pointer | 00h | RO | | DE-DFh | PM_CAP | Power Management Capabilities | 7E21h | RO | | E0-E1h | PMCSR | Power Management Control/Status | 0000h | R/W | | E3 | PCIDATA | PCI Power Management Data | 00h | RO | NOTE: Refer to the Specification Update for the Revision ID. ## 7.1.1 VID—Vendor ID Register (LAN Controller—B1:D8:F0) Offset Address: 00–01h Attribute: RO Default Value: 8086h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------| | 15:0 | Vendor Identification Number. This is a 16-bit value assigned to Intel. | ## 7.1.2 DID—Device ID Register (LAN Controller—B1:D8:F0) Offset Address: 02–03h Attribute: RO Default Value: 2449h Size: 16 bits | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Device Identification Number. This is a 16-bit value assigned to the ICH3 integrated LAN Controller. | | 15:0 | <ol> <li>If the EEPROM is not present (or not properly programmed), reads to the Device ID return the<br/>default value of 2449h.</li> </ol> | | | <ol> <li>If the EEPROM is present (or properly programmed) and if the value of Word 23h is not 0000f or FFFFh, the Device ID is loaded from the EEPROM, Word 23h after the hardware reset. (See Section 7.1.14–SID, Subsystem ID of LAN controller for detail).</li> </ol> | # 7.1.3 PCICMD—PCI Command Register (LAN Controller—B1:D8:F0) Offset Address: 04–05h Attribute: RO, R/W Default Value: 0000h Size: 16 bits | Bit | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Hardwired to '0'. The integrated LAN Controller will not run fast back-to-back PCI cycles. | | 8 | SERR# Enable (SERR_EN)—R/W. 0 = Disable. 1 = Enable. Allow SERR# to be asserted. | | 7 | Wait Cycle Control (WCC)—RO. Hardwired to '0'. Not implemented. | | 6 | Parity Error Response (PER)—R/W. 0 = The LAN Controller will ignore PCI parity errors. 1 = The integrated LAN Controller will take normal action when a PCI parity error is detected and will enable generation of parity on the hub interface. | | 5 | VGA Palette Snoop (VPS)—RO. Hardwired to '0'. Not Implemented. | | 4 | Memory Write and Invalidate Enable (MWIE)—R/W. 0 = Disable. The LAN Controller will not use the Memory Write and Invalidate command. 1 = Enable. | | 3 | Special Cycle Enable (SCE)—RO. Hardwired to '0'. The LAN Controller ignores special cycles. | | 2 | Bus Master Enable (BME)—R/W. 0 = Disable. 1 = Enable. The ICH3's integrated may function as a PCI bus master. | | 1 | Memory Space Enable (MSE)—R/W. 0 = Disable. 1 = Enable. The ICH3's integrated LAN Controller will respond to the memory space accesses. | | 0 | I/O Space Enable (IOE)—R/W. 0 = Disable. 1 = Enable. The ICH3's integrated LAN Controller will respond to the I/O space accesses. | ## 7.1.4 PCISTS—PCI Status Register (LAN Controller—B1:D8:F0) Offset Address: 06–07h Attribute: RO, R/WC Default Value: 0290h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Detected Parity Error (DPE)—R/WC. | | 15 | <ul> <li>0 = This bit is cleared by writing a '1' to the bit location.</li> <li>1 = The ICH3's integrated LAN Controller has detected a parity error on the PCI bus (will be set even if Parity Error Response is disabled in the PCI Command register).</li> </ul> | | | Signaled System Error (SSE)—R/WC. | | 14 | <ul> <li>0 = This bit is cleared by writing a '1' to the bit location.</li> <li>1 = The ICH3's integrated LAN Controller has asserted SERR#. (SERR# can be routed to cause NMI, SMI# or interrupt.</li> </ul> | | | Master Abort Status (RMA)—R/C. | | 13 | 0 = This bit is cleared by writing a '1' to the bit location. 1 = The ICH3's integrated LAN Controller (as a PCI master) has generated a master abort. | | | Received Target Abort (RTA)—R/WC. | | 12 | <ul> <li>0 = This bit is cleared by writing a '1' to the bit location.</li> <li>1 = The ICH3's integrated LAN Controller (as a PCI master) has received a target abort.</li> </ul> | | 11 | Signaled Target Abort (STA)—RO. Hardwired to '0'. The device will never signal Target Abort. | | 10:9 | DEVSEL# Timing Status (DEV_STS)—RO. | | 10.9 | 01h = Medium timing. | | | Data Parity Error Detected (DPED)—R/WC. | | | 0 = This bit is cleared by writing a '1' to the bit location. | | 8 | <ul><li>1 = All of the following three conditions have been met:</li><li>1. The LAN Controller is acting as bus master.</li></ul> | | | <ol> <li>The LAN Controller has asserted PERR# (for reads) or detected PERR# asserted (for writes).</li> <li>The Parity Error Response bit in the LAN Controller's PCI Command Register is set.</li> </ol> | | 7 | Fast Back to Back (FB2B)—RO. Hardwired to '1'. The device can accept fast back-to-back transactions. | | 6 | User Definable Features (UDF)—RO. Hardwired to '0'. Not implemented. | | 5 | 66 MHz Capable (66 MHZ_CAP)—RO. Hardwired to '0'. The device does not support 66 MHz PCI. | | | Capabilities List (CAP_LIST)—RO. | | 4 | 0 = The EEPROM indicates that the integrated LAN controller does not support PCI Power | | | Management. 1 = The EEPROM indicates that the integrated LAN controller supports PCI Power Management. | | 3:0 | Reserved. | ## 7.1.5 REVID—Revision ID Register (LAN Controller—B1:D8:F0) Offset Address: 08h Attribute: RO Default Value: See Note 1 Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Revision Identification Number.</b> 8-bit value that indicates the revision number for the integrated LAN Controller. The three least significant bits in this register may be overridden by the ID and REV ID fields in the EEPROM. | NOTE 1: Refer to the Specification Update for the Revision ID. ## 7.1.6 SCC—Sub Class Code Register (LAN Controller—B1:D8:F0) Offset Address: 0Ah Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------| | 7:0 | Sub Class Code. 8-bit value that specifies the sub-class of the device as an Ethernet controller. | ## 7.1.7 BCC—Base Class Code Register (LAN Controller—B1:D8:F0) Offset Address: 0Bh Attribute: RO Default Value: 02h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------| | 7:0 | Base Class Code. 8-bit value that specifies the base class of the device as a network controller. | ### 7.1.8 CLS—Cache Line Size Register (LAN Controller—B1:D8:F0) Offset Address: 0Ch Attribute: RW Default Value: 00h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved. | | 4:3 | Cache Line Size (CLS)—RW. 00 = Memory Write and Invalidate (MWI) command will not be used by the integrated LAN Controller. 01 = MWI command will be used with Cache Line Size set to 8 DWords (only set if a value of 08h is written to this register). 10 = MWI command will be used with Cache Line Size set to 16 DWords (only set if a value of 10h is written to this register). 11 = Invalid. MWI command will not be used. | | 2:0 | Reserved. | ## 7.1.9 PMLT—PCI Master Latency Timer Register (LAN Controller—B1:D8:F0) Offset Address: 0Dh Attribute: RW Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Master Latency Timer Count (MLTC)—RW. Defines the number of PCI clock cycles that the integrated LAN Controller may own the bus while acting as bus master. | | 2:0 | Reserved. | ## 7.1.10 HEADTYP—Header Type Register (LAN Controller—B1:D8:F0) Offset Address: 0Eh Attribute: RO Default Value: 00h Size: 8 bits | В | Bit | Description | |---|-----|------------------------------------------------------------------------------------------------------------------------| | | 7 | <b>Multi-Function Device</b> —RO. Hardwired to '0' to indicate a single function device. | | 6 | 6:0 | <b>Header Type</b> —RO. 7-bit field identifies the header layout of the configuration space as an Ethernet controller. | ## 7.1.11 CSR\_MEM\_BASE CSR—Memory-Mapped Base Address Register (LAN Controller—B1:D8:F0) Offset Address: 10–13h Attribute: R/W, RO Default Value: 0000 0008h Size: 32 bits *Note:* The ICH3's integrated LAN Controller requires one BAR for memory mapping. Software determines which BAR (memory or I/O) is used to access the Lan Controller's CSR registers. | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | <b>Base Address</b> —R/W. Upper 20 bits of the base address provides 4 KB of memory-Mapped space for the LAN Controller's Control/Status Registers. | | 11:4 | Reserved. | | 3 | Prefetchable—RO. Hardwired to '0' to indicate that this is not a pre-fetchable memory-Mapped address range. | | 2:1 | Type—RO. Hardwired to '00b' to indicate the memory-Mapped address range may be located anywhere in 32-bit address space. | | 0 | Memory-Space Indicator—RO. Hardwired to '0' to indicate that this base address maps to memory space. | ## 7.1.12 CSR\_IO\_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0) Offset Address: 14–17h Attribute: R/W Default Value: 0000 0001h Size: 32 bits *Note:* The ICH3's integrated LAN Controller requires one BAR for memory mapping. Software determines which BAR (memory or I/O) is used to access the Lan Controller's CSR registers. | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:6 | <b>Base Address</b> —R/W. Provides 64 bytes of I/O-Mapped address space for the LAN Controller's Control/Status Registers. | | 5:1 | Reserved. | | 0 | I/O Space Indicator—RO. Hardwired to '1' to indicate that this base address maps to I/O space. | # 7.1.13 SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0) Offset Address: 2C–2D Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------| | 15:0 | Subsystem Vendor ID—RO.(see Section 7.1.14 for detail). | ### 7.1.14 SID—Subsystem ID Register (LAN Controller—B1:D8:F0) Offset Address: 2E–2Fh Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|------------------| | 15:0 | Subsystem ID—RO. | Note . The ICH3's integrated LAN Controller provides support for configurable Subsystem ID and Subsystem Vendor ID fields. After reset, the LAN Controller automatically reads addresses Ah through Ch, and 23h of the EEPROM. The LAN Controller checks bits 15:13 in the EEPROM word Ah, and functions according to Table 7-2. ### Table 7-2. Configuration of Subsystem ID and Subsystem Vendor ID via EEPROM | Bits 15:14 | Bit 13 | Device ID | Vendor ID | Revision ID | Subsystem ID | Subsystem<br>Vendor ID | |------------------|--------|-----------|-----------|-------------|--------------|------------------------| | 11b, 10b,<br>00b | Х | 2449h | 8086h | See Note 1 | 0000h | 0000h | | 01b | 0b | Word 23h | 8086h | See Note 1 | Word Bh | Word Ch | | 01b | 1b | Word 23h | Word Ch | See Note 1 | Word Bh | Word Ch | #### NOTE: - 1. Refer to the Specification Update for the Revision ID, which is subject to change according to the silicon stepping. - 2. The Device ID is loaded from Word 23h only if the value of Word 23h is not 0000h or FFFFh ## 7.1.15 CAP\_PTR—Capabilities Pointer Register (LAN Controller—B1:D8:F0) Offset Address: 34h Attribute: RO Default Value: DCh Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Capabilities Pointer (CAP_PTR)</b> —RO. Hardwired to 'DCh' to indicate the offset within configuration space for the location of the Power Management registers. | ## 7.1.16 INT\_LN—Interrupt Line Register (LAN Controller—B1:D8:F0) Offset Address: 3Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line (INT_LN)—R/W. Identifies the system interrupt line to which the LAN Controller's PCI interrupt request pin (as defined in the Interrupt Pin Register) is routed. | ### 7.1.17 INT\_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0) Offset Address: 3Dh Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Pin (INT_PN)—RO. Hardwired to '01h' to indicate that the LAN Controller's interrupt request is connected to PIRQA#. However, in the ICH3 implementation, when the LAN Controller interrupt is generated PIRQ[E]# will go active, not PIRQ[A]#. Note that if the PIRQ[E]# signal is used as a GPIO, the external visibility will be lost (though PIRQ[E]# will still go active internally). | ## 7.1.18 MIN\_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0) Offset Address: 3Eh Attribute: RO Default Value: 08h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Minimum Grant (MIN_GNT)—RO. Indicates the amount of time (in increments of 0.25μs) that the LAN Controller needs to retain ownership of the PCI bus when it initiates a transaction. | ## 7.1.19 MAX\_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0) Offset Address: 3Fh Attribute: RO Default Value: 38h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------| | 7:0 | Maximum Latency (MAX_LAT)—RO. Defines how often (in increments of 0.25μs) the LAN Controller needs to access the PCI bus. | ## 7.1.20 CAP\_ID—Capability ID Register (LAN Controller—B1:D8:F0) Offset Address: DCh Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Capability ID (CAP_ID)—RO. Hardwired to '01h' to indicate that the ICH3's integrated LAN Controller supports PCI Power Management. | # 7.1.21 NXT\_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0) Offset Address: DDh Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Next Item Pointer (NXT_PTR)</b> —RW. Hardwired to '00b' to indicate that power management is the last item in the Capabilities list. | # 7.1.22 PM\_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0) Offset Address: DE-DFh Attribute: RO Default Value: 7E21h Size: 16 bits | Bit | Description | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:11 | PME Support. Hardwired to '11111b'. This 5-bit field indicates the power states in which the LAN Controller may assert PME#. The LAN Controller supports wake-up in all power states. | | | | 10 | D2 Support. Hardwired to '1' to indicate that the LAN Controller supports the D2 power state. | | | | 9 | D1 Support. Hardwired to '1' to indicate that the LAN Controller supports the D1 power state. | | | | 8:6 | <b>Auxiliary Current.</b> Hardwired to '000b' to indicate that the LAN Controller implements the Data registers. The auxiliary power consumption is the same as the current consumption reported in the D3 state in the Data register. | | | | 5 | <b>Device Specific Initialization (DSI).</b> Hardwired to '1' to indicate that special initialization of this function is required (beyond the standard PCI configuration header) before the generic class device driver is able to use it. DSI is required for the LAN Controller after D3-to-D0 reset. | | | | 4 | Reserved. | | | | 3 | <b>PME Clock.</b> Hardwired to '0' to indicate that the LAN Controller does not require a clock to generate a power management event. | | | | 2:0 | <b>Version.</b> Hardwired to '010b' to indicate that the LAN Controller complies with of the PCI Power Management Specification, Revision 1.1. | | | ### PMCSR—Power Management Control/Status Register (LAN Controller—B1:D8:F0) 7.1.23 Offset Address: Default Value: E0-E1h 0000h Attribute: RO, R/W, R/WC Size: 16 bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | PME Status—R/WC. 0 = Software clears this bit by writing a '1' to the bit location. This also de-asserts the PME# signal and clears the PME status bit in the Power Management Driver Register. When the PME# signal is enabled, the PME# signal reflects the state of the PME status bit. 1 = Set upon occurrence of a wake-up event, independent of the state of the PME enable bit. | | 14:13 | <b>Data Scale</b> —RO. This field indicates the data register scaling factor. It equals '10b' for registers zero through eight and '00b' for registers nine through fifteen, as selected by the "Data Select" field. | | 12:9 | <b>Data Select</b> —R/W. This field is used to select which data is reported through the Data register and Data Scale field. | | 8 | PME Enable—R/W. This bit enables the ICH3's integrated LAN controller to assert PME#. 0 = The device will not assert PME#. 1 = Enable PME# assertion when PME Status is set. | | 7:5 | Reserved. | | 4 | <b>Dynamic Data</b> —RO. Hardwired to '0' to indicate that the device does not support the ability to monitor the power consumption dynamically. | | 3:2 | Reserved. | | 1:0 | Power State—R/W. This 2-bit field is used to determine the current power state of the integrated LAN Controller, and to put it into a new power state. The definition of the field values is as follows: 00 = D0 01 = D1 10 = D2 11 = D3 | ## 7.1.24 PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0) Offset Address: E3h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------| | 7:0 | State dependent power consumption and heat dissipation data. | Note . The data register is an 8-bit read only register that provides a mechanism for the ICH3's integrated LAN Controller to report state dependent maximum power consumption and heat dissipation. The value reported in this register depends on the value written to the Data Select field in the PMCSR register. The power measurements defined in this register have a dynamic range of 0 to 2.55 W with 0.01 W resolution, scaled according to the Data Scale field in the PMCSR. The structure of the Data Register is given in Table 7-3 below. **Table 7-3. Data Register Structure** | Data Select | Data Scale | Data Reported | |-------------|------------|----------------------------------| | 0 | 2 | D0 Power Consumption | | 1 | 2 | D1 Power Consumption | | 2 | 2 | D2 Power Consumption | | 3 | 2 | D3 Power Consumption | | 4 | 2 | D0 Power Dissipated | | 5 | 2 | D1 Power Dissipated | | 6 | 2 | D2 Power Dissipated | | 7 | 2 | D3 Power Dissipated | | 8 | 2 | Common Function Power Dissipated | | 9–15 | 0 | Reserved | ## 7.2 LAN Control / Status Registers (CSR) Table 7-4. Intel<sup>®</sup> ICH3 Integrated LAN Controller CSR Space | Offset | Register Name/Function | Default | Туре | |---------|-------------------------|------------|---------------| | 01h-00h | SCB Status Word | 0000h | R/WC | | 03h-02h | SCB Command Word | 0000h | R/W | | 07h-04h | SCB General Pointer | 0000 0000h | R/W | | 0Bh-08h | PORT | 0000 0000h | R/W (special) | | 0Dh-0Ch | Reserved | | | | 0Eh | EEPROM Control Register | 00 | R/W | | 0Fh | Reserved | | | | 13h-10h | MDI Control Register | 0000 0000h | R/W (special) | | 17h–14h | Receive DMA Byte Count | 0000 0000h | RO | | 18h | Early Receive Interrupt | 00h | R/W | | 1A-19h | Flow Control Register | 0000h | R/W | | 1Bh | PMDR | 00h | R/WC | | 1Ch | General Control | 00 | R/W | | 1Dh | General Status | N/A | RO | | 1Eh-3Ch | Reserved | | | ### 7.2.1 System Control Block Status Word Register Offset Address: 00-01h Attribute: R/WC, RO Default Value: 0000h Size: 16 bits The ICH3's integrated LAN Controller places the status of its Command and Receive units and interrupt indications in this register for the processor to read. | Command Unit (CU) Executed (CX)—RWC. 1 | Bit | Description | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the CU has completed executing a command with its interrupt bit set. Frame Received (FR)—R/WC. 1 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit (RU) has finished receiving a frame. CU Not Active (CNA)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = The Command Unit left the Active state or entered the Idle state. There are 2 distinct states of the CU. When configured to generate CNA interrupt, the interrupt will be activated when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate CNA interrupt, the interrupt will be activated when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate CNA interrupt, the interrupt will be generated only when the CU enters the Idle state. Receive Not Ready (RNR)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. | | 1 | | | | 14 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit (RU) has finished receiving a frame. CU Not Active (CNA)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = The Command Unit left the Active state or entered the Idle state. There are 2 distinct states of the CU. When configured to generate CNA interrupt, the interrupt will be actived when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate CNA interrupt, the interrupt will be actived when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate Cl interrupt, an interrupt will be generated only when the CU enters the Idle state. Receive Not Ready (RNR)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active 11 = HPQ (High Priority Queue) active 11 = Reserved 110 = Reserved 1101 = Reserved 1101 = Reserved 1 | 15 | 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. | | | | 1 = Interrupt signaled because the Receive Unit (RU) has finished receiving a frame. CU Not Active (CNA)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 The Command Unit left the Active state or entered the Idle state. There are 2 distinct states of the CU. When configured to generate CNA interrupt, the interrupt will be activated when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate Cl interrupt, an interrupt will be generated only when the CU enters the Idle state. Receive Not Ready (RNR)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active 11 = HPQ (High Priority Queue) active 12 = HPQ (High Priority Queue) active 13 = Reserved 1011 = Reserve | | Frame Received (FR)—R/WC. | | | | 13 13 | 14 | | | | | 13 1 = The Command Unit left the Active state or entered the Idle state. There are 2 distinct states of the CU. When configured to generate CNA interrupt, the interrupt will be activated when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to generate CI interrupt, an interrupt will be generated only when the CU enters the Idle state. Receive Not Ready (RNR)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 9 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = LPQ (Low Priority Queue) active 11 = IHPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 000 = Idle 001 = Suspended 0010 = No Resources 1010 = Reserved 0110 = Reserved 0110 = Reserved 0110 = Reserved 1101 = Reserved 1111 = Reserved | | CU Not Active (CNA)—R/WC. | | | | 12 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active 11 = HPQ (High Priority Queue) active 11 = HPQ (High Priority Queue) active 12 = Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended 1001 = Suspended with no more RBDs 0011 = Reserved 1010 = Reserved 1010 = Reserved 1010 = Reserved 1010 = Reserved 1010 = Reserved 1011 = Reserved 1011 = Reserved 1011 = Reserved 1110 = Reserved 1111 = Reserved | 13 | 1 = The Command Unit left the Active state or entered the Idle state. There are 2 distinct states of the CU. When configured to generate CNA interrupt, the interrupt will be activated when the CU leaves the Active state and enters either the Idle or the Suspended state. When configured to | | | | 12 Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame Descriptor. Management Data Interrupt (MDI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 0 = Idle | | Receive Not Ready (RNR)—R/WC. | | | | 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface control register in the CSR). Software Interrupt (SWI)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended 1001 = Suspended to 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1010 = Ready with no RBDs present 1011 = Reserved 0110 = Reserved 1101 = Reserved 1101 = Reserved 1111 = Reserved 0110 = Reserved 1111 = Reserved | 12 | 1 = Interrupt signaled because the Receive Unit left the Ready state. This may be caused by an RU Abort command, a no resources situation, or set suspend bit due to a filled Receive Frame | | | | 11 | | Management Data Interrupt (MDI)—R/WC. | | | | 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Set when software generates an interrupt. Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1010 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 1101 = Reserved 1110 = Reserved 0111 = Reserved 1111 = Reserved 1111 = Reserved | 11 | 1 = Set when a Management Data Interface read or write cycle has completed. The management data interrupt is enabled through the interrupt enable bit (bit 29 in the management data interface | | | | Early Receive (ER)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1010 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 1101 = Reserved 0110 = Reserved 1101 = Reserved 0111 = Reserved 1111 = Reserved 1111 = Reserved | | Software Interrupt (SWI)—R/WC. | | | | 9 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates the occurrence of an Early Receive Interrupt. Flow Control Pause (FCP)—R/WC. 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 0100 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 0101 = Reserved 1101 = Reserved 0110 = Reserved 1110 = Reserved 0111 = Reserved 1111 = Reserved | 10 | | | | | Telephone and the state of | | Early Receive (ER)—R/WC. | | | | 0 = Software acknowledges the interrupt and clears this bit by writing a '1' to the bit position. 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 0100 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 1101 = Reserved 0110 = Reserved 1101 = Reserved 0110 = Reserved 1111 = Reserved 0111 = Reserved 1111 = Reserved | 9 | | | | | 1 = Indicates Flow Control Pause interrupt. Command Unit Status (CUS)—RO. 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 0100 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 0110 = Reserved 1101 = Reserved 0110 = Reserved 0111 = Reserved 1111 = Reserved 0111 = Reserved 1111 = Reserved | | Flow Control Pause (FCP)—R/WC. | | | | 7:6 00 = Idle 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1010 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 0110 = Reserved 1101 = Reserved 0110 = Reserved 0111 = Reserved 1111 = Reserved 0111 = Reserved 1111 = Reserved | 8 | | | | | 7:6 01 = Suspended 10 = LPQ (Low Priority Queue) active 11 = HPQ (High Priority Queue) active Receive Unit Status (RUS)—RO. 0000 = Idle 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1010 = Ready 1100 = Ready with no RBDs present 0101 = Reserved 1101 = Reserved 0110 = Reserved 1111 = Reserved 0111 = Reserved 1111 = Reserved | | Command Unit Status (CUS)—RO. | | | | 0000 = Idle | 7:6 | 01 = Suspended<br>10 = LPQ (Low Priority Queue) active | | | | 0001 = Suspended 1001 = Suspended with no more RBDs 0010 = No Resources 1010 = No resources due to no more RBDs 0011 = Reserved 1011 = Reserved 1100 = Ready with no RBDs present 1101 = Reserved 1101 = Reserved 1101 = Reserved 1110 = Reserved 1110 = Reserved 1111 = Reserved 1111 = Reserved 1111 = Reserved | | Receive Unit Status (RUS)—RO. | | | | 1:0 Reserved. | 5:2 | 0001 = Suspended1001 = Suspended with no more RBDs0010 = No Resources1010 = No resources due to no more RBDs0011 = Reserved1011 = Reserved0100 = Ready1100 = Ready with no RBDs present0101 = Reserved1101 = Reserved0110 = Reserved1110 = Reserved | | | | | 1:0 | Reserved. | | | ## 7.2.2 System Control Block Command Word Register Offset Address: 02–03h Attribute: R/W Default Value: 0000h Size: 16 bits The processor places commands for the Command and Receive units in this register. Interrupts are also acknowledged in this register. | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CX Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of a CX interrupt. | | 14 | FR Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of an FR interrupt. | | 13 | CNA Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of a CNA interrupt. | | 12 | RNR Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of an RNR interrupt. | | 11 | ER Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of an ER interrupt. | | 10 | FCP Mask —R/W. 0 = Interrupt not masked. 1 = Disable the generation of an FCP interrupt. | | 9 | Software Generated Interrupt (SI)—WO. 0 = No Effect. 1 = Setting this bit causes the LAN Controller to generate an interrupt. | | 8 | Interrupt Mask (M)—R/W. This bit enables or disables the LAN Controller's assertion of the INTA# signal. This bit has higher precedence that the specific interrupt mask bits and the SI bit. 0 = Enable the assertion of INTA#. 1 = Disable the assertion of INTA#. | | Bit | Description | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Command Unit Command (CUC). Valid values are listed below. All other values are Reserved. | | | | | 0000 = <b>NOP</b> : Does not affect the current state of the unit. | | | | | 0001 = CU Start: Start execution of the first command on the CBL. A pointer to the first CB of the CBL should be placed in the SCB General Pointer before issuing this command. The CU Start command should only be issued when the CU is in the Idle or Suspended states (never when the CU is in the active state), and all of the previously issued Command Blocks have been processed and completed by the CU. Sometimes it is only possible to determine that all Command Blocks are completed by checking that the complete bit is set in all previously issued Command Blocks. | | | | | 0010 = <b>CU Resume</b> : Resume operation of the Command unit by executing the next command. This command will be ignored if the CU is idle. | | | | | 0011 = <b>CU HPQ Start</b> : Start execution of the first command on the high priority CBL. A pointer to the first CB of the HPQ CBL should be placed in the SCB General POinter before issuing this command. | | | | 7:4 | 0100 = Load Dump Counters Address: Tells the device where to write dump data when using the Dump Statistical Counters or Dump and Reset Statistical Counters commands. This command must be executed at least once before any usage of the Dump Statistical Counters or Dump and Reset Statistical Counters commands. The address of the dump area must be placed in the General Pointer register. | | | | | 0101 = <b>Dump Statistical Counters</b> : Tells the device to dump its statistical counters to the area designated by the Load Dump Counters Address command. | | | | | 0110 = <b>Load CU Base</b> : The device's internal CU Base Register is loaded with the value in the CSB General Pointer. | | | | | 0111 = <b>Dump and Reset Statistical Counters:</b> Tells the device to dump its statistical counters to the area designated by the Load Dump Counters Address command, and then to clear these counters. | | | | | 1010 = CU Static Resume: Resume operation of the Command unit by executing the next command. This command will be ignored if the CU is idle. This command should be used only when the CU is in the Suspended state and has no pending CU Resume commands. | | | | | 1011 = <b>CU HPQ Resume:</b> Resume execution of the first command on the HPQ CBL. this command will be ignored if the HPQ was never started. | | | | 3 | Reserved. | | | | | Receive Unit Command (RUC). Valid values are: | | | | | 000 = <b>NOP</b> : Does not affect the current state of the unit. | | | | | 001 = <b>RU Start:</b> Enables the receive unit. The pointer to the RFA must be placed in the SCB General POinter before using this command. The device pre-fetches the first RFD and the first RBD (if in flexible mode) in preparation to receive incoming frames that pass its address filtering. | | | | | 010 = <b>RU Resume:</b> Resume frame reception (only when in suspended state). | | | | 0.0 | 011 = <b>RCV DMA Redirect:</b> Resume the RCV DMA when configured to "Direct DMA Mode." The buffers are indicated by an RBD chain which is pointed to by an offset stored in the General Pointer Register (this offset will be added to the RU Base). | | | | 2:0 | 100 = <b>RU Abort</b> : Abort RU receive operation immediately. | | | | | 101 = Load Header Data Size (HDS): This value defines the size of the Header portion of the RFDs or Receive buffers. The HDS value is defined by the lower 14 bits of the SCB General Pointer, so bits 31:15 should always be set to zeros when using this command. Once a Load HDS command is issued, the device expects only to find Header RFDs, or be used in "RCV Direct DMA mode" until it is reset. Note that the value of HDS should be an even, non-zero number. | | | | | 110 = <b>Load RU Base:</b> The device's internal RU Base Register is loaded with the value in the SCB General Pointer. | | | | | 111 = RBD Resume: Resume frame reception into the RFA. This command should only be used<br>when the RU is already in the "No Resources due to no RBDs" state or the "Suspended with<br>no more RBDs" state. | | | ### 7.2.3 System Control Block General Pointer Register Offset Address: 04–07h Attribute: R/W Default Value: 0000 0000h Size: 32 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | <b>SCB General Pointer.</b> The SCB General Pointer register is programmed by software to point to various data structures in main memory depending on the current SCB Command word. | ### **7.2.4 PORT** Offset Address: 08–0Bh Attribute: R/W (special) Default Value: 0000 0000h Size: 32 bits The PORT interface allows the processor to reset the ICH3's internal LAN Controller, or perform an internal self test. The PORT DWord may be written as a 32-bit entity, two 16-bit entities, or four 8-bit entities. The LAN Controller will only accept the command after the high byte (offset 0Bh) is written, therefore the high byte must be written last. | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | <b>Pointer Field.</b> A 16-byte aligned address must be written to this field when issuing a Self-Test command to the PORT interface. The results of the Self Test will be written to the address specified by this field. | | | PORT Function Selection. Valid values are listed below. All other values are Reserved. | | | 0000 = <b>PORT Software Reset:</b> Completely resets the LAN Controller (all CSR and PCI registers). This command should not be used when the device is active. If a PORT Software Reset is desired, software should do a Selective Reset (described below), wait for the PORT register to be cleared (completion of the Selective Reset), and then issue the PORT Software Reset command. Software should wait approximately 10μs after issuing this command before attempting to access the LAN Controller's registers again. | | 3:0 | 0001 = <b>Self Test:</b> The Self-Test begins by issuing an internal Selective Reset followed by a general internal self-test of the LAN Controller. The results of the self-test are written to memory at the address specified in the Pointer field of this register. The format of the self-test result is shown in Table 7-5. After completing the self-test and writing the results to memory, the LAN Controller will execute a full internal reset and will re-initialize to the default configuration. Self-Test does not generate an interrupt of similar indicator to the host processor upon completion. | | | 0010 = <b>Selective Reset</b> : Sets the CU and RU to the Idle state, but otherwise maintains the current configuration parameters (RU and CU Base, HDSSize, Error Counters, Configure information and Individual/Multicast Addresses are preserved). Software should wait approximately 10μs after issuing this command before attempting to access the LAN Controller's registers again. | **Table 7-5. Self-Test Results Format** | Bit | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------|--| | 31:13 | Reserved. | | | 12 | General Self-Test Result. 0 = Pass 1 = Fail | | | 11:6 | Reserved. | | | 5 | Diagnose Result. This bit provides the result of an internal diagnostic test of the Serial Subsystem. 0 = Pass 1 = Fail | | | 4 | Reserved. | | | 3 | Register Result. This bit provides the result of a test of the internal Parallel Subsystem registers. 0 = Pass 1 = Fail | | | 2 | ROM Content Result. This bit provides the result of a test of the internal microcode ROM. 0 = Pass 1 = Fail | | | 1:0 | Reserved. | | ### 7.2.5 EEPROM Control Register Offset Address: 0Eh Attribute: RO/R/W Default Value: 00h Size: 8 bits The EEPROM Control Register is a 16-bit field that enables a read from and a write to the external EEPROM. | Bit | Description | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:4 | Reserved. | | | 3 | <b>EEPROM Serial Data Out (EEDO)</b> —RO. Note that this bit represents "Data Out" from the perspective of the EEPROM device. This bit contains the value read from the EEPROM when performing read operations. | | | 2 | <b>EEPROM Serial Data In (EEDI)</b> —WO. Note that this bit represents "Data In" from the perspective of the EEPROM device. The value of this bit is written to the EEPROM when performing write operations. | | | | EEPROM Chip Select (EECS)—R/W. | | | 1 | <ul> <li>0 = Drives the ICH3's EE_CS signal low, to disable the EEPROM. this bit must be set to '0' for a minimum of 1μs between consecutive instruction cycles.</li> <li>1 = Drives the ICH3's EE_CS signal high, to enable the EEPROM.</li> </ul> | | | 0 | <b>EEPROM Serial Clock (EESK)</b> —R/W. Toggling this bit, clocks data into or out of the EEPROM. Software must ensure that this bit is toggled at a rate that meets the EEPROM component's minimum clock frequency specification. | | | | 0 = Drives the ICH3's EE_SHCLK signal low. 1 = Drives the ICH3's EE_SHCLK signal high. | | ### 7.2.6 Management Data Interface (MDI) Control Register Offset Address: 10–13h Attribute: R/W (special) Default Value: 0000 0000h Size: 32 bits The Management Data Interface (MDI) Control register is a 32-bit field and is used to read and write bits from the LAN Connect component. This register may be written as a 32-bit entity, two 16-bit entities, or four 8-bit entities. The LAN Controller will only accept the command after the high byte (offset 13h) is written, therefore the high byte must be written last. | Bit | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | These bits are reserved and should be set to 00b. | | | 29 | Interrupt Enable. 0 = Disable. 1 = Enables the LAN Controller to assert an interrupt to indicate the end of an MDI cycle. | | | 28 | Ready. 0 = Expected to be reset by software at the same time the command is written. 1 = Set by the LAN Controller at the end of an MDI transaction. | | | 27:26 | Opcode. These bits define the opcode: 00 = Reserved 01 = MDI write 10 = MDI read 11 = Reserved | | | 25:21 | LAN Connect Address. This field of bits contains the LAN Connect address. | | | 20:16 | LAN Connect Register Address. This field of bits contains the LAN Connect Register Address. | | | 15:0 | <b>Data.</b> In a write command, software places the data bits in this field, and the LAN Controller transfers the data to the external LAN Connect component. During a read command, the LAN Controller reads these bits serially from the LAN Connect, and software reads the data from this location. | | ### 7.2.7 Receive DMA Byte Count Register Offset Address: 14–17h Attribute: RO Default Value: 0000 0000h Size: 32 bits | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------| | 31:0 | <b>Receive DMA Byte Count</b> —RO. Keeps track of how many bytes of receive data have been passed into host memory via DMA. | ### 7.2.8 Early Receive Interrupt Register Offset Address: 18h Attribute: R/W Default Value: 00h Size: 8 bits The Early Receive Interrupt register allows the internal LAN Controller to generate an early interrupt depending on the length of the frame. The LAN Controller will generate an interrupt at the end of the frame regardless of whether or not Early Receive Interrupts are enabled. Note: It is recommended that software NOT utilize this register unless receive interrupt latency is a critical performance issue in that particular software environment. Using this feature may reduce receive interrupt latency, but will also result in the generation of more interrupts, which can degrade system efficiency and performance in some environments. | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Early Receive Count</b> —R/W. When some non-zero value $\mathbf{x}$ is programmed into this register, the LAN Controller will set the ER bit in the SCB Status Word Register and assert INTA# when the byte count indicates that there are $\mathbf{x}$ quad-words remaining to be received in the current frame (based on the Type/Length field of the received frame). No Early Receive interrupt will be generated if a value of 00h (the default value) is programmed into this register. | ### **Flow Control Register** 7.2.9 Offset Address: Default Value: Attribute: Size: RO, R/W (special) 16 bits 19-1Ah | Bit | | | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--| | 15:13 | Reserved. | | | | | 12 | FC Paused Low—RO. 0 = Cleared when the FC timer reaches zero, or a Pause frame is received. 1 = Set when the LAN Controller receives a Pause Low command with a value greater than zero. | | | | | 11 | FC Paused—RO. 0 = Cleared when the FC timer reaches zero. 1 = Set when the LAN Controller receives a Pause command regardless of its cause (FIFO reaching Flow Control Threshold, fetching a Receive Frame Descriptor with its flow control pause bit set, or software writing a '1' to the Xoff bit). | | | | | 10 | FC Full—RO. 0 = Cleared when the FC timer reaches zero. 1 = Set when the LAN Controller sends a Pause command with a value greater than zero. | | | | | 9 | <ul> <li>Xoff—R/W (special). This bit should only be used if the LAN Controller is configured to operate with IEEE frame-based flow control.</li> <li>0 = This bit can only be cleared by writing a '1' to the Xon bit (bit 8 in this register).</li> <li>1 = Writing a '1' to this bit forces the Xoff request to '1' and causes the LAN Controller to behave as if the FIFO extender is full. This bit will also be set to '1' when an Xoff request due to an "RFD Xoff" bit.</li> </ul> | | | | | 8 | Xon—WO. This bit should only be used if the LAN Controller is configured to operate with IEEE frame-based flow control. 0 = This bit always returns '0' on reads. 1 = Writing a '1' to this bit resets the Xoff request to the LAN Controller, clearing bit 9 in this register. | | | | | 7:3 | Reserved. | | | | | 2:0 | Flow Control Threshold—R/W. The LAN Controller can generate a Flow Control Pause frame when its Receive FIFO is almost full. The value programmed into this field determines the number bytes still available in the Receive FIFO when the Pause frame is generated. Free Bytes Bits 2:0 in Receive FIFO Comment 000 0.50 KB Fast system (recommended default) 001 1.00 KB 010 1.25 KB 011 1.50 KB 100 1.75 KB 101 2.00 KB 110 2.25 KB 111 2.50 KB Slow system | | | | ### 7.2.10 Power Management Driver (PMDR) Register Offset Address: 1Bh Attribute: R/WC Default Value: 00h Size: 8 bits The ICH3's internal LAN Controller provides an indication in the PMDR that a wake-up event has occurred. | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Link Status Change Indication—R/WC. | | 7 | 0 = Software clears this bit by writing a '1' to the bit location. 1 = The link status change bit is set following a change in link status. | | | Magic Packet*—R/WC. | | 6 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = This bit is set when a Magic Packet is received regardless of the Magic Packet wake-up disable bit in the configuration command and the PME Enable bit in the power management control/status register.</li> </ul> | | | Interesting Packet—R/WC. | | 5 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = This bit is set when an "interesting" packet is received. Interesting packets are defined by the LAN Controller packet filters.</li> </ul> | | 4:1 | Reserved. | | | <b>PME Status</b> —R/WC. This bit is a reflection of the PME status bit in the Power Management Control/Status Register (PMCSR). | | 0 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location. This also clears the PME status bit in the PMCSR and de-asserts the PME signal.</li> <li>1 = Set upon a wake-up event, independent of the PME enable bit.</li> </ul> | ## 7.2.11 General Control Register Offset Address: 1Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:4 | Reserved. These bits should be set to 0000b. | | | 3 | LAN Connect Software Reset—R/W. 0 = Cleared by software to begin normal LAN Connect operating mode. Software must not attempt to access the LAN Connect interface for at least 1 ms after clearing this bit. 1 = Software can set this bit to force a reset condition on the LAN Connect interface. | | | 2 | Reserved. This bit should be set to 0. | | | 1 | Deep Power-Down on Link Down Enable. 0 = Disable. 1 = The ICH3's internal LAN Controller may enter a deep power-down state (sub-3 mA) in the D2 and D3 power states while the link is down. In this state, the LAN Controller does not keep link integrity. This state is not supported for point-to-point connection of two end stations. | | | 0 | Reserved. | | ### 7.2.12 General Status Register Offset Address: 1Dh Attribute: RO Default Value: h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | Duplex Mode. This bit indicates the wire duplex mode. 0 = Half duplex 1 = Full duplex | | 1 | Speed. This bit indicates the wire speed: 0 = 10 Mbps 1 = 100 Mbps | | 0 | Link Status Indication. This bit indicates the status of the link: 0 = Invalid 1 = Valid | ### 7.2.13 Statistical Counters The ICH3's integrated LAN Controller provides information for network management statistics by providing on-chip statistical counters that count a variety of events associated with both transmit and receive. The counters are updated by the LAN Controller when it completes the processing of a frame (that is, when it has completed transmitting a frame on the link or when it has completed receiving a frame). The Statistical Counters are reported to the software on demand by issuing the Dump Statistical Counters command or Dump and Reset Statistical Counters command in the SCB Command Unit Command (CUC) field. **Table 7-6. Statistical Counters** | ID | Counter | Description | |----|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Transmit Good Frames | This counter contains the number of frames that were transmitted properly on the link. It is updated only after the actual transmission on the link is completed, not when the frame was read from memory as is done for the Transmit Command Block status. | | 4 | Transmit Maximum Collisions (MAXCOL) Errors | This counter contains the number of frames that were not transmitted because they encountered the configured maximum number of collisions. | | 8 | Transmit Late Collisions (LATECOL) Errors | This counter contains the number of frames that were not transmitted since they encountered a collision later than the configured slot time. | | 12 | Transmit Underrun Errors | A transmit underrun occurs because the processor system bus cannot keep up with the transmission. This counter contains the number of frames that were either not transmitted or retransmitted due to a transmit DMA underrun. If the LAN Controller is configured to retransmit on underrun, this counter may be updated multiple times for a single frame. | | 16 | Transmit Lost Carrier Sense (CRS) | This counter contains the number of frames that were transmitted by the LAN Controller despite the fact that it detected the de-assertion of CRS during the transmission. | | 20 | Transmit Deferred | This counter contains the number of frames that were deferred before transmission due to activity on the link. | | 24 | Transmit Single Collisions | This counter contains the number of transmitted frames that encountered one collision. | **Table 7-6. Statistical Counters (Continued)** | ID | Counter | Description | |----|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | Transmit Multiple Collisions | This counter contains the number of transmitted frames that encountered more than one collision. | | 32 | Transmit Total Collisions | This counter contains the total number of collisions that were encountered while attempting to transmit. This count includes late collisions and frames that encountered MAXCOL. | | 36 | Receive Good Frames | This counter contains the number of frames that were received properly from the link. It is updated only after the actual reception from the link is completed and all the data bytes are stored in memory. | | 40 | Receive CRC Errors | This counter contains the number of aligned frames discarded because of a CRC error. This counter is updated, if needed, regardless of the Receive Unit state. The Receive CRC Errors counter is mutually exclusive of the Receive Alignment Errors and Receive Short Frame Errors counters. | | 44 | Receive Alignment Errors | This counter contains the number of frames that are both misaligned (for example, CRS de-asserts on a non-octal boundary) and contain a CRC error. The counter is updated, if needed, regardless of the Receive Unit state. The Receive Alignment Errors counter is mutually exclusive of the Receive CRC Errors and Receive Short Frame Errors counters. | | 48 | Receive Resource Errors | This counter contains the number of good frames discarded due to unavailability of resources. Frames intended for a host whose Receive Unit is in the No Resources state fall into this category. If the LAN Controller is configured to Save Bad Frames and the status of the received frame indicates that it is a bad frame, the Receive Resource Errors counter is not updated. | | 52 | Receive Overrun Errors | This counter contains the number of frames known to be lost because the local system bus was not available. If the traffic problem persists for more than one frame, the frames that follow the first are also lost; however, because there is no lost frame indicator, they are not counted. | | 56 | Receive Collision Detect (CDT) | This counter contains the number of frames that encountered collisions during frame reception. | | 60 | Receive Short Frame Errors | This counter contains the number of received frames that are shorter than the minimum frame length. The Receive Short Frame Errors counter is mutually exclusive to the Receive Alignment Errors and Receive CRC Errors counters. A short frame will always increment only the Receive Short Frame Errors counter. | | 64 | Flow Control Transmit Pause | This counter contains the number of Flow Control frames transmitted by the LAN Controller. This count includes both the Xoff frames transmitted and Xon (PAUSE(0)) frames transmitted. | | 68 | Flow Control Receive Pause | This counter contains the number of Flow Control frames received by the LAN Controller. This count includes both the Xoff frames received and Xon (PAUSE(0)) frames received. | | 72 | Flow Control Receive<br>Unsupported | This counter contains the number of MAC Control frames received by the LAN Controller that are not Flow Control Pause frames. These frames are valid MAC control frames that have the predefined MAC control Type value and a valid address but has an unsupported opcode. | | 76 | Receive TCO Frames | This counter contains the number of TCO packets received by the LAN Controller. | | 78 | Transmit TCO Frames | This counter contains the number of TCO packets transmitted. | The Statistical Counters are initially set to zero by the ICH3's integrated LAN Controller after reset. They cannot be preset to anything other than zero. The LAN Controller increments the counters by internally reading them, incrementing them and writing them back. This process is invisible to the processor and PCI bus. In addition, the counters adhere to the following rules: - The counters are wrap-around counters. After reaching FFFFFFH the counters wrap around to 0. - The LAN Controller updates the required counters for each frame. It is possible for more than one counter to be updated as multiple errors can occur in a single frame. - The counters are 32 bits wide and their behavior is fully compatible with the IEEE 802.1 standard. The LAN Controller supports all mandatory and recommend statistics functions through the status of the receive header and directly through these Statistical Counters. The processor can access the counters by issuing a Dump Statistical Counters SCB command. This provides a "snapshot", in main memory, of the internal LAN Controller statistical counters. The LAN Controller supports 21 counters. The dump could consist of the either 16, 19, or all 21 counters, depending on the status of the Extended Statistics Counters and TCO Statistics configuration bits in the Configuration command. This page is intentionally left blank. # Hub Interface to PCI Bridge Registers (D30:F0) 8 The hub interface to PCI Bridge resides in PCI Device 30, Function 0 on bus #0. This portion of the ICH3 implements the buffering and control logic between PCI and the hub interface. The arbitration for the PCI bus is handled by this PCI device. The PCI decoder in this device must decode the ranges for the hub interface. All register contents will be lost when core well power is removed. ### 8.1 PCI Configuration Registers (D30:F0) **Note:** Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 8-1. PCI Configuration Map (HUB-PCI—D30:F0) | Offset | Mnemonic | Register Name/Function | Default | Туре | |--------|---------------|--------------------------------|----------|------| | 00–01h | VID | Vendor ID | 8086h | RO | | 02–03h | DID | Device ID | 2448h | RO | | 04–05h | CMD | PCI Device Command Register | 0001h | R/W | | 06–07h | PD_STS | PCI Device Status Register | 0080h | R/W | | 08h | REVID | Revision ID | See Note | RO | | 0Ah | SCC | Sub Class Code | 04h | RO | | 0Bh | BCC | Base Class Code | 06h | RO | | 0Dh | PMLT | Primary Master Latency Timer | 00h | RO | | 0Eh | HEADTYP | Header Type | 01h | RO | | 18h | PBUS_NUM | Primary Bus Number | 00h | RO | | 19h | SBUS_NUM | Secondary Bus Number | 00h | R/W | | 1Ah | SUB_BUS_NUM | Subordinate Bus Number | 00h | R/W | | 1Bh | SMLT | Secondary Master Latency Timer | 00h | R/W | | 1Ch | IOBASE | I/O Base Register | F0h | R/W | | 1Dh | IOLIM | I/O Limit Register | 00h | R/W | | 1E-1Fh | SECSTS | Secondary Status Register | 0280h | R/W | | 20–21h | MEMBASE | Memory Base | FFF0h | R/W | | 22–23h | MEMLIM | Memory Limit | 0000h | R/W | | 24–25h | PREF_MEM_BASE | Prefetchable Memory Base | 0000h | RO | | 26–27h | PREF_MEM_MLT | Prefetchable Memory Limit | 0000h | RO | | 30–31h | IOBASE_HI | I/O Base Upper 16 Bits | 0000h | RO | | 32–33h | IOLIMIT_HI | I/O Limit Upper 16 Bits | 0000h | RO | | 3Ch | INT_LINE | Interrupt Line | 00h | RO | | 3E-3Fh | BRIDGE_CNT | Bridge Control | 0000h | R/W | Table 8-1. PCI Configuration Map (HUB-PCI—D30:F0) (Continued) | Offset | Mnemonic | Register Name/Function | Default | Туре | |--------|--------------|--------------------------------------|---------|------| | 40h | BRIDGE_CNT2 | Bridge Control 2 | 00 | R/W | | 44–45h | DEVICE_HIDE | Secondary PCI Device Hiding Register | 00 | R/W | | 50–51h | CNF | ICH3 Configuration Register | 1400h | R/W | | 70h | MTT | Multi-Transaction Timer | 20h | R/W | | 82h | PCI_MAST_STS | PCI Master Status | 00h | R/W | | 90h | ERR_CMD | Error Command Register | 00h | R/W | | 92h | ERR_STS | Error Status Register | 00h | R/W | NOTE: Refer to the Specification Update for the Revision ID. ### 8.1.1 VID—Vendor ID Register (HUB-PCI—D30:F0) Offset Address: 00–01h Attribute: RO Default Value: 8086h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------| | 15:0 | <b>Vendor Identification Number</b> —RO. This is a 16-bit value assigned to Intel. Intel VID = 8086h. | ### 8.1.2 DID—Device ID Register (HUB-PCI—D30:F0) Offset Address: 02–03h Attribute: RO Default Value: 2448h Size: 16 bits | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | <b>Device Identification Number</b> —RO. This is a 16 bit value assigned to the ICH3 hub interface to PCI bridge (i.e., Device #2). DID = 2448h. | ## 8.1.3 CMD—Command Register (HUB-PCI—D30:F0) Offset Address: 04–05h Attribute: R/W Default Value: 0001h Size: 16 bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Hardwired to '0'. The ICH3 does not support this capability. | | | SERR# Enable (SERR_EN)—R/W. | | 8 | <ul> <li>0 = Disable</li> <li>1 = Enable the ICH3 to generate an NMI (or SMI# if NMI routed to SMI#) when the D30:F0 SSE bit (offset 06h, bit 14) is set.</li> </ul> | | 7 | Wait Cycle Control—RO. Hardwired to '0'. | | | Parity Error Response—R/W. | | 6 | <ul> <li>0 = The ICH3 will ignore parity errors on the hub interface.</li> <li>1 = The ICH3 is allowed to report parity errors detected on the hub interface.</li> </ul> | | 5 | VGA Palette Snoop—RO. Hardwired to '0'. | | 4 | Memory Write and Invalidate Enable (MWE)—RO. Hardwired to '0'. | | 3 | Special Cycle Enable (SCE)—RO. Hardwired to '0' by P2P Bridge spec. | | | Bus Master Enable (BME)—R/W. | | 2 | <ul> <li>0 = Disable</li> <li>1 = Allows the Hub interface-to-PCI bridge to accept cycles from PCI to run on the hub interface.</li> <li>Note: This bit does not affect the CF8h and CFCh I/O accesses.</li> </ul> | | | <b>NOTE:</b> Cycles that generated from the ICH3's Device 31 functionality are not blocked by clearing this bit. (PC/PCI Cascade Mode cycles may be blocked). | | 1 | <b>Memory Space Enable (MSE)</b> —R/W. The ICH3 provides this bit as read/writable for software only. However, the ICH3 ignores the programming of this bit, and runs hub interface memory cycles to PCI. | | 0 | I/O Space Enable (IOE)—R/W. The ICH3 provides this bit as read/writable for software only. However, the ICH3 ignores the programming of this bit and runs hub interface I/O cycles to PCI that are not intended for USB, IDE, or AC '97. | # 8.1.4 PD\_STS—Primary Device Status Register (HUB-PCI—D30:F0) Offset Address: 06–07h Attribute: R/WC Default Value: 0080h Size: 16 bits For the writable bits in this register, writing a '1' will clear the bit. Writing a '0' to the bit will have no effect. | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Detected Parity Error (DPE)—R/WC. | | 15 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = Indicates that the ICH3 detected a parity error on the hub interface. This bit gets set even if the Parity Error Response bit (offset 04, bit 6) is not set.</li> </ul> | | | Signaled System Error (SSE)—R/WC. | | 14 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = An address, or command parity error, or special cycles data parity error has been detected on the PCI bus, and the Parity Error Response bit (D30:F0, Offset 04h, bit 6) is set. If this bit is set because of parity error and the D30:F0 SERR_EN bit (Offset 04h, bit 8) is also set, the ICH3 will generate an NMI (or SMI# if NMI routed to SMI#).</li> </ul> | | | Received Master Abort (RMA)—R/WC. | | 13 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = ICH3 received a master abort from the hub interface device.</li> </ul> | | | Received Target Abort (RTA)—R/WC. | | 12 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = ICH3 received a target abort from the hub interface device. The TCO logic can cause an SMI#, NMI, or interrupt based on this bit getting set.</li> </ul> | | | Signaled Target Abort (STA)—R/WC. | | 11 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = ICH3 signals a target abort condition on the hub interface.</li> </ul> | | 10:9 | DEVSEL# Timing Status—RO. | | 10.9 | 00h = Fast timing. This register applies to the hub interface; therefore, this field does not matter. | | | Master Data Parity Error Detected (MDPD)—R/WC. Since this register applies to the hub interface, the ICH3 must interpret this bit differently than it is in the PCI spec. | | 8 | <ul> <li>0 = Software clears this bit by writing a '1' to the bit location.</li> <li>1 = ICH3 detects a parity error on the hub interface and the Parity Error Response bit in the Command Register (offset 04h, bit 6) is set.</li> </ul> | | 7 | Fast Back to Back—RO. Hardwired to '1'. | | 6 | User Definable Features (UDF)—RO. Hardwired to '0'. | | 5 | 66 MHz Capable—RO. Hardwired to '0'. | | 4:0 | Reserved. | ### 8.1.5 REVID—Revision ID Register (HUB-PCI—D30:F0) Offset Address: 08h Attribute: RO Default Value: See Note Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Revision Identification Number</b> —RO. 8-bit value that indicates the revision number for the ICH3 hub interface to PCI bridge. | NOTE: Refer to the Specification Update for the Revision ID. ### 8.1.6 SCC—Sub Class Code Register (HUB-PCI—D30:F0) Offset Address: 0Ah Attribute: RO Default Value: 04h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Sub Class Code</b> —RO. 8-bit value that indicates the category of bridge for the ICH3 hub interface to PCI bridge. The code is 04h indicating a PCI-to-PCI bridge. | ### 8.1.7 BCC—Base-Class Code Register (HUB-PCI—D30:F0) Offset Address: 0Bh Attribute: RO Default Value: 06h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Base Class Code</b> —RO. 8-bit value that indicates the type of device for the ICH3 hub interface to PCI bridge. The code is 06h indicating a bridge device. | # 8.1.8 PMLT—Primary Master Latency Timer Register (HUB-PCI—D30:F0) Offset Address: 0Dh Attribute: RO Default Value: 00h Size: 8 bits This register does not apply to hub interface. | Bit | Description | |-----|----------------------------------------| | 7:3 | Master Latency Count. Not implemented. | | 2:0 | Reserved. | ### 8.1.9 HEADTYP—Header Type Register (HUB-PCI—D30:F0) Offset Address: 0Eh Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------| | 7 | Multi-Function Device—RO. This bit is '0' to indicate a single function device. | | 6:0 | Header Type—RO. 8-bit field identifies the header layout of the configuration space, which is a PCI-to-PCI bridge in this case. | ## 8.1.10 PBUS\_NUM—Primary Bus Number Register (HUB-PCI—D30:F0) Offset Address: 18h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Primary Bus Number</b> —RO. This field indicates the bus number of the hub interface and is hardwired to 00h. | ## 8.1.11 SBUS\_NUM—Secondary Bus Number Register (HUB-PCI—D30:F0) Offset Address: 19h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Secondary Bus Number—R/W. This field indicates the bus number of PCI. | | 7:0 | <b>NOTE:</b> When this number is equal to the primary bus number (i.e., bus #0), the ICH3 will run hub interface configuration cycles to this bus number as Type 1 configuration cycles on PCI. | ## 8.1.12 SUB\_BUS\_NUM—Subordinate Bus Number Register (HUB-PCI—D30:F0) Offset Address: 1A Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Subordinate Bus Number</b> —R/W. This field specifies the highest PCI bus number below the hub interface to PCI bridge. If a Type 1 configuration cycle from the hub interface does not fall in the Secondary-to-Subordinate Bus ranges of Device 30, the ICH3 will indicate a master abort back to the hub interface. | # 8.1.13 SMLT—Secondary Master Latency Timer Register (HUB-PCI—D30:F0) Offset Address: 1Bh Attribute: R/W Default Value: 00h Size: 8 bits This Master Latency Timer (MLT) controls the amount of time that the ICH3 will continue to burst data as a master on the PCI bus. When the ICH3 starts the cycle after being granted the bus, the counter is loaded and starts counting down from the assertion of FRAME#. If the internal grant to this device is removed, then the expiration of the MLT counter will result in the de-assertion of FRAME#. If the internal grant has not been removed, then the ICH3 can continue to own the bus. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | <b>Master Latency Count</b> —R/W. 5-bit value that indicates the number of PCI clocks, in 8-clock increments, that the ICH3 will remain as master of the bus. | | 2:0 | Reserved. | ### 8.1.14 IOBASE—I/O Base Register (HUB-PCI—D30:F0) Offset Address: 1Ch Attribute: R/W Default Value: F0h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | I/O Address Base bits [15:12]—R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to 000h. | | 3:0 | <b>I/O Addressing Capability</b> —RO. This is hardwired to 0h, indicating that the hub interface to PCI bridge does not support 32-bit I/O addressing. This means that the I/O Base & Limit Upper Address registers must be read only. | ### 8.1.15 IOLIM—I/O Limit Register (HUB-PCI—D30:F0) Offset Address: 1Dh Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | I/O Address Limit bits [15:12]—R/W. I/O Base bits corresponding to address lines 15:12 for 4-KB alignment. Bits 11:0 are assumed to be padded to FFFh. | | 3:0 | I/O Addressing Capability—RO. This is hardwired to 0h, indicating that the hub interface-to-PCI bridge does not support 32-bit I/O addressing. This means that the I/O Base & Limit Upper Address registers must be read only. | ### 8.1.16 SECSTS—Secondary Status Register (HUB-PCI—D30:F0) Offset Address: 1E–1Fh Attribute: R/W Default Value: 0280h Size: 16 bits For the writable bits in this register, writing a '1' will clear the bit. Writing a '0' to the bit will have no effect. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE)—R/WC. 0 = This bit is cleared by software writing a 1. 1 = ICH3 detected a parity error on the PCI bus. | | 14 | Received System Error (SSE)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = SERR# assertion is received on PCI. | | 13 | Received Master Abort (RMA)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = Hub interface to PCI cycle is master-aborted on PCI. | | 12 | Received Target Abort (RTA)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = Hub interface to PCI cycle is target-aborted on PCI. For "completion required" cycles from the hub interface, this event should also set the Signaled Target Abort in the primary status register in this device, and the ICH3 must send the "target abort" status back to the hub interface. | | 11 | Signaled Target Abort (STA)—RO. The ICH3 does not generate target aborts. | | 10:9 | DEVSEL# Timing Status—RO. 01h = Medium timing. | | 8 | Master Data Parity Error Detected (MDPD)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = The ICH3 sets this bit when all of the following three conditions are met: - The parity error response enable bit in the bridge control register (bit 0, offset 3Eh) is set - USB, AC '97 or IDE is a Master - PERR# asserts during a write cycle <i>OR</i> a parity error is detected internally during a read cycle | | 7 | Fast Back to Back—RO. Hardwired to '1' to indicate that the PCI to hub interface target logic is capable of receiving fast back-to-back cycles. | | 6 | User Definable Features (UDF)—RO. Hardwired to '0'. | | 5 | 66 MHz Capable—RO. Hardwired to '0'. | | 4:0 | Reserved. | ### 8.1.17 MEMBASE—Memory Base Register (HUB-PCI—D30:F0) Offset Address: 20–21h Attribute: R/W Default Value: FFF0h Size: 16 bits This register defines the base of the hub interface to PCI non-prefetchable memory range. Since the ICH3 will forward all hub interface memory accesses to PCI, the ICH3 will only use this information for determining when not to accept cycles as a target. This register must be initialized by the configuration software. For the purpose of address decode, address bits A[19:0] are assumed to be 0. Thus, the bottom of the defined memory address range will be aligned to a 1-MB boundary. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------| | 15:4 | <b>Memory Address Base</b> —R/W. Defines the base of the memory range for PCI. These 12 bits correspond to address bits 31:20. | | 3:0 | Reserved. | ### 8.1.18 MEMLIM—Memory Limit Register (HUB-PCI—D30:F0) Offset Address: 22–23h Attribute: R/W Default Value: 0000h Size: 16 bits This register defines the upper limit of the hub interface to PCI non-prefetchable memory range. Since the ICH3 will forward all hub interface memory accesses to PCI, the ICH3 will only use this information for determining when not to accept cycles as a target. This register must be initialized by the configuration software. For the purpose of address decode, address bits A[19:0] are assumed to be FFFFFh. Thus, the top of the defined memory address range will be aligned to a 1-MB boundary. | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------| | 15:4 | <b>Memory Address Limit</b> —R/W. Defines the top of the memory range for PCI. These 12 bits correspond to address bits 31:20. | | 3:0 | Reserved. | ## 8.1.19 PREF\_MEM\_BASE—Prefetchable Memory Base Register (HUB-PCI—D30:F0) Offset Address: 24h–25h Attribute: R/W Default Value: 0000FFF0h Size: 16-bit | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | <b>Prefetchable Memory Address Base</b> —R/W. Defines the base address of the prefetchable memory address range for PCI. These 12 bits correspond to address bits 31:20. | | 3:0 | Reserved. RO. | ## 8.1.20 PREF\_MEM\_MLT—Prefetchable Memory Limit Register (HUB-PCI—D30:F0) Offset Address: 26h–27h Attribute: R/W Default Value: 00000000h Size: 16-bit | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | <b>Prefetchable Memory Address Limit</b> —RW. Defines the limit address of the prefetchable memory address range for PCI. These 12 bits correspond to address bits 31:20. | | 3:0 | Reserved. RO | ## 8.1.21 IOBASE\_HI—I/O Base Upper 16 Bits Register (HUB-PCI—D30:F0) Offset Address: 30–31h Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------| | 15:0 | I/O Address Base Upper 16 bits [31:16]—RO. Not supported; hardwired to 0. | ## 8.1.22 IOLIM\_HI—I/O Limit Upper 16 Bits Register (HUB-PCI—D30:F0) Offset Address: 32–33h Attribute: RO Default Value: 0000h Size: 16 bits | Bit | Description | |------|----------------------------------------------------------------------------| | 15:0 | I/O Address Limit Upper 16 bits [31:16]—RO. Not supported; hardwired to 0. | ## 8.1.23 INT\_LINE—Interrupt Line Register (HUB-PCI—D30:F0) Offset Address: 3Ch Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line Routing—RO. Hardwired to 00h. The bridge does not generate interrupts, and interrupts from downstream devices are routed around the bridge. | ## 8.1.24 BRIDGE\_CNT—Bridge Control Register (HUB-PCI—D30:F0) Offset Address: 3E–3Fh Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved. | | 7 | Fast Back to Back Enable—RO. Hardwired to '0'. The PCI logic will not generate fast back-to-back cycles on the PCI bus. | | 6 | Secondary Bus Reset—RO. hardwired to '0'. The ICH3 does not follow the P2P bridge reset scheme; Software-controlled resets are implemented in the PCI-LPC device. | | | <b>Master Abort Mode</b> —R/W. This bit controls the behavior of the ICH3 when a master abort occurs on a transaction that crosses the hub interface-PCI bridge in either direction. The default is 0. | | | When set to 0, the ICH3 behaves in the following manner: | | | <ul> <li>Hub Interface Completion-Required requests to PCI: When these master abort on PCI, the<br/>ICH3 returns a master abort status. For reads, FFFFh is returned for each DWord.</li> </ul> | | | <ul> <li>Hub Interface Posted Writes to PCI: When these master abort on PCI, the ICH3 discards the<br/>data.</li> </ul> | | | PCI Reads to Hub Interface: When these master abort on Hub Interface, the ICH3 returns the data provided with the Hub Interface master abort packet to the PCI requestor. | | 5 | PCI writes to Hub Interface: The ICH3 has no idea when these "master-abort." | | | When set to 1, the ICH3 treats the master abort as an error: | | | <ul> <li>Hub Interface Completion-Required requests to PCI: When these master abort on PCI, the<br/>ICH3 returns a target abort status. For reads, FFFFh is returned for each DWord.</li> </ul> | | | <ul> <li>Hub Interface Posted Writes to PCI: When these master abort on PCI, the ICH3 discards the data and sets the Primary Signaled SERR# bit (if the corresponding SERR_EN bit is set).</li> </ul> | | | <ul> <li>PCI Reads to Hub Interface: When these master abort on Hub Interface, the ICH3 terminates the cycle with a target abort and flushes the remainder of the prefetched data.</li> </ul> | | | PCI writes to Hub Interface: the ICH3 has no idea when these "master-abort." | | 4 | VGA 16-Bit Decode. This bit does not have any functionality relative to address decodes because the ICH3 will forward the cycles to PCI, independent of the decode. Writes of 1 have no impact other than to force the bit to 1. Writes of 0 have no impact other than to force the bit to 0. Reads to this bit will return the previously written value (or 0 if no writes since reset). | | | VGA Enable—R/W. | | 3 | <ul> <li>0 = No VGA device on PCI.</li> <li>1 = Indicates that the VGA device is on PCI. Therefore, the PCI to hub interface decoder will not accept memory cycles in the range A0000h–BFFFFh. Note that the ICH3 will never take I/O cycles in the VGA range from PCI.</li> </ul> | | 2 | ISA Enable—R/W. The ICH3 ignores this bit. However, this bit is read/write for software compatibility. Since the ICH3 forwards all I/O cycles that are not in the USB, AC '97, or IDE ranges to PCI, this bit would have no effect. | | | SERR# Enable—R/W. | | 1 | 0 = Disable 1 = If this bit is set AND bit 8 in CMD register (D30:F0 Offset 04h) is also set, the ICH3 will set the SSE bit in PD_STS register (D30:F0, offset 06h, bit 14) AND also generate an NMI (or SMI# if NMI routed to SMI) when the SERR# signal is asserted. | | | Parity Error Response Enable—R/W. | | 0 | 0 = Disable<br>1 = Enable the hub interface to PCI bridge for parity error detection and reporting on the PCI bus.0 = | ## 8.1.25 BRIDGE\_CNT2—Bridge Control Register 2 (HUB-PCI—D30:F0) Offset Address: 40h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved. | | 0 | PCI_DAC_EN—R/W. Allows ICH3 to recognize external PCI masters performing DAC on PCI. 0 = Disable 1 = Enable | ## 8.1.26 DEVICE\_HIDE—Secondary PCI Device Hiding Register (HUB-PCI—D30:F0) Offset Address: 44–45h Attribute: R/W Default Value: 00h Size: 16 bits Power Well: 00h This register allows software to "hide" PCI devices (0 through 5) in terms of configuration space. Specifically, when PCI devices (0–5) are hidden, the configuration space is not accessible because the PCI IDSEL pin does not assert. The ICH3 supports the hiding of 6 external devices (0 through 5), which matches the number of PCI request/grant pairs, and the ability to hide the integrated LAN device by masking out the configuration space decode of LAN controller. Writing a '1' to this bit will not restrict the configuration cycle to the PCI bus. This differs from bits 0 through 5 in which the configuration cycle is restricted. Hiding a PCI device can be useful for debugging, bug work-arounds, and system management support. Devices should only be hidden during initialization before any configuration cycles are run. This guarantees that the device is not in a semi-enable state. | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | Reserved. | | 8 | <b>HIDE_DEV8.</b> Same as bit 0 of this register, except for device 8 (AD[24]), which is hardwired to the integrated LAN device. This bit will not change the way the configuration cycle appears on PCI bus | | 7:6 | Reserved. | | 5 | HIDE_DEV5. Same as bit 0 of this register, except for device 5 (AD[21]). | | 4 | HIDE_DEV4. Same as bit 0 of this register, except for device 4 (AD[20]). | | 3 | HIDE_DEV3. Same as bit 0 of this register, except for device 3 (AD[19]). | | 2 | HIDE_DEV2. Same as bit 0 of this register, except for device 2 (AD[18]). | | 1 | HIDE_DEV1. Same as bit 0 of this register, except for device 1 (AD[17]). | | 0 | HIDE_DEV0. 0 = The PCI configuration cycles for this slot are not affected. 1 = Device 0 hidden on the PCI bus. This is done by masking the IDSEL (keeping it low) for configuration cycles to that device. Since the device does not see its IDSEL go active, it does not respond to PCI configuration cycles and the processor thinks the device is not present. AD[16] is used as IDSEL for device 0. | ### 8.1.27 CNF—ICH3 Configuration Register (HUB-PCI—D30:F0) Offset Address: 50–51h Attribute: R/W Default Value: 1400h Size: 16 bits | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | HP_PCI_EN—R/W. High Priority PCI Enable. 0 = All PCI REQ#/GNT pairs have the same arbitration priority. 1 = Enables a mode where the REQ[0]#/GNT[0]# signal pair has a higher arbitration priority. | | 8 | Hole Enable (15 MB–16 MB)—R/W. 0 = Disable 1 = Enables the 15-MB to 16-MB hole in the DRAM. | | 7:2 | Reserved. | | 1 | 12-Clock Retry Enable—R/W. System BIOS must set this bit for PCI compliance. 0 = If this bit is not set, under the same circumstance, the bus will not be released since all other masters see the lock in use. 1 = When a PCI Master is running a locked memory read or write cycle, while all other bus masters are waiting to run locked cycles, this bit, when set allows the ICH3 to retry the cycle after 12 PCI clocks. | | 0 | Reserved. | ### 8.1.28 MTT—Multi-Transaction Timer Register (HUB-PCI—D30:F0) Offset Address: 70h Attribute: R/W Default Value: 20h Size: 8 bits MTT is an 8-bit register that controls the amount of time that the ICH3's arbiter allows a PCI initiator to perform multiple back-to-back transactions on the PCI bus. The ICH3's MTT mechanism is used to guarantee a fair share of the Primary PCI bandwidth to an initiator that performs multiple back-to-back transactions to fragmented memory ranges (and as a consequence it can not use long burst transfers). The number of clocks programmed in the MTT represents the guaranteed time slice (measured in PCI clocks) allotted to the current agent, after which the arbiter will grant another agent that is requesting the bus. The MTT value must be programmed with 8 clock granularity in the same manner as MLT. For example, if the MTT is programmed to 18h, then the selected value corresponds to the time period of 24 PCI clocks. The default value of MTT is 20h (32 PCI clocks). Note: Programming the MTT to a value of 00h disables this function, which could cause starvation problems for some PCI master devices. Programming of the MTT to anything less than 16 clocks will not allow the Grant-to-FRAME# latency to be 16 clocks. The MTT timer will timeout before the Grant-to-FRAME# trigger causing a re-arbitration. | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | <b>Multi-Transaction Timer Count Value</b> —R/W. This field specifies the amount of time that grant will remain asserted to a master continuously asserting its request for multiple transfers. This field specifies the count in an 8-clock (PCI clock) granularity. | | 2:0 | Reserved. | ## 8.1.29 PCI\_MAST\_STS—PCI Master Status Register (HUB-PCI—D30:F0) Offset Address: 82h Attribute: R/WC Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Internal PCI Master Request Status (INT_MREQ_STS)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = The ICH3's internal DMA controller or LPC has requested use of the PCI bus. | | 6 | Internal LAN Master Request Status (LAN_MREQ_STS)—R/WC. 0 = Software clears this bit by writing a '1' to the bit position. 1 = The ICH3's internal LAN controller has requested use of the PCI bus. | | 5:0 | PCI Master Request Status (PCI_MREQ_STS)—R/WC. Allows software to see if a particular bus master has requested use of the PCI bus. For example, bit 0 will be set if ICH3 has detected REQ[0]# asserted and bit 5 will be set if ICH3 detected REQ[5]# asserted. 0 = Software clears these bits by writing a '1' to the bit position. 1 = The associated PCI master has requested use of the PCI bus. | ### 8.1.30 ERR\_CMD—Error Command Register (HUB-PCI—D30:F0) Offset Address: 90h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core This register configures the ICH3's Device 30 responses to various system errors. The actual assertion of the internal SERR# (routed to cause NMI# or SMI#) is enabled via the PCI Command register. | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | SERR# enable on receiving target abort (SERR_RTA_EN)—R/W. 0 = Disable 1 = Enable. When SERR_EN is set, the ICH3 will report SERR# when SERR_RTA is set. | | 1 | SERR# enable on Delayed Transaction Timeout (SERR_DTT_EN)—R/W. 0 = Disable 1 = Enable. When SERR_EN is set, the ICH3 will report SERR# when SERR_DTT is set. | | 0 | Reserved. | ### 8.1.31 ERR\_STS—Error Status Register (HUB-PCI—D30:F0) Offset Address:92hAttribute:R/WDefault Value:00hSize:8-bitLockable:NoPower Well:Core This register records the cause of system errors in Device 30. The actual assertion of SERR# is enabled via the PCI Command register. | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | SERR# Due to Received Target Abort (SERR_RTA)—R/W. 0 = This bit is cleared by writing a 1. 1 = The ICH3 sets this bit when the ICH3 receives a target abort. If SERR_EN, the ICH3 will also generate an SERR# when SERR_RTA is set. | | 1 | SERR# Due to Delayed Transaction Timeout (SERR_DTT)—R/W. 0 = This bit is cleared by writing a 1 1 = When a PCI master does not return for the data within 1024 clocks of the cycle's completion, the ICH3 clears the delayed transaction, and sets this bit. If both SERR_DTT_EN and SERR_EN are set, then ICH3 will also generate an SERR# when SERR_DTT is set | | 0 | Reserved. | This page intentionally left blank. ### LPC I/F Bridge Registers (D31:F0) 9 The LPC Bridge function of the ICH3 resides in PCI Device 31:Function 0. This function contains many other functional units, such as DMA and Interrupt Controllers, Timers, Power Management, System Management, GPIO, RTC, and LPC Configuration Registers. Registers and functions associated with other functional units (USB 1.1, IDE, etc.) are described in their respective Sections. ### 9.1 PCI Configuration Registers (D31:F0) *Note:* Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 9-1. PCI Configuration Map (LPC I/F—D31:F0) | Offset | Mnemonic | Register Name | Default | Туре | |--------|--------------|-------------------------------------------------|------------|------| | 00–01h | VID | Vendor ID | 8086h | RO | | 02–03h | DID | Device ID | 248Ch | RO | | 04–05h | PCICMD | PCI Command Register | 000Fh | R/W | | 06–07h | PCISTA | PCI Device Status Register | 0280h | R/W | | 08h | RID | Revision ID | See Note 1 | RO | | 09h | PI | Programming Interface | 00h | RO | | 0Ah | SCC | Sub Class Code | 01h | RO | | 0Bh | BCC | Base Class Code | 06h | RO | | 0Eh | HEADT | Header Type | 80h | RO | | 40–43h | PMBASE | ACPI Base Address Register | 0000001h | R/W | | 44h | ACPI_CNTL | ACPI Control | 00h | R/W | | 4E–4Fh | BIOS_CNTL | BIOS Control Register | 0000h | R/W | | 54h | TCO_CNTL | TCO Control | 00h | R/W | | 58–5Bh | GPIO_BASE | GPIO Base Address Register | 0000001h | R/W | | 5Ch | GPIO_CNTL | GPIO Control Register | 00h | R/W | | 60–63h | PIRQ[n]_ROUT | PIRQ[A–D] Routing Control | 80808080h | R/W | | 64h | SIRQ_CNTL | Serial IRQ Control Register | 10h | R/W | | 68–6Bh | PIRQ[n]_ROUT | PIRQ[E–H] Routing Control | 80808080h | R/W | | 88h | D31_ERR_CFG | Device 31 Error Configuration Register | 00h | R/W | | 8Ah | D31_ERR_STS | Device 31 Error Status Register | 00h | R/W | | 90–91h | PCI_DMA_C | PCI DMA Configuration Registers | 0000h | R/W | | A0-CFh | | Power Management Registers<br>See Section 9.8.1 | | | | D0-D3h | GEN_CNTL | General Control | 00000000h | R/W | | D4-D7h | GEN_STA | General Status | 00000F00h | R/W | Table 9-1. PCI Configuration Map (LPC I/F—D31:F0) (Continued) | Offset | Mnemonic | Register Name | Default | Туре | |--------|-------------|---------------------------------|-----------|------| | D8h | RTC_CONF | Real Time Clock Configuration | 00h | R/W | | E0h | COM_DEC | LPC I/F COM Port Decode Ranges | 00h | R/W | | E1h | LPCFDD_DEC | LPC I/F FDD & LPT Decode Ranges | 00h | R/W | | E2h | SND_DEC | LPC I/F Sound Decode Ranges | 00h | R/W | | E3h | FWH_DEC_EN1 | FWH Decode Enable 1 | FFh | R/W | | E4-E5h | GEN1_DEC | LPC I/F General 1 Decode Range | 0000h | R/W | | E6-E7h | LPC_EN | LPC I/F Enables | 00h | R/W | | E8-EBh | FWH_SEL1 | FWH Select 1 | 00112233h | R/W | | EC-EDh | GEN2_DEC | LPC I/F General 2 Decode Range | 0000h | R/W | | EE-EFh | FWH_SEL2 | FWH Select 2 | 5678h | R/W | | F0h | FWH_DEC_EN2 | FWH Decode Enable 2 | 0Fh | R/W | | F2h | FUNC_DIS | Function Disable Register | 00h | R/W | NOTE 1:Refer to the Specification Update for the Revision ID. #### 9.1.1 VID—Vendor ID Register (LPC I/F—D31:F0) Offset Address: 00-01h Attribute: RO Default Value: 8086h Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |------|--------------------------------------------------------------------------------------| | 15:0 | <b>Vendor ID Value.</b> This is a 16 bit value assigned to Intel. Intel VID = 8086h. | ### 9.1.2 DID—Device ID Register (LPC I/F—D31:F0) Offset Address: 02–03h Attribute: RO Default Value: 248Ch Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |------|---------------------------------------------------------------------------------| | 15:0 | <b>Device ID Value.</b> This is a 16 bit value assigned to the ICH3 LPC Bridge. | ### 9.1.3 PCICMD—PCI COMMAND Register (LPC I/F—D31:F0) Offset Address: 04–05h Attribute: R/W Default Value: 000Fh Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Hardwired to 0. | | 8 | SERR# Enable (SERR_EN)—R/W. 0 = Disable. 1 = Enable. Allow SERR# to be generated.0 = | | 7 | Wait Cycle Control (WCC)—RO. Hardwired to 0. | | 6 | Parity Error Response (PER)—R/W. 0 = No action is taken when detecting a parity error 1 = The ICH will take normal action when a parity error is detected | | 5 | VGA Palette Snoop (VPS)—RO. Hardwired to 0. | | 4 | Postable Memory Write Enable (PMWE)—RO. Hardwired to 0. | | 3 | Special Cycle Enable (SCE)—Hardwired to 1. | | 2 | Bus Master Enable (BME)—RO. Hardwired to 1 to indicate that bus mastering can not be disabled for function 0 (DMA/ISA Master). | | 1 | Memory Space Enable (MSE)—RO. Hardwired to 1 to indicate that memory space can not be disabled for Function 0 (LPC I/F). | | 0 | I/O Space Enable (IOE)—RO. Hardwired to 1 to indicate that the I/O space cannot be disabled for function 0 (LPC I/F). | ### 9.1.4 PCISTA—PCI Device Status Register (LPC I/F—D31:F0) Offset Address: 06–07h Attribute: R/WC Default Value: 0280h Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE)— R/W. | | 15 | <ul> <li>0 = This bit is cleared by software writing a 1 to the bit position.</li> <li>1 = PERR# signal goes active. Set even if the PER bit is 0.</li> </ul> | | | Signaled System Error (SSE)—R/W. | | 14 | <ul> <li>0 = This bit is cleared by software writing a 1 to the bit position.</li> <li>1 = Set by the ICH3 if the SERR_EN bit is set and the ICH3 generates an SERR# on function 0. The ERR_STS register can be read to determine the cause of the SERR#. The SERR# can be routed to cause SMI#, NMI, or interrupt.</li> </ul> | | | Master Abort Status (RMA)—R/W. | | 13 | 0 = This bit is cleared by software writing a 1 to the bit position. 1 = ICH3 generated a master abort on PCI due to LPC I/F master or DMA cycles. | | | Received Target Abort (RTA)—R/W. | | 12 | 0 = This bit is cleared by software writing a 1 to the bit position. 1 = ICH3 received a target abort during LPC I/F master or DMA cycles to PCI. | | | Signaled Target Abort (STA)—R/W. | | 11 | This bit is cleared by software writing a 1 to the bit position. 1 = ICH3 generated a target abort condition on PCI cycles claimed by the ICH3 for ICH3 internal registers or for going to LPC I/F. | | 10.0 | DEVSEL# Timing Status (DEV_STS)—RO. | | 10:9 | 01 = Medium Timing. | | | Data Parity Error Detected (DPED)—R/WC. | | | 0 = This bit is cleared by software writing a 1 to the bit position. | | 8 | <ul><li>1 = Set when all three of the following conditions are true:</li><li>- The ICH3 is the initiator of the cycle,</li></ul> | | | <ul> <li>The ICH3 asserted PERR# (for reads) or observed PERR# (for writes), and</li> <li>The PER bit is set.</li> </ul> | | 7 | Fast Back to Back (FB2B)—RO. Always 1. Indicates ICH3 as a target can accept fast back-to-back transactions. | | 6 | User Definable Features (UDF). Hardwired to 0. | | 5 | 66 MHz Capable (66 MHZ_CAP)—RO. Hardwired to 0. | | 4:0 | Reserved. | #### 9.1.5 REVID—Revision ID Register (LPC I/F—D31:F0) Offset Address: 08h Attribute: RO Default Value: See Note Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------| | 7:0 | Revision Identification Number—RO. 8-bit value that indicates the revision number for the LPC bridge. | NOTE: Refer to the Specification Update for the Revision ID. #### 9.1.6 PI—Programming Interface Register (LPC I/F—D31:F0) Offset Address: 09h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------| | 7:0 | Programming Interface Value—RO. | #### 9.1.7 SCC—Sub Class Code Register (LPC I/F—D31:F0) Offset Address: 0Ah Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------| | 7:0 | Sub Class Code. 8-bit value that indicates the category of bridge for the LPC PCI bridge. | ### 9.1.8 BCC—Base Class Code Register (LPC I/F—D31:F0) Offset Address: 0Bh Attribute: RO Default Value: 06h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Base Class Code—RO. 8-bit value that indicates the type of device for the LPC bridge. The code is 06h indicating a bridge device. | #### 9.1.9 HEADTYP—Header Type Register (LPC I/F—D31:F0) Offset Address: 0Eh Attribute: RO Default Value: 80h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------| | 7 | Multi-Function Device—RO. This bit is 1 to indicate a multi-function device. | | 6:0 | Header Type—RO. 8-bit field identifies the header layout of the configuration space. | #### 9.1.10 PMBASE—ACPI Base Address Register (LPC I/F—D31:F0) Offset Address: 40–43h Attribute: R/W Default Value: 00000001h Size: 32-bit Lockable: No Usage: ACPI, Legacy Power Well: Core Sets base address for ACPI I/O registers, GPIO registers and TCO I/O registers. Can be mapped anywhere in the 64 KB I/O space on 128-byte boundaries. | Bit | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:7 | <b>Base Address</b> —R/W. Provides 128 bytes of I/O space for ACPI, GPIO, and TCO logic. This is placed on a 128-byte boundary. | | 6:1 | Reserved. | | 0 | Resource Indicator—RO. Tied to 1 to indicate I/O space. | ### 9.1.11 ACPI\_CNTL—ACPI Control Register (LPC I/F—D31:F0) Offset Address: 44h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI, Legacy Power Well: Core | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | Reserved. | | | 4 | <ul> <li>ACPI Enable (ACPI_EN)—R/W.</li> <li>0 = Disable.</li> <li>1 = Decode of the I/O range pointed to by the ACPI base register is enabled, and the ACPI power management function is enabled. Note that the APM power management ranges (B2/B3h) are always enabled and are not affected by this bit.</li> </ul> | | | 3 | Reserved. | | | 2:0 | SCI IRQ Select (SCI_IRQ_SEL)—R/W. Specifies on which IRQ the SCI will internally appear. If not using the APIC, the SCI must be routed to IRQ9—11, and that interrupt is not sharable with the SERIRQ stream, but is shareable with other PCI interrupts. If using the APIC, the SCI can also be mapped to IRQ20-23, and can be shared with other interrupts. Bits SCI Map 000 IRQ9 001 IRQ10 010 IRQ11 011 Reserved 100 IRQ20 (Only available if APIC enabled) 101 IRQ21 (Only available if APIC enabled) 110 IRQ22 (Only available if APIC enabled) 111 IRQ23 (Only available if APIC enabled) 112 When the TCO interrupt is mapped to APIC interrupts 9, 10 or 11, the signal is in fact active high. When the TCO interrupt is mapped to IRQ 20, 21, 22, or 23, the signal is active low and can be shared with PCI interrupts that may be mapped to those same signals (IRQs). | | ### 9.1.12 BIOS\_CNTL Register (LPC I/F—D31:F0) Offset Address: 4E–4Fh Attribute: R/W Default Value: 0000h Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | Reserved. | | 1 | BIOS Lock Enable (BLE)—R/W. 0 = Setting the BIOSWE will not cause SMIs. Once set, this bit can only be cleared by a PCIRST#. 1 = Enables setting the BIOSWE bit to cause SMIs. | | 0 | BIOS Write Enable (BIOSWE)—R/W. 0 = Only read cycles result in FWH I/F cycles. 1 = Access to the BIOS space is enabled for both read and write cycles. When this bit is written from a 0 to a 1 and BIOS lock Enable (BLE) is also set, an SMI# is generated. This ensures that only SMM code can update BIOS. | ### 9.1.13 TCO\_CNTL—TCO Control Register (LPC I/F—D31:F0) Offset Address: 54h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:4 | Reserved. | | | 3 | TCO Interrupt Enable (TCO_INT_EN)—R/W. This bit enables/disables the TCO interrupt. 0 = Disables TCO interrupt. 1 = Enables TCO Interrupt, as selected by the TCO_INT_SEL field. | | | 2:0 | TCO Interrupt Select (TCO_INT_SEL)—R/W. Specifies on which IRQ the TCO will internally appear. If not using the APIC, the TCO interrupt must be routed to IRQ9-11, and that interrupt is not sharable with the SERIRQ stream, but is shareable with other PCI interrupts. If using the APIC, the TCO interrupt can also be mapped to IRQ20–23, and can be shared with other interrupt. Note that if the TCOSCI_EN bit is set (bit 6 of the GPEO_EN register), then the TCO interrupt will be sent to the same interrupt as the SCI, and the TCO_INT_SEL bits will have no meaning. When the TCO interrupt is mapped to APIC interrupts 9, 10 or 11, the signal is in fact active high. When the TCO interrupt is mapped to IRQ 20, 21, 22, or 23, the signal is active low and can be shared with PCI interrupts that may be mapped to those same signals (IRQs). | | | 2:0 | Bits SCI Map 000 IRQ9 001 IRQ10 010 IRQ11 011 Reserved 100 IRQ20 (Only available if APIC enabled) 101 IRQ21 (Only available if APIC enabled) 110 IRQ22 (Only available if APIC enabled) 111 IRQ23 (Only available if APIC enabled) | | # 9.1.14 GPIOBASE—GPIO Base Address Register (LPC I/F—D31:F0) Offset Address: 58h–5Bh Attribute: R/W Default Value: 00000001h Size: 32-bit Lockable: No Power Well: Core | Bit | Description | |-------|----------------------------------------------------------------| | 31:16 | Reserved. | | 15:6 | Base Address—R/W. Provides the 64 bytes of I/O space for GPIO. | | 5:1 | Reserved. | | 0 | Resource Indicator—RO. Tied to 1 to indicate I/O space. | ## 9.1.15 GPIO\_CNTL—GPIO Control Register (LPC I/F—D31:F0) Offset Address: 5Ch Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved. | | 4 | GPIO Enable (GPIO_EN)—R/W. This bit enables/disables decode of the I/O range pointed to by the GPIO base register and enables/disables the GPIO function. 0 = Disable. 1 = Enable. | | 3:0 | Reserved. | # 9.1.16 PIRQ[n]\_ROUT—PIRQ[A,B,C,D] Routing Control Register (LPC I/F—D31:F0) Offset Address: PIRQA-60h, PIRQB-61h, Attribute: R/W PIRQC-62h, PIRQD-63h Default Value: 80h Size: 8-bit Lockable: No Power Well: Core | Bit | | Description | |-----|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Interrupt Routing En | nable (IRQEN)—R/W. | | 7 | 0 = The correspondir<br>1 = The PIRQ is not | ng PIRQ is routed to one of the ISA-compatible interrupts specified in bits[3:0]. routed to the 8259. | | | | rogram this bit to "0" during POST for any of the PIRQs that are being used. this bit may subsequently be changed by the OS when setting up for I/O APIC very mode. | | 6:4 | Reserved. | | | | IRQ Routing—R/W. ( | ISA compatible) | | 3:0 | 0001 = Reserved<br>0010 = Reserved<br>0011 = IRQ3<br>0100 = IRQ4<br>0101 = IRQ5 | 1000 = Reserved<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>1100 = IRQ12<br>1101 = Reserved<br>1110 = IRQ14<br>1111 = IRQ15 | # 9.1.17 SERIRQ\_CNTL—Serial IRQ Control Register (LPC I/F—D31:F0) Offset Address: 64h Attribute: R/W Default Value: 10h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Serial IRQ Enable (SIRQEN)—R/W. | | 7 | 0 = The buffer is input only and internally SERIRQ will be a 1. 1 = Serial IRQs will be recognized. The SERIRQ pin will be configured as SERIRQ. | | 6 | Serial IRQ Mode Select (SIRQMD)—R/W. For systems using Quiet Mode, this bit should be set to 1 (Continuous Mode) for at least one frame after coming out of reset before switching back to Quiet Mode. Failure to do so will result in the ICH3 not recognizing SERIRQ interrupts. | | | 0 = The serial IRQ machine will be in quiet mode. 1 = The serial IRQ machine will be in continuous mode. | | 5:2 | Serial IRQ Frame Size (SIRQSZ)—R/W. Fixed field that indicates the size of the SERIRQ frame. In the ICH3, this field needs to be programmed to 21 frames (0100). This is an offset from a base of 17 which is the smallest data frame size. | | 1:0 | Start Frame Pulse Width (SFPW)—R/W. This is the number of PCI clocks that the SERIRQ pin will be driven low by the serial IRQ machine to signal a start frame. In continuous mode, the ICH3 will drive the start frame for the number of clocks specified. In quiet mode, the ICH3 will drive the start frame for the number of clocks specified minus one, as the first clock was driven by the peripheral. | | | 00 = 4 clocks | | | 01 = 6 clocks | | | 10 = 8 clocks | | | 11 = Reserved | # 9.1.18 PIRQ[n]\_ROUT—PIRQ[E,F,G,H] Routing Control Register (LPC I/F—D31:F0) Offset Address: PIRQE-68h, PIRQF-69h, Attribute: R/W PIRQG-6Ah, PIRQH-6Bh Default Value: 80h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Interrupt Routing Enable (IRQEN)—R/W. | | 7 | 0 = The corresponding PIRQ is routed to one of the ISA-compatible interrupts specified in bits[3:0]. 1 = The PIRQ is not routed to the 8259. | | | <b>NOTE:</b> BIOS must program this bit to "0" during POST for any of the PIRQs that are being used. The value of this bit may subsequently be changed by the OS when setting up for I/O APIC interrupt delivery mode. | | 6:4 | Reserved. | | | IRQ Routing—R/W (ISA compatible). | | 3:0 | 0000 = Reserved 1000 = Reserved 0001 = Reserved 1001 = IRQ9 0010 = Reserved 1010 = IRQ10 0011 = IRQ3 1011 = IRQ11 0100 = IRQ4 1100 = IRQ12 0101 = IRQ5 1101 = Reserved 0110 = IRQ6 1110 = IRQ14 0111 = IRQ7 1111 = IRQ15 | ## 9.1.19 D31\_ERR\_CFG—Device 31 Error Configuration Register (LPC I/F—D31:F0) Offset Address: 88h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core This register configures the ICH3's Device 31 responses to various system errors. The actual assertion of SERR# is enabled via the PCI Command register | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | SERR# on Received Target Abort Enable (SERR_RTA_EN)—R/W. 0 = Disable. No SERR# assertion on Received Target Abort. 1 = The ICH3 will generate SERR# when SERR_RTA is set if SERR_EN is set. | | 1 | SERR# on Delayed Transaction Timeout Enable (SERR_DTT_EN)—R/W. 0 = Disable. No SERR# assertion on Delayed Transaction Timeout. 1 = The ICH3 will generate SERR# when SERR_DTT bit is set if SERR_EN is set. | | 0 | Reserved. | ## 9.1.20 D31\_ERR\_STS—Device 31 Error Status Register (LPC I/F—D31:F0) Offset Address: 8Ah Attribute: R/WC Default Value: 00h Size: 8-bit Lockable: No Power Well: Core This register configures the ICH3's Device 31 responses to various system errors. The actual assertion of SERR# is enabled via the PCI Command register. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | | SERR# Due to Received Target Abort (SERR_RTA)—R/WC. 0 = Software clears this bit by writing a 1 to the bit location. | | 2 | The ICH3 sets this bit when it receives a target abort. If SERR_EN, the ICH3 will also generate an SERR# when SERR_RTA is set. | | | SERR# Due to Delayed Transaction Timeout (SERR_DTT)—R/WC. | | 1 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit location.</li> <li>1 = When a PCI master does not return for the data within 1 ms of the cycle's completion, the ICH3 clears the delayed transaction and sets this bit. If both SERR_DTT_EN and SERR_EN are set, then ICH3 will also generate an SERR# when SERR_DTT is set.</li> </ul> | | 0 | Reserved. | ## 9.1.21 PCI\_DMA\_CFG—PCI DMA Configuration Register (LPC I/F—D31:F0) Offset Address: 90h–91h Attribute: R/W Default Value: 0000h Size: 16-bit Lockable: No Power Well: Core | Bit | Description | |-------|---------------------------------------------------------| | | Channel 7 Select—R/W. | | | 00 = Reserved | | 15:14 | 01 = PC/PCI DMA | | | 10 = Reserved | | | 11 = LPC I/F DMA | | 13:12 | Channel 6 Select—R/W. Same bit decode as for Channel 7. | | 11:10 | Channel 5 Select—R/W. Same bit decode as for Channel 7. | | 9:8 | Reserved. | | 7:6 | Channel 3 Select—R/W. Same bit decode as for Channel 7. | | 5:4 | Channel 2 Select—R/W. Same bit decode as for Channel 7. | | 3:2 | Channel 1 Select—R/W. Same bit decode as for Channel 7. | | 1:0 | Channel 0 Select—R/W. Same bit decode as for Channel 7. | ### 9.1.22 GEN\_CNTL—General Control Register (LPC I/F—D31:F0) Offset Address: D0h-D3h Attribute: R/W Default Value: 00000000h Size: 32-bit Lockable: No Power Well: Core | Bit | Description | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:26 | Reserved. | | | 25 | REQ[5]#/GNT[5]# PC/PCI Protocol Select (PCPCIB_SEL)—R/W. 0 = The REQ[5]#/GNT[5]# pins will function as a standard PCI REQ/GNT signal pair. 1 = When this bit is set to a 1, the PCI REQ[5]#/GNT[5]# signal pair will use the PC/PCI protocol as REQ[B]#/GNT[B]. The corresponding bits in the GPIO_USE_SEL register must also be set to a 0. If the corresponding bits in the GPIO_USE_SEL register are set to a 1, then the signals will be used as a GPI and GPO. | | | 24 | Hide ISA Bridge (HIDE_ISA)—R/W. The ICH3 will not prevent AD22 from asserting during configuration cycles to the PCI-to-ISA bridge. 1 = Software sets this bit to 1 to disable configuration cycle from being claimed by a PCI-to-ISA bridge. This will prevent the OS PCI PnP from getting confused by seeing two ISA bridges. It is required for the ICH3 PCI address line AD22 to connect to the PCI-to-ISA bridge's IDSEL input. When this bit is set, the ICH3 will not assert AD22 during configuration cycles to the PCI-to-ISA bridge. | | | 23: 22 | Reserved. | | | | Processor Break Event Indication Enable (FERR#-MUX-EN)—R/W. | | | 21 | <ul> <li>0 = (Default) The ICH3 will not examine the FERR# signal during C2, C3 or C4.</li> <li>1 = Software sets this bit to 1 to enable the ICH3 to examine the FERR# signal during a C2, C3 or C4 state as a break event. (see Section 6.12.6 for details).</li> </ul> | | | 20:14 | Reserved. | | | 13 | Coprocessor Error Enable (COPR_ERR_EN)—R/W. 0 = FERR# will not generate IRQ13 nor IGNNE#. 1 = When FERR# is low, ICH3 generates IRQ13 internally and holds it until an I/O write to port F0h. It will also drive IGNNE# active. | | | 12 | Keyboard IRQ1 Latch Enable (IRQ1LEN)—R/W. 0 = IRQ1 will bypass the latch. 1 = The active edge of IRQ1 will be latched and held until a port 60h read. | | | 11 | Mouse IRQ12 Latch Enable (IRQ12LEN)—R/W. 0 = IRQ12 will bypass the latch. 1 = The active edge of IRQ12 will be latched and held until a port 60h read. | | | 10:9 | Reserved. | | | 8 | APIC Enable (APIC_EN)—R/W. 0 = Disables internal I/O (x) APIC. 1 = Enables the internal I/O (x) APIC and its address decode. The following behavioral rules apply for bits 8 and 7 in this register: Rule 1: If bit 8 is 0, then the ICH3 will not decode any of the registers associated with the I/O APIC or I/O (x) APIC. The state of bit 7 is "Don't Care" in this case. Rule 2: If bit 8 is 1 and bit 7 is 0, then the ICH3 will decode the memory space associated with the I/O APIC, but not the extra registers associated I/O (x) APIC. Rule 3: If bit 8 is 1 and bit 7 is 1, then the ICH3 will decode the memory space associated with both the I/O APIC and the I/O (x) APIC. This also enables PCI masters to write directly to the register to cause interrupts (PCI Message Interrupt). NOTE: There is no separate way to disable PCI Message Interrupts if the I/O (x) APIC is enabled. | | | | This is not considered necessary. | | | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Enables I/O (x) Extension Enable (XAPIC_EN)—R/W. | | 7 | 0 = The I/O (x) APIC extensions are not supported.<br>1 = Enables the extra features (beyond standard I/O APIC) associated with the I/O (x) APIC. | | | NOTE: This bit is only valid if the APIC_EN bit is also set to 1. | | | Alternate Access Mode Enable (ALTACC_EN)—R/W. | | 6 | <ul> <li>0 = ALT Access Mode Disabled (default). Alt Access Mode allows reads to otherwise unreadable registers and writes otherwise unwritable registers.</li> <li>1 = ALT Access Mode Enable.</li> </ul> | | 5:3 | Reserved. | | | DMA Collection Buffer Enable (DCB_EN)— R/W. | | 2 | 0 = DCB disabled.<br>1 = Enables DMA Collection Buffer (DCB) for LPC I/F and PC/PCI DMA. | | | Delayed Transaction Enable (DTE)—R/W. | | 1 | 0 = Delayed transactions disabled.<br>1 = ICH3 enables delayed transactions for internal register, FWH and LPC I/F accesses. | | 0 | Positive Decode Enable (POS_DEC_EN)—R/W. | | | <ul> <li>0 = The ICH3 will perform subtractive decode on the PCI bus and forward the cycles to LPC I/F if not to an internal register or other known target on LPC I/F. Accesses to internal registers and to known LPC I/F devices will still be positively decoded.</li> <li>1 = Enables ICH3 to only perform positive decode on the PCI bus.</li> </ul> | ### 9.1.23 GEN\_STA—General Status Register (LPC I/F—D31:F0) Offset Address: D4h- D7h Attribute: R/W Default Value: 00000F0Xh (upon RTCRST# Size: 32-bit assertion low) 00002F0Xh (if Safe Mode Strap is active) Lockable: No Power Well: Core(0:7), RTC (8:15) | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | Reserved. | | 13 | <ul> <li>TOP_SWAP—R/W.</li> <li>0 = ICH3 will not invert A16. This bit is cleared by RTCRST# assertion, but not by any other type of reset.</li> <li>1 = ICH3 will invert A16 for cycles targeting FWH BIOS space (Does not affect accesses to FWH feature space).</li> </ul> | | 12 | Enables Processor BIST (CPU_BIST_EN)—R/W. 0 = Disable. 1 = The INIT# signal will be driven active when CPURST# is active. INIT# will go inactive with the same timings as the other Processor I/F signals (Hold Time after CPURST# inactive). Note that CPURST# is generated by the memory controller hub, but the ICH3 has a hub interface special cycle that allows the ICH3 to control the assertion/deassertion of CPURST#. | | 11:8 | Processor Frequency Strap (FREQ_STRAP[3:0])—R/W. These bits determine the internal frequency multiplier of the processor. These bits can be reset to 1111 based on an external pin strap or via the RTCRST# input signal. Software must program this field based on the processor's specified frequency. Note that this field is only writable when the SAFE_MODE bit is cleared to zero, and SAFE_MODE is only cleared by PWROK rising edge. These bits are in the RTC well. | | 7:3 | Reserved. | | 2 | SAFE_MODE—RO. 0 = ICH3 sampled AC_SDOUT low on the rising edge of PWROK. 1 = ICH3 sampled AC_SDOUT high on the rising edge of PWROK. ICH3 will force FREQ_STRAP[3:0] bits to all 1s (safe mode multiplier). | | 1 | NO_REBOOT—R/W (special). 0 = Normal TCO Timer reboot functionality (reboot after 2nd TCO timeout). This bit can not be set to 0 by software if the strap is set to No Reboot. 1 = ICH3 will disable the TCO Timer system reboot feature. This bit is set either by hardware when SPKR is sampled high on the rising edge of PWROK, or by software writing a 1 to the bit. | | 0 | Reserved. | ### 9.1.24 RTC\_CONF—RTC Configuration Register (LPC I/F—D31:F0) Offset Address: D8h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: Yes Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved. | | 4 | Upper 128-byte Lock (U128LOCK)—R/W (special). 0 = Access to these bytes in the upper CMOS RAM range have not been locked. 1 = Locks reads and writes to bytes 38h–3Fh in the upper 128-byte bank of the RTC CMOS RAM. Write cycles to this range will have no effect and read cycles will not return any particular guaranteed value. This is a write once register that can only be reset by a hardware reset. | | 3 | Lower 128-byte Lock (L128LOCK)—R/W (special). 0 = Access to these bytes in the lower CMOS RAM range have not been locked. 1 = Locks reads and writes to bytes 38h–3Fh in the lower 128-byte bank of the RTC CMOS RAM. Write cycles to this range will have no effect and read cycles will not return any particular guaranteed value. This is a write once register that can only be reset by a hardware reset. | | 2 | Upper 128-byte Enable (U128E)—R/W. 0 = Disable. 1 = Enables access to the upper 128-byte bank of RTC CMOS RAM. | | 1:0 | Reserved. | ## 9.1.25 COM\_DEC—LPC I/F Communication Port Decode Ranges Register (LPC I/F—D31:F0) Offset Address: E0h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core | Bit | | Description | |-----|-------------|---------------------------------------------------------------------------| | 7 | Reserved. | | | | | Range—R/W. This field determines which range to decode for the COMB Port. | | | Bits<br>000 | Decode Range<br>3F8h–3FFh (COM1) | | | 001 | 2F8h–2FFh (COM2) | | 6:4 | 010 | 220h–227h | | | 011 | 228h–22Fh<br>238h–23Fh | | | 100<br>101 | 238n–23Fn<br>2E8h–2EFh (COM4) | | | 110 | 338h–33Fh | | | 111 | 3E8h–3EFh (COM3) | | 3 | Reserved. | | | | COMA Decode | Range—R/W. This field determines which range to decode for the COMA Port. | | | Bits<br>000 | Decode Range<br>3F8h-3FFh (COM1) | | | 001<br>010 | 2F8h–2FFh (COM2)<br>220h–227h | | 2:0 | 010 | 2201–2271<br>228h–22Fh | | | 100 | 238h–23Fh | | | 101 | 2E8h–2EFh (COM4) | | | 110 | 338h–33Fh ` | | | 111 | 3E8h-3EFh (COM3) | # 9.1.26 FDD/LPT\_DEC—LPC I/F FDD & LPT Decode Ranges Register (LPC I/F—D31:F0) Offset Address: E1h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved. | | 4 | FDD Decode Range—R/W. Determines which range to decode for the FDD Port 0 = 3F0h-3F5h, 3F7h (Primary) 1 = 370h-2FFh (Secondary) | | 3:2 | Reserved. | | 1:0 | LPT Decode Range—R/W. This field determines which range to decode for the LPTPort. 00 = 378h–37Fh and 778h–77Fh 01 = 278h–27Fh (port 279h is read only) and 678h–67Fh 10 = 3BCh–3BEh and 7BCh–7BEh 11 = Reserved | # 9.1.27 SND\_DEC—LPC I/F Sound Decode Ranges Register (LPC I/F—D31:F0) Offset Address: E2h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------| | 7:6 | Reserved. | | | MSS Decode Range—R/W. This field determines which range to decode for the Microsoft Sound System (MSS) | | 5:4 | 00 = 530h-537h<br>01 = 604h-60Bh<br>10 = E80h-E87h<br>11 = F40h-F47h | | | MIDI Decode Range—R/W. This bit determines which range to decode for the Midi Port | | 3 | 0 = 330h-331h<br>1 = 300h-301h | | 2 | Reserved. | | 1:0 | SB16 Decode Range—R/W. This field determines which range to decode for the Sound Blaster 16 (SB16) Port | | | 00 = 220h-233h<br>01 = 240h-253h<br>10 = 260h-273h<br>11 = 280h-293h | # 9.1.28 FWH\_DEC\_EN1—FWH Decode Enable 1 Register (LPC I/F—D31:F0) Offset Address: E3h Attribute: R/W Default Value: FFh Size: 8 bits This register determines which memory ranges will be decoded on the PCI bus and forwarded to the FWH. The ICH3 will subtractively decode cycles on PCI unless POS\_DEC\_EN is set to 1. | Bit | Description | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | FWH_F8_EN—RO. Enables decoding two 512 KB FWH memory ranges, and one 128 KB memory range. 1 = Enable the following ranges for the FWH FFF80000h—FFFFFFFH FFB80000h—FFBFFFFH 000E0000h—000FFFFH | | | 6 | FWH_F0_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH: FFF00000h—FFF7FFFFh FFB00000h—FFB7FFFFh | | | 5 | FWH_E8_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH: FFE80000h—FFFFFFH FFA80000h—FFAFFFFFH | | | 4 | FWH_E0_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH: FFE00000h—FFE7FFFFh FFA00000h—FFA7FFFFh | | | 3 | FWH_D8_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FFD80000h—FFDFFFFH FF980000h—FF9FFFFH | | | 2 | FWH_D0_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FFD00000h—FFD7FFFFh FF900000h—FF97FFFFh | | | 1 | FWH_C8_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FFC80000h—FFCFFFFH FF880000h—FF8FFFFFh | | | 0 | FWH_C0_EN—R/W. Enables decoding two 512 KB FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FFC00000h—FFC7FFFFh FF800000h—FF87FFFFh | | # 9.1.29 GEN1\_DEC—LPC I/F Generic Decode Range 1 Register (LPC I/F—D31:F0) Offset Address: E4h–E5h Attribute: R/W Default Value: 00h Size: 16-bit Lockable: Yes Power Well: Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 45.7 | <b>Generic I/O Decode Range 1 Base Address (GEN1_BASE)</b> —R/W. This address is aligned on a 128-byte boundary, and must have address lines 31:16 as 0. | | 15:7 | Note that this generic decode is for I/O addresses only, not memory addresses. The size of this range is 128 bytes. | | 6:1 | Reserved. | | | Generic Decode Range 1 Enable (GEN1_EN)—R/W. | | 0 | 0 = Disable.<br>1 = Enable the GEN1 I/O range to be forwarded to the LPC I/F. | ### 9.1.30 LPC\_EN—LPC I/F Enables Register (LPC I/F—D31:F0) Offset Address: E6h–E7h Attribute: R/W Default Value: 00h Size: 16-bit Lockable: Yes Power Well: Core | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Reserved. | | 13 | CNF2_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 4Eh and 4Fh to the LPC interface. This range is used for a microcontroller. | | 12 | CNF1_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 2Eh and 2Fh to the LPC interface. This range is used for Super I/O devices. | | 11 | MC_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 62h and 66h to the LPC interface. This range is used for a microcontroller. | | 10 | <ul> <li>KBC_LPC_EN—R/W.</li> <li>0 = Disable.</li> <li>1 = Enables the decoding of the I/O locations 60h and 64h to the LPC interface. This range is used for a microcontroller.</li> </ul> | | 9 | GAMEH_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 208h to 20Fh to the LPC interface. This range is used for a gameport. | | 8 | GAMEL_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 200h to 207h to the LPC interface. This range is used for a gameport. | | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADLIB_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the I/O locations 388h–38Bh to the LPC interface. | | 6 | MSS_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the MSS range to the LPC interface. This range is selected in the LPC_Sound Decode Range Register. | | 5 | MIDI_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the MIDI range to the LPC interface. This range is selected in the LPC_Sound Decode Range Register. | | 4 | SB16_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the SB16 range to the LPC interface. This range is selected in the LPC_Sound Decode Range Register. | | 3 | FDD_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the FDD range to the LPC interface. This range is selected in the LPC_FDD/LPT Decode Range Register. | | 2 | LPT_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the LPTrange to the LPC interface. This range is selected in the LPC_FDD/LPT Decode Range Register. | | 1 | COMB_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the COMB range to the LPC interface. This range is selected in the LPC_COM Decode Range Register. | | 0 | COMA_LPC_EN—R/W. 0 = Disable. 1 = Enables the decoding of the COMA range to the LPC interface. This range is selected in the LPC_COM Decode Range Register. | ### 9.1.31 FWH\_SEL1—FWH Select 1 Register (LPC I/F—D31:F0) Offset Address: E8h Attribute: R/W Default Value: 00112233h Size: 32 bits | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | FWH_F8_IDSEL—RO. IDSEL for two 512 KB FWH memory ranges and one 128 KB memory range. This field is fixed at 0000. The IDSEL programmed in this field addresses the following memory ranges: FFF8 0000h—FFFF FFFFh FFB8 0000h—FFBF FFFFh 000E 0000h—000F FFFFh | | 27:24 | <b>FWH_F0_IDSEL</b> —R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFF0 0000h—FFF7 FFFFh FFB0 0000h—FFB7 FFFFh | | 23:20 | <b>FWH_E8_IDSEL</b> —R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFE8 0000h—FFEF FFFFh FFA8 0000h—FFAF FFFFh | | 19:16 | FWH_E0_IDSEL—R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFE0 0000h—FFE7 FFFFh FFA0 0000h—FFA7 FFFFh | | 15:12 | FWH_D8_IDSEL—R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFD8 0000h—FFDF FFFFh FF98 0000h—FF9F FFFFh | | 11:8 | <b>FWH_D0_IDSEL</b> —R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFD0 0000h—FFD7 FFFFh FF90 0000h—FF97 FFFFh | | 7:4 | FWH_C8_IDSEL—R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFC8 0000h—FFCF FFFFh FF88 0000h—FF8F FFFFh | | 3:0 | FWH_C0_IDSEL—R/W. IDSEL for two 512 KB FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FFC0 0000h—FFC7 FFFFh FF80 0000h—FF87 FFFFh | ## 9.1.32 GEN2\_DEC—LPC I/F Generic Decode Range 2 Register (LPC I/F—D31:F0) Offset Address: ECh-EDh Attribute: R/W Default Value: 00h Size: 16-bit Lockable: Yes Power Well: Core | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | <b>Generic I/O Decode Range 2 Base Address (GEN2_BASE)</b> —R/W. This address is aligned on a 64-byte boundary, and must have address lines 31:16 as 0. | | | Note that this generic decode is for I/O addresses only, not memory addresses. The size of this range is 16 bytes. | | 3:1 | Reserved. Read as 0. | | 0 | Generic I/O Decode Range 2 Enable (GEN2_EN)—R/W. 0 = Disable. 1 = Accesses to the GEN2 I/O range will be forwarded to the LPC I/F. | ### 9.1.33 FWH\_SEL2—FWH Select 2 Register (LPC I/F—D31:F0) Offset Address: EEh–EFh Attribute: R/W Default Value: 4567h Size: 32 bits | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | FWH_70_IDSEL—R/W. IDSEL for two 1M FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF70 0000h—FF7F FFFFh FF30 0000h—FF3F FFFFh | | 11:8 | FWH_60_IDSEL—R/W. IDSEL for two 1M FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF60 0000h—FF6F FFFFh FF20 0000h—FF2F FFFFh | | 7:4 | FWH_50_IDSEL—R/W. IDSEL for two 1M FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF50 0000h—FF5F FFFFh FF10 0000h—FF1F FFFFh | | 3:0 | FWH_40_IDSEL—R/W. IDSEL for two 1M FWH memory ranges. The IDSEL programmed in this field addresses the following memory ranges: FF40 0000h—FF4F FFFFh FF00 0000h—FF0F FFFFh | # 9.1.34 FWH\_DEC\_EN2—FWH Decode Enable 2 Register (LPC I/F—D31:F0) Offset Address: F0h Attribute: R/W Default Value: 0Fh Size: 8 bits This register determines which memory ranges will be decoded on the PCI bus and forwarded to the FWH. The ICH3 will subtractively decode cycles on PCI unless POS\_DEC\_EN is set to 1. | Bit | Description | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:4 | Reserved. | | | 3 | FWH_70_EN—R/W. Enables decoding two 1M FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FF70 0000h—FF7F FFFFh FF30 0000h—FF3F FFFFh | | | 2 | FWH_60_EN—R/W. Enables decoding two 1M FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FF60 0000h—FF6F FFFFh FF20 0000h—FF2F FFFFh | | | 1 | FWH_50_EN—R/W. Enables decoding two 1M FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FF50 0000h—FF5F FFFFh FF10 0000h—FF1F FFFFh | | | 0 | FWH_40_EN—R/W. Enables decoding two 1M FWH memory ranges. 0 = Disable. 1 = Enable the following ranges for the FWH FF40 0000h—FF4F FFFFh FF00 0000h—FF0F FFFFh | | ### 9.1.35 FUNC\_DIS—Function Disable Register (LPC I/F—D31:F0) Offset Address: F2h Attribute: R/W Default Value: 00h Size: 16 bits Lockable: No Power Well: Core | Bit | Description | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:11 | Reserved. | | | | 10 | <b>D29_F2_Disable</b> —R/W. Software sets this bit to disable the USB 1.1 Controller #3 function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. | | | | | 0 = USB 1.1 Controller #3 is enabled.<br>1 = USB 1.1 Controller #3 is disabled. | | | | 9 | <b>D29_F1_Disable</b> —R/W. Software sets this bit to disable the USB 1.1 Controller #2 function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. | | | | | 0 = USB 1.1 Controller #2 is enabled.<br>1 = USB 1.1 Controller #2 is disabled. | | | | 8 | <b>D29_F0_Disable</b> —R/W. Software sets this bit to disable the USB 1.1 Controller #1 function.BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. | | | | | 0 = USB 1.1 Controller #1 is enabled.<br>1 = USB 1.1 Controller #1 is disabled. | | | | 7 | Reserved. | | | | 6 | D31_F6_Disable—R/W. Software sets this bit to disable the AC'97 modem controller function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. 0 = AC'97 Modem is enabled. | | | | | 1 = AC'97 Modem is disabled. | | | | 5 | <b>D31_F5_Disable</b> —R/W. Software sets this bit to disable the AC'97 audio controller function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. | | | | | 0 = AC'97 audio controller is enabled.<br>1 = AC'97 audio controller is disabled. | | | | 4 | Reserved. | | | | 3 | <b>D31_F3_Disable</b> —R/W. Software sets this bit to disable the SMBus Host Controller function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. | | | | | <ul><li>0 = SMBus controller is enabled.</li><li>1 = SMBus controller is disabled.</li></ul> | | | | 2 | Reserved. | | | | 1 | D31_F1_Disable—R/W. Software sets this bit to disable the IDE controller function. BIOS must not enable I/O or memory address space decode, interrupt generation, or any other functionality of functions that are to be disabled. 0 = IDE controller is enabled. | | | | | 1 = IDE controller is enabled. 1 = IDE controller is disabled. | | | | | SMB_FOR_BIOS—R/W. This bit is used in conjunction with bit 3 in this register. | | | | 0 | <ul> <li>0 = No effect.</li> <li>1 = Allows the SMBus I/O space to be accessible by software when bit 3 in this register is set. The PCI configuration space is hidden in this case. Note that if bit 3 is set alone, the decode of both SMBus PCI configuration and I/O space will be disabled.</li> </ul> | | | **NOTE:** Software must always disable all functionality within the function before disabling the configuration space ### 9.2 DMA I/O Registers **Table 9-2. DMA Registers** | Port | Alias | Register Name/Function | Default | Туре | |---------|---------|-----------------------------------------------|-----------|------| | 00h | 10h | Channel 0 DMA Base & Current Address Register | Undefined | R/W | | 01h | 11h | Channel 0 DMA Base & Current Count Register | Undefined | R/W | | 02h | 12h | Channel 1 DMA Base & Current Address Register | Undefined | R/W | | 03h | 13h | Channel 1 DMA Base & Current Count Register | Undefined | R/W | | 04h | 14h | Channel 2 DMA Base & Current Address Register | Undefined | R/W | | 05h | 15h | Channel 2 DMA Base & Current Count Register | Undefined | R/W | | 06h | 16h | Channel 3 DMA Base & Current Address Register | Undefined | R/W | | 07h | 17h | Channel 3 DMA Base & Current Count Register | Undefined | R/W | | 08h | 18h | Channel 0–3 DMA Command Register | Undefined | WO | | UOII | 1011 | Channel 0–3 DMA Status Register | Undefined | RO | | 0Ah | 1Ah | Channel 0–3 DMA Write Single Mask Register | 000001XXb | WO | | 0Bh | 1Bh | Channel 0-3 DMA Channel Mode Register | 000000XXb | WO | | 0Ch | 1Ch | Channel 0–3 DMA Clear Byte Pointer Register | Undefined | WO | | 0Dh | 1Dh | Channel 0–3 DMA Master Clear Register | Undefined | WO | | 0Eh | 1Eh | Channel 0–3 DMA Clear Mask Register | Undefined | WO | | 0Fh | 1Fh | Channel 0–3 DMA Write All Mask Register | 0Fh | R/W | | 80h | 90h | Reserved Page Register | Undefined | R/W | | 81h | 91h | Channel 2 DMA Memory Low Page Register | Undefined | R/W | | 82h | - | Channel 3 DMA Memory Low Page Register | Undefined | R/W | | 83h | 93h | Channel 1 DMA Memory Low Page Register | Undefined | R/W | | 84h-86h | 94h-96h | Reserved Page Registers | Undefined | R/W | | 87h | 97h | Channel 0 DMA Memory Low Page Register | Undefined | R/W | | 88h | 98h | Reserved Page Register | Undefined | R/W | | 89h | 99h | Channel 6 DMA Memory Low Page Register | Undefined | R/W | | 8Ah | 9Ah | Channel 7 DMA Memory Low Page Register | Undefined | R/W | | 8Bh | 9Bh | Channel 5 DMA Memory Low Page Register | Undefined | R/W | | 8Ch-8Eh | 9Ch-9Eh | Reserved Page Registers | Undefined | R/W | | 8Fh | 9Fh | Refresh Low Page Register | Undefined | R/W | | C0h | C1h | Channel 4 DMA Base & Current Address Register | Undefined | R/W | | C2h | C3h | Channel 4 DMA Base & Current Count Register | Undefined | R/W | | C4h | C5h | Channel 5 DMA Base & Current Address Register | Undefined | R/W | | C6h | C7h | Channel 5 DMA Base & Current Count Register | Undefined | R/W | | C8h | C9h | Channel 6 DMA Base & Current Address Register | Undefined | R/W | | CAh | CBh | Channel 6 DMA Base & Current Count Register | Undefined | R/W | | CCh | CDh | Channel 7 DMA Base & Current Address Register | Undefined | R/W | | CEh | CFh | Channel 7 DMA Base & Current Count Register | Undefined | R/W | | | | | | • | **Table 9-2. DMA Registers (Continued)** | Port | Alias | Register Name/Function | Default | Туре | |------|--------|---------------------------------------------|-----------|------| | D0h | )h D1h | Channel 4–7 DMA Command Register | Undefined | WO | | DOII | | Channel 4–7 DMA Status Register | Undefined | RO | | D4h | D5h | Channel 4–7 DMA Write Single Mask Register | 000001XXb | WO | | D6h | D7h | Channel 4–7 DMA Channel Mode Register | 000000XXb | WO | | D8h | D9h | Channel 4–7 DMA Clear Byte Pointer Register | Undefined | WO | | DAh | DBh | Channel 4–7 DMA Master Clear Register | Undefined | WO | | DCh | DDh | Channel 4–7 DMA Clear Mask Register | Undefined | WO | | DEh | DFh | Channel 4–7 DMA Write All Mask Register | 0Fh | R/W | ### 9.2.1 DMABASE\_CA—DMA Base and Current Address Registers I/O Address: Ch. #0 = 00h; Ch. #1 = 02h Attribute: RO Ch. #2 = 04h; Ch. #3 = 06h Ch. #5 = C4h Ch. #6 = C8h Ch. #7 = CCh; Default Value: Undef Size: 16-bit (per channel), but accessed in two 8-bit quantities Lockable: No Power Well: Core | Bit | Description | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Base and Current Address—R/W. This register determines the address for the transfers to be performed. The address specified points to two separate registers. On writes, the value is stored in the Base Address register and copied to the Current Address register. On reads, the value is returned from the Current Address register. | | | 15:0 | The address increments/decrements in the Current Address register after each transfer, depending on the mode of the transfer. If the channel is in auto-initialize mode, the Current Address register will be reloaded from the Base Address register after a terminal count is generated. | | | | For transfers to/from a 16-bit slave (channels 5–7), the address is shifted left one bit location. Bit 15 will be shifted out. Therefore, if bit 15 was a 1, it will be lost. | | | | The register is accessed in 8 bit quantities. The byte is pointed to by the current byte pointer flip/flop. Before accessing an address register, the byte pointer flip/flop should be cleared to ensure that the low byte is accessed first. | | #### 9.2.2 DMABASE\_CC—DMA Base and Current Count Registers I/O Address: Ch. 0: = 01h; Ch. #1 = 03h Attribute: R/W Ch. 2: = 05h; Ch. #3 = 07h Ch. 5 = C6h; Ch. #6 = CAh Ch. 7 = CEh; Default Value: Undefined Size: 16-bit (per channel), but accessed in two 8-bit quantities Lockable: No Power Well: Core | Bit | Description | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | Base and Current Count—R/W. This register determines the number of transfers to be performed. The address specified points to two separate registers. On writes, the value is stored in the Base Count register and copied to the Current Count register. On reads, the value is returned from the Current Count register. | | | | The actual number of transfers is one more than the number programmed in the Base Count Register (i.e., programming a count of 4h results in 5 transfers). The count is decrements in the Current Count register after each transfer. When the value in the register rolls from zero to FFFFh, a terminal count is generated. If the channel is in auto-initialize mode, the Current Count register will be reloaded from the Base Count register after a terminal count is generated. | | | | For transfers to/from an 8-bit slave (channels 0-3), the count register indicates the number of bytes to be transferred. For transfers to/from a 16-bit slave (channels 5–7), the count register indicates the number of words to be transferred. | | | | The register is accessed in 8 bit quantities. The byte is pointed to by the current byte pointer flip/flop. Before accessing a count register, the byte pointer flip/flop should be cleared to ensure that the low byte is accessed first. | | #### 9.2.3 DMAMEM\_LP—DMA Memory Low Page Registers I/O Address: Ch. 0 = 87h; Ch. #1 = 83h Attribute: R/W Ch. 2 = 81h; Ch. #3 = 82h Ch. 5 = 8Bh; Ch. #6 = 89h Ch. 7 = 8Ah; Default Value: Undefined Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | DMA Low Page (ISA Address Bits [23:16])—R/W. This register works in conjunction with the DMA controller's Current Address Register to define the complete 24-bit address for the DMA channel. This register remains static throughout the DMA transfer. | | #### 9.2.4 **DMACMD—DMA Command Register** Ch. #0-3 = 08h; Ch. #4-7 = D0h I/O Address: Attribute: WO Default Value: Undefined Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | Reserved. Must be 0. | | | 4 | DMA Group Arbitration Priority—WO. Each channel group is individually assigned either fixed or rotating arbitration priority. At part reset, each group is initialized in fixed priority. 0 = Fixed priority to the channel group. 1 = Rotating priority to the group. | | | 3 | Reserved. Must be 0. | | | 2 | DMA Channel Group Enable—WO. Both channel groups are enabled following part reset. 0 = Enable the DMA channel group. 1 = Disable. Disabling channel group 4–7 also disables channel group 0–3, which is cascaded through channel 4. | | | 1:0 | Reserved. Must be 0. | | #### 9.2.5 **DMASTA—DMA Status Register** I/O Address: Ch. #0-3 = 08h; Attribute: RO Ch. #4-7 = D0hUndefined Default Value: Size: 8-bit Core Lockable: No Power Well: | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Channel Request Status—RO. When a valid DMA request is pending for a channel, the corresponding bit is set to 1. When a DMA request is not pending for a particular channel, the corresponding bit is set to 0. The source of the DREQ may be hardware or a software request. Note that channel 4 is the cascade channel, so the request status of channel 4 is a logical OR of the request status for channels 0 through 3. | | 7.4 | 4 = Channel 0 | | | 5 = Channel 1 (5) | | | 6 = Channel 2 (6) | | | 7 = Channel 3 (7) | | | Channel Terminal Count Status—RO. When a channel reaches terminal count (TC), its status bit is set to 1. If TC has not been reached, the status bit is set to 0. Channel 4 is programmed for cascade, so the TC bit response for channel 4 is irrelevant: | | 3:0 | 0 = Channel 0 | | | 1 = Channel 1 (5) | | | 2 = Channel 2 (6) | | | 3 = Channel 3 (7) | #### **DMA\_WRSMSK—DMA Write Single Mask Register** 9.2.6 Ch. #0-3 = 0Ah; Ch. #4-7 = D4h WO I/O Address: Attribute: Default Value: 0000 01xx Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:3 | Reserved. Must be 0. | | | 2 | Channel Mask Select—WO. 0 = Enable DREQ for the selected channel. The channel is selected through bits [1:0]. Therefore, only one channel can be masked / unmasked at a time. 1 = Disable DREQ for the selected channel. | | | 1:0 | DMA Channel Select—WO. These bits select the DMA Channel Mode Register to program. 00 = Channel 0 (4) 01 = Channel 1 (5) 10 = Channel 2 (6) 11 = Channel 3 (7) | | #### 9.2.7 **DMACH\_MODE—DMA Channel Mode Register** Ch. #0-3 = 0Bh; Ch. #4-7 = D6h Attribute: WO I/O Address: Default Value: 0000 00xx Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | DMA Transfer Mode—WO. Each DMA channel can be programmed in one of four different modes: 00 = Demand mode 01 = Single mode 10 = Reserved 11 = Cascade mode | | 5 | Address Increment/Decrement Select—WO. This bit controls address increment/decrement during DMA transfers. 0 = Address increment. (default after part reset or Master Clear) 1 = Address decrement. | | 4 | Autoinitialize Enable—WO. 0 = Autoinitialize feature is disabled and DMA transfers terminate on a terminal count. A part reset or Master Clear disables autoinitialization. 1 = DMA restores the Base Address and Count registers to the current registers following a terminal count (TC). | | 3:2 | DMA Transfer Type—WO. These bits represent the direction of the DMA transfer. When the channel is programmed for cascade mode, (bits[7:6] = "11") the transfer type is irrelevant. 00 = Verify–No I/O or memory strobes generated 01 = Write–Data transferred from the I/O devices to memory 10 = Read–Data transferred from memory to the I/O device 11 = Illegal | | 1:0 | DMA Channel Select—WO. These bits select the DMA Channel Mode Register that will be written by bits [7:2]. 00 = Channel 0 (4) 01 = Channel 1 (5) 10 = Channel 2 (6) 11 = Channel 3 (7) | #### **DMA Clear Byte Pointer Register** 9.2.8 I/O Address: Ch. #0-3 = 0Ch; Attribute: WO Ch. #4-7 = D8h Default Value: XXXX XXXX Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:0 | Clear Byte Pointer—WO. No specific pattern. Command enabled with a write to the I/O port address. Writing to this register initializes the byte pointer flip/flop to a known state. It clears the internal latch used to address the upper or lower byte of the 16-bit Address and Word Count Registers. The latch is also cleared by part reset and by the Master Clear command. This command precedes the first access to a 16 bit DMA controller register. The first access to a 16 bit register will then access the significant byte, and the second access automatically accesses the most significant byte. | | | #### 9.2.9 DMA Master Clear Register I/O Address: Ch. #0-3 = 0Dh; Attribute: WO Ch. #4-7 = DAh Default Value: xxxx xxxx Size: 8-bit | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | <b>Master Clear</b> —WO. No specific pattern. Enabled with a write to the port. This has the same effect as the hardware Reset. The Command, Status, Request, and Byte Pointer flip/flop registers are cleared and the Mask Register is set. | | #### 9.2.10 DMA\_CLMSK—DMA Clear Mask Register I/O Address: Ch. #0–3 = 0Eh; Attribute: WO Ch. #4-7 = DCh Default Value: xxxx xxxx Size: 8-bit Lockable: No Power Well: Core | Bit | Description | |-----|----------------------------------------------------------------------------------------| | 7:0 | Clear Mask Register—WO. No specific pattern. Command enabled with a write to the port. | #### 9.2.11 DMA\_WRMSK—DMA Write All Mask Register I/O Address: Ch. #0-3 = 0Fh; Attribute: R/W Ch. #4-7 = DEh Default Value: 0000 1111 Size: 8-bit Lockable: No Power Well: Core | Bit | Description | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:4 | Reserved. Must be 0. | | | | 3:0 | Channel Mask Bits—R/W. This register permits all four channels to be simultaneously enabled/disabled instead of enabling/disabling each channel individually, as is the case with the Mask Register - Write Single Mask Bit. In addition, this register has a read path to allow the status of the channel mask bits to be read. A channel's mask bit is automatically set to 1 when the Current Byte/Word Count Register reaches terminal count (unless the channel is in auto-initialization mode). | | | | | Setting the bit(s) to a 1 disables the corresponding DREQ(s). Setting the bit(s) to a 0 enables the corresponding DREQ(s). Bits [3:0] are set to 1 upon part reset or Master Clear. When read, bits [3:0] indicate the DMA channel [3:0] ([7:4]) mask status. | | | | | Bit 0 = Channel 0 (4) 1 = Masked, 0 = Not Masked | | | | | Bit 1 = Channel 1 (5) 1 = Masked, 0 = Not Masked | | | | | Bit 2 = Channel 2 (6) 1 = Masked, 0 = Not Masked | | | | | Bit 3 = Channel 3 (7) 1 = Masked, 0 = Not Masked | | | | | <b>NOTE:</b> Disabling channel 4 also disables channels 0–3 due to the cascade of channels 0–3 through channel 4. | | | ### 9.3 Timer I/O Registers | Port | Aliases | Register Name/Function | Default Value | Туре | |------|---------|--------------------------------------------|---------------|------| | 40h | 50h | Counter 0 Interval Time Status Byte Format | 0XXXXXXXb | RO | | | | Counter 0 Counter Access Port Register | Undefined | R/W | | 41h | 51h | Counter 1 Interval Time Status Byte Format | 0XXXXXXXb | RO | | | | Counter 1 Counter Access Port Register | Undefined | R/W | | 42h | 52h | Counter 2 Interval Time Status Byte Format | 0XXXXXXXb | RO | | | | Counter 2 Counter Access Port Register | Undefined | R/W | | | 53h | Timer Control Word Register | Undefined | WO | | 43h | | Timer Control Word Register Read Back | XXXXXXX0b | WO | | | | Counter Latch Command | X0h | WO | ### 9.3.1 TCW—Timer Control Word Register I/O Address:43hAttribute:WODefault Value:All bits undefinedSize:8 bits This register is programmed prior to any counter being accessed to specify counter modes. Following part reset, the control words for each register are undefined and each counter output is 0. Each timer must be programmed to bring it into a known state. | Bit | Description | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:6 | Counter Select—WO. The Counter Selection bits select the counter the control word acts upon as shown below. The Read Back Command is selected when bits[7:6] are both 1. 00 = Counter 0 select 01 = Counter 1 select 10 = Counter 2 select 11 = Read Back Command Read/Write Select—WO. These bits are the read/write control bits. The actual counter programming is done through the counter port (40h for counter 0, 41h for counter 1, and 42h for counter 2). 00 = Counter Latch Command 01 = Read/Write Least Significant Byte (LSB) 10 = Read/Write Most Significant Byte (MSB) 11 = Read/Write LSB then MSB | | | | 5:4 | | | | | 3:1 | Counter Mode Selection—WO. These bits select one of six possible modes of operation for the selected counter. 000 = Mode 0Out signal on end of count (=0) 001 = Mode 1Hardware retriggerable one-shot x10 = Mode 2Rate generator (divide by n counter) x11 = Mode 3Square wave output 100 = Mode 4Software triggered strobe 101 = Mode 5Hardware triggered strobe | | | | 0 | Binary/BCD Countdown Select—WO. 0 = Binary countdown is used. The largest possible binary count is 2 <sup>16</sup> . 1 = Binary coded decimal (BCD) count is used. The largest possible BCD count is 10 <sup>4</sup> . | | | There are two special commands that can be issued to the counters through this register, the Read Back Command and the Counter Latch Command. When these commands are chosen, several bits within this register are redefined. These register formats are described below. #### 9.3.1.1 RDBK\_CMD—Read Back Command The Read Back Command is used to determine the count value, programmed mode, and current states of the OUT pin and Null count flag of the selected counter or counters. Status and/or count may be latched in any or all of the counters by selecting the counter during the register write. The count and status remain latched until read, and further latch commands are ignored until the count is read. Both count and status of the selected counters may be latched simultaneously by setting both bit 5 and bit 4 to 0. If both are latched, the first read operation from that counter returns the latched status. The next one or two reads, depending on whether the counter is programmed for one or two byte counts, returns the latched count. Subsequent reads return an unlatched count. | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | Read Back Command. Must be "11" to select the Read Back Command. | | | 5 | Latch Count of Selected Counters. 0 = Current count value of the selected counters will be latched. 1 = Current count will not be latched. | | | 4 | Latch Status of Selected Counters. D = Status of the selected counters will be latched. I = Status will not be latched. | | | 3 | Counter 2 Select. 1 = Counter 2 count and/or status will be latched. | | | 2 | Counter 1 Select. 1 = Counter 1 count and/or status will be latched. | | | 1 | Counter 0 Select. 1 = Counter 0 count and/or status will be latched. | | | 0 | Reserved. Must be 0. | | #### 9.3.1.2 LTCH CMD—Counter Latch Command The Counter Latch Command latches the current count value. This command is used to insure that the count read from the counter is accurate. The count value is then read from each counter's count register through the Counter Ports Access Ports Register (40h for counter 0, 41h for counter 1, and 42h for counter 2). The count must be read according to the programmed format, i.e., if the counter is programmed for two byte counts, two bytes must be read. The two bytes do not have to be read one right after the other (read, write, or programming operations for other counters may be inserted between the reads). If a counter is latched once and then latched again before the count is read, the second Counter Latch Command is ignored. | Bit | Description | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Counter Selection. These bits select the counter for latching. If "11" is written, then the write is interpreted as a read back command. | | | | 7:6 | 00 = Counter 0 | | | | | 01 = Counter 1 | | | | | 10 = Counter 2 | | | | 5:4 | Counter Latch Command. | | | | 5.4 | 00 = Selects the Counter Latch Command. | | | | 3:0 | Reserved. Must be 0. | | | #### 9.3.2 SBYTE\_FMT—Interval Timer Status Byte Format Register I/O Address: Counter 0 = 40h, Attribute: RO Counter 1 = 41h, Counter 2 = 42h Default Value: Bits[6:0] undefined, Bit 7=0 Size: 8 bits per counter Each counter's status byte can be read following a Read Back Command. If latch status is chosen (bit 4=0, Read Back Command) as a read back option for a given counter, the next read from the counter's Counter Access Ports Register (40h for counter 0, 41h for counter 1, and 42h for counter 2) returns the status byte. The status byte returns the following: | Bit | Description | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Counter OUT Pin State—RO. | | | | 7 | 0 = OUT pin of the counter is also a 0.<br>1 = OUT pin of the counter is also a 1. | | | | 6 | Count Register Status—RO. This bit indicates when the last count written to the Count Register (CR) has been loaded into the counting element (CE). The exact time this happens depends on the counter mode, but until the count is loaded into the counting element (CE), the count value will be incorrect. | | | | | <ul> <li>0 = Count has been transferred from CR to CE and is available for reading.</li> <li>1 = Null Count. Count has not been transferred from CR to CE and is not yet available for reading.</li> </ul> | | | | | <b>Read/Write Selection Status</b> —RO. These reflect the read/write selection made through bits[5:4] of the control register. The binary codes returned during the status read match the codes used to program the counter read/write selection. | | | | 5:4 | 00 = Counter Latch Command | | | | | 01 = Read/Write Least Significant Byte (LSB) | | | | | 10 = Read/Write Most Significant Byte (MSB) | | | | | 11 = Read/Write LSB then MSB | | | | | <b>Mode Selection Status</b> —RO. These bits return the counter mode programming. The binary code returned matches the code used to program the counter mode, as listed under the bit function above. 000 = Mode 0Out signal on end of count (=0) | | | | | 000 = Mode dout signal on end of count (=0) 001 = Mode 1Hardware retriggerable one-shot | | | | 3:1 | x10 = Mode 2Rate generator (divide by n counter) | | | | | x11 = Mode 3Square wave output | | | | | 100 = Mode 4Software triggered strobe | | | | | 101 = Mode 5Hardware triggered strobe | | | | | Countdown Type Status—RO. This bit reflects the current countdown type. | | | | 0 | 0 = Binary countdown. 1 = Binary Coded Decimal (BCD) countdown. | | | ### 9.3.3 Counter Access Ports Register I/O Address: Counter 0–40h, Attribute: R/W Counter 1-41h, Counter 2-42h Default Value: All bits undefined Size: 8 bit | Bit | Description | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | Counter Port—R/W. Each counter port address is used to program the 16-bit Count Register. The order of programming, either LSB only, MSB only, or LSB then MSB, is defined with the Interval Counter Control Register at port 43h. The counter port is also used to read the current count from the Count Register, and return the status of the counter programming following a Read Back Command. | | ### 9.4 Intel® 8259 Interrupt Controller (PIC) Registers #### 9.4.1 Interrupt Controller I/O MAP The interrupt controller registers are located at 20h and 21h for the master controller (IRQ0–7), and at A0h and A1h for the slave controller (IRQ8–13). These registers have multiple functions, depending upon the data written to them. Below is a description of the different register possibilities for each address. **Table 9-3. PIC Registers** | Port | Aliases | Register Name/Function | Default Value | Туре | |------|-----------------------------------------|-------------------------------------------|---------------|------| | | 24h, 28h,<br>2Ch, 30h,<br>34h, 38h, 3Ch | Master PIC ICW1 Init. Cmd Word 1 Register | Undefined | WO | | 20h | | Master PIC OCW2 Op Ctrl Word 2 Register | 001XXXXXb | WO | | | | Master PIC OCW3 Op Ctrl Word 3 Register | X01XXX10b | R/W | | | 25h, 29h,<br>2Dh, 31h,<br>35h, 39h, 3Dh | Master PIC ICW2 Init. Cmd Word 2 Register | Undefined | WO | | 21h | | Master PIC ICW3 Init. Cmd Word 3 Register | Undefined | WO | | 2111 | | Master PIC ICW4 Init. Cmd Word 4 Register | 01h | WO | | | | Master PIC OCW1 Op Ctrl Word 1 Register | 00h | R/W | | | A4h, A8h, | Slave PIC ICW1 Init. Cmd Word 1 Register | Undefined | WO | | A0h | ACh, B0h,<br>B4h, B8h, BCh | Slave PIC OCW2 Op Ctrl Word 2 Register | 001XXXXXb | WO | | | | Slave PIC OCW3 Op Ctrl Word 3 Register | X01XXX10b | R/W | | | A5h, A9h,<br>ADh, B1h,<br>B5h, B9h, BDh | Slave PIC ICW2 Init. Cmd Word 2 Register | Undefined | WO | | A1h | | Slave PIC ICW3 Init. Cmd Word 3 Register | Undefined | WO | | AIII | | Slave PIC ICW4 Init. Cmd Word 4 Register | 01h | WO | | | | Slave PIC OCW1 Op Ctrl Word 1 Register | 00h | R/W | | 4D0h | _ | Master PIC Edge/Level Triggered Register | 00h | R/W | | 4D1h | _ | Slave PIC Edge/Level Triggered Register | 00h | R/W | #### 9.4.2 ICW1—Initialization Command Word 1 Register Offset Address: Master Controller-020h Attribute: WO Slave Controller-0A0h Default Value: All bits undefined Size: 8 bit /controller A write to Initialization Command Word 1 starts the interrupt controller initialization sequence, during which the following occurs: 1. The Interrupt Mask register is cleared. 2. IRQ7 input is assigned priority 7. 3. The slave mode address is set to 7. 4. Special Mask Mode is cleared and Status Read is set to IRR. Once this write occurs, the controller expects writes to ICW2, ICW3, and ICW4 to complete the initialization sequence. | Bit | Description | | | |-----|---------------------------------------------------------------------------------------------------------------------|--|--| | 7:5 | ICW/OCW Select—WO. These bits are MCS-85 specific, and not needed. 000 = Should be programmed to "000" | | | | 4 | ICW/OCW Select—WO. 1 = This bit must be a 1 to select ICW1 and enable the ICW2, ICW3, and ICW4 sequence. | | | | 3 | Edge/Level Bank Select (LTIM)—WO. Disabled. Replaced by the edge/level triggered control registers (ELCR). | | | | 2 | ADI—WO. 0 = Ignored for the ICH3. Should be programmed to 0. | | | | 1 | Single or Cascade (SNGL)—WO. 0 = Must be programmed to a 0 to indicate two controllers operating in cascade mode. | | | | 0 | ICW4 Write Required (IC4)—WO. 1 = This bit must be programmed to a 1 to indicate that ICW4 needs to be programmed. | | | ### 9.4.3 ICW2—Initialization Command Word 2 Register Offset Address: Master Controller—021h Attribute: WO Slave Controller—0A1h Default Value: All bits undefined Size: 8 bit /controller ICW2 is used to initialize the interrupt controller with the five most significant bits of the interrupt vector address. The value programmed for bits[7:3] is used by the processor to define the base address in the interrupt vector table for the interrupt routines associated with each IRQ on the controller. Typical ISA ICW2 values are 08h for the master controller and 70h for the slave controller. | Bit | Description | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 7:3 | Interrupt Vector Base Address—WO. Bits [7:3] define the base address in the interrupt vector table for the interrupt routines associated with each interrupt request level input. | | | | | acknowledge<br>serviced. This | CW2, these bits should all be 0. During an interrupt by the interrupt controller with the interrupt to be the interrupt vector driven onto the data bus ree bit binary code: | | | 2:0 | Code<br>000<br>001<br>010<br>011<br>100<br>101<br>110 | Master Interrupt IRQ0 IRQ1 IRQ2 IRQ3 IRQ4 IRQ5 IRQ6 | Slave Interrupt IRQ8 IRQ9 IRQ10 IRQ11 IRQ12 IRQ13 IRQ14 IRQ15 | # 9.4.4 ICW3—Master Controller Initialization Command Word 3 Register Offset Address: 21h Attribute: WO Default Value: All bits undefined Size: 8 bits | Bit | Description | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:3 | 0 = These bits must be programmed to zero. | | | 2 | Cascaded Interrupt Controller IRQ Connection—WO. This bit indicates that the slave controller is cascaded on IRQ2. When IRQ8#–IRQ15 is asserted, it goes through the slave controller's priority resolver. The slave controller's INTR output onto IRQ2. IRQ2 then goes through the master controller's priority solver. If it wins, the INTR signal is asserted to the processor, and the returning interrupt acknowledge returns the interrupt vector for the slave controller. 1 = This bit must always be programmed to a 1. | | | 1:0 | 0 = These bits must be programmed to zero. | | # 9.4.5 ICW3—Slave Controller Initialization Command Word 3 Register Offset Address: A1h Attribute: WO Default Value: All bits undefined Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | 0 = These bits must be programmed to zero. | | 2:0 | Slave Identification Code—WO. These bits are compared against the slave identification code broadcast by the master controller from the trailing edge of the first internal INTA# pulse to the trailing edge of the second internal INTA# pulse. These bits must be programmed to 02h to match the code broadcast by the master controller. When 02h is broadcast by the master controller during the INTA# sequence, the slave controller assumes responsibility for broadcasting the interrupt vector. | ## 9.4.6 ICW4—Initialization Command Word 4 Register Offset Address: Master Controller–021h Attribute: WO Slave Controller–0A1h Default Value: Size: 8 bits | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | 0 = These bits must be programmed to zero. | | | 4 | Special Fully Nested Mode (SFNM)—WO. | | | 4 | <ul> <li>0 = Should normally be disabled by writing a 0 to this bit.</li> <li>1 = Special fully nested mode is programmed.</li> </ul> | | | 3 | Buffered Mode (BUF)—WO. | | | 3 | 0 = Must be programmed to 0 for the ICH3. This is non-buffered mode. | | | 2 | Master/Slave in Buffered Mode—WO. Not used. | | | | 0 = Should always be programmed to 0. | | | | Automatic End of Interrupt (AEOI)—WO. | | | 1 | 0 = This bit should normally be programmed to 0. This is the normal end of interrupt. 1 = Automatic End of Interrupt (AEOI) mode is programmed. AEOI is discussed in Section 5.7.4.10. | | | 0 | Microprocessor Mode—WO. 1 = Must be programmed to 1 to indicate that the controller is operating in an Intel Architecture-based system. | | # 9.4.7 OCW1—Operational Control Word 1 (Interrupt Mask) Register Offset Address: Master Controller–021h Attribute: R/W Slave Controller–0A1h Default Value: 00h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Request Mask—R/W. When a 1 is written to any bit in this register, the corresponding IRQ line is masked. When a 0 is written to any bit in this register, the corresponding IRQ mask bit is cleared, and interrupt requests will again be accepted by the controller. Masking IRQ2 on the master controller will also mask the interrupt requests from the slave controller. | ## 9.4.8 OCW2—Operational Control Word 2 Register Offset Address: Master Controller-020h Attribute: WO Slave Controller-0A0h Default Value: Bit[4:0]=undefined, Size: 8 bits Bit[7:5]=001 Following a part reset or ICW initialization, the controller enters the fully nested mode of operation. Non-specific EOI without rotation is the default. Both rotation mode and specific EOI mode are disabled following initialization. | Bit | Description | | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Rotate and EOI Codes (R, SL, EOI)—WO. These three bits control the Rotate and End of Interrupt modes and combinations of the two. | | | | | | 000 = Rotate in Auto EOI Mode (Clear) | | | | | | 001 = Non-specific EOI command | | | | | | 010 = No Operation | | | | | 7:5 | 011 = Specific EOI Command | | | | | | 100 = Rotate in Auto EOI Mode (Set) | | | | | | 101 = Rotate on Non-Specific EOI Command | | | | | | 110 = *Set Priority Command | | | | | | 111 = *Rotate on Specific EOI Command | | | | | | *L0 - L2 Are Used | | | | | 4:3 | OCW2 Select—WO. When selecting OCW2, bits 4:3 = "00" | | | | | | Interrupt Level Select (L2, L1, L0)—WO. L2, L1, and L0 determine the interrupt level acted upon when the SL bit is active. A simple binary code, outlined below, selects the channel for the command to act upon. When the SL bit is inactive, these bits do not have a defined function; programming L2, L1 and L0 to 0 is sufficient in this case. | | | | | 2:0 | Bits Interrupt Level Bits Interrupt Level 000 IRQ0/8 100 IRQ4/12 001 IRQ1/9 101 IRQ5/13 010 IRQ2/10 110 IRQ6/14 011 IRQ3/11 111 IRQ7/15 | | | | #### **OCW3—Operational Control Word 3 Register** 9.4.9 Master Controller—020h Slave Controller—0A0h Offset Address: Attribute: WO Default Value: Bit[6,0]=0, Bit[7,4:2]=undef, 8 bits Size: Bit[5,1]=1 | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved. Must be 0. | | 6 | Special Mask Mode (SMM)—WO. 1 = The Special Mask Mode can be used by an interrupt service routine to dynamically alter the system priority structure while the routine is executing, through selective enabling/disabling of the other channel's mask bits. Bit 5, the ESMM bit, must be set for this bit to have any meaning. | | 5 | Enable Special Mask Mode (ESMM)—WO. 0 = Disable. The SMM bit becomes a "don't care". 1 = Enable the SMM bit to set or reset the Special Mask Mode. | | 4:3 | OCW3 Select—WO. When selecting OCW3, bits 4:3 = "01". | | 2 | Poll Mode Command—WO. 0 = Disable. Poll Command is not issued. 1 = Enable. The next I/O read to the interrupt controller is treated as an interrupt acknowledge cycle. An encoded byte is driven onto the data bus, representing the highest priority level requesting service. | | 1:0 | Register Read Command—WO. These bits provide control for reading the In-Service Register (ISR) and the Interrupt Request Register (IRR). When bit 1=0, bit 0 will not affect the register read selection. When bit 1=1, bit 0 selects the register status returned following an OCW3 read. If bit 0=0, the IRR will be read. If bit 0=1, the ISR will be read. Following ICW initialization, the default OCW3 port address read will be "read IRR". To retain the current selection (read ISR or read IRR), always write a 0 to bit 1 when programming this register. The selected register can be read repeatedly without reprogramming OCW3. To select a new status register, OCW3 must be reprogrammed prior to attempting the read. 00 = No Action 10 = Read IRQ Register 11 = Read IS Register | ## 9.4.10 ELCR1—Master Controller Edge/Level Triggered Register Offset Address: 4D0h Attribute: R/W Default Value: 00h Size: 8 bits In edge mode, (bit[x] = 0), the interrupt is recognized by a low to high transition. In level mode (bit[x] = 1), the interrupt is recognized by a high level. The cascade channel, IRQ2, the heart beat timer (IRQ0), and the keyboard controller (IRQ1), cannot be put into level mode. | Bit | Description | |-----|--------------------------------------| | 7 | IRQ7 ECL—R/W. 0 = Edge. 1 = Level. | | 6 | IRQ6 ECL—R/W. 0 = Edge. 1 = Level. | | 5 | IRQ5 ECL—R/W. 0 = Edge. 1 = Level. | | 4 | IRQ4 ECL—R/W. 0 = Edge. 1 = Level. | | 3 | IRQ3 ECL—R/W. 0 = Edge. 1 = Level. | | 2:0 | Reserved. Must be 0. | ## 9.4.11 ELCR2—Slave Controller Edge/Level Triggered Register Offset Address: 4D1h Attribute: R/W Default Value: 00h Size: 8 bits In edge mode, (bit[x] = 0), the interrupt is recognized by a low to high transition. In level mode (bit[x] = 1), the interrupt is recognized by a high level. The real time clock, IRQ8#, and the floating point error interrupt, IRQ13, cannot be programmed for level mode. | Bit | Description | |-----|-------------------------------------| | 7 | IRQ15 ECL—R/W. 0 = Edge. 1 = Level. | | 6 | IRQ14 ECL—R/W. 0 = Edge. 1 = Level. | | 5 | Reserved. Must be 0. | | 4 | IRQ12 ECL—R/W. 0 = Edge. 1 = Level. | | 3 | IRQ11 ECL—R/W. 0 = Edge. 1 = Level. | | 2 | IRQ10 ECL—R/W. 0 = Edge. 1 = Level. | | 1 | IRQ9 ECL—R/W. 0 = Edge. 1 = Level. | | 0 | Reserved. Must be 0. | ## 9.5 Advanced Interrupt Controller (APIC) #### 9.5.1 APIC Register Map The APIC is accessed via an indirect addressing scheme. Two registers are visible by software for manipulation of most of the APIC registers. These registers are mapped into memory space. The registers are shown in Table 9-4. **Table 9-4. APIC Direct Registers** | Address | Register | Size | Туре | |------------|----------------------------|---------|------| | FEC0_0000h | Index Register | 8 bits | R/W | | FEC0_0010h | Data Register | 32 bits | R/W | | FECO_0020h | IRQ Pin Assertion Register | 8 bits | WO | | FECO_0040h | EOI Register | 8 bits | WO | Table 9-5 lists the registers which can be accessed within the APIC via the Index Register. When accessing these registers, accesses must be done a DWord at a time. For example, software should never access byte 2 from the Data register before accessing bytes 0 and 1. The hardware will not attempt to recover from a bad programming model in this case. **Table 9-5. APIC Indirect Registers** | Index | Register | Size | Туре | |---------|----------------------|---------|------| | 00h | ID | 32 bits | R/W | | 01h | Version | 32 bits | RO | | 02h | Arbitration ID | 32 bits | RO | | 03h | Boot Configuration | 32 bits | R/W | | 03–0Fh | Reserved | | RO | | 10 –11h | Redirection Table 0 | 64 bits | R/W | | 12–13h | Redirection Table 1 | 64 bits | R/W | | | | | | | 3E-3Fh | Redirection Table 23 | 64 bits | R/W | | 40–FFh | Reserved | | RO | ## 9.5.2 IND—Index Register Memory Address FEC0\_0000h Attribute: R/W Default Value: 00h Size: 8 bits The Index Register will select which APIC indirect register to be manipulated by software. The selector values for the indirect registers are listed in Table 9-5. Software will program this register to select the desired APIC internal register | Bit | Description | |-----|----------------------------------------------------------------------------| | 7:0 | APIC Index—R/W. This is an 8 bit pointer into the I/O APIC register table. | #### 9.5.3 DAT—Data Register Memory Address FEC0\_0010h Attribute: R/W Default Value: 00000000h Size: 32 bits This is a 32 bit register specifying the data to be read or written to the register pointed to by the Index register. This register can only be accessed in DWord quantities. | Bit | Description | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | <b>APIC Data</b> —R/W. This is a 32 bit register for the data to be read or written to the APIC indirect register pointed to by the Index register. | | #### 9.5.4 IRQPA—IRQ Pin Assertion Register Memory Address FEC0\_0020h Attribute: WO Default Value: N/A Size: 32 bits The IRQ Pin Assertion Register is present to provide a mechanism to scale the number of interrupt inputs into the I/O APIC without increasing the number of dedicated input pins. When a device that supports this interrupt assertion protocol requires interrupt service, that device will issue a write to this register. Bits 4:0 written to this register contain the IRQ number for this interrupt. The only valid values are 0–23. Bits 31:5 are ignored. To provide for future expansion, peripherals should always write a value of 0 for Bits 31:5. See Section 5.8.4 for more details on how PCI devices will use this field. *Note:* Writes to this register are only allowed by the processor and by masters on the ICH3's PCI bus. Writes by devices on PCI buses above the ICH3 (e.g., a PCI segment on a P64H) are not supported. | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | Reserved. To provide for future expansion, the processor should always write a value of 0 to Bits 31:5. | | 4:0 | <b>IRQ Number</b> —WO. Bits 4:0 written to this register contain the IRQ number for this interrupt. The only valid values are 0–23. | ### 9.5.5 EOIR—EOI Register Memory Address FEC0\_0040h Attribute: WO Default Value: N/A Size: 32 bits The EOI register is present to provide a mechanism to maintain the level triggered semantics for level-triggered interrupts issued on the parallel bus. When a write is issued to this register, the I/O APIC will check the lower 8 bits written to this register, and compare it with the vector field for each entry in the I/O Redirection Table. When a match is found, the Remote IRR bit for that I/O Redirection Entry will be cleared. **Note:** This is similar to what already occurs when the APIC sees the EIO message on the serial bus. Note that if multiple I/O Redirection entries, for any reason, assign the same vector for more than one interrupt input, each of those entries will have the Remote\_IRR bit reset to 0. The interrupt which was prematurely reset will not be lost because if its input remained active when the Remote\_IRR bit is cleared, the interrupt will be reissued and serviced at a later time. **Note:** Only bits 7:0 are actually used. Bits 31:8 are ignored by the ICH3. **Note:** To provide for future expansion, the processor should always write a value of 0 to Bits 31:8. | Bit | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | Reserved. To provide for future expansion, the processor should always write a value of 0 to Bits 31:8. | | | 7:0 | Redirection Entry Clear—WO. When a write is issued to this register, the I/O APIC will check this field, and compare it with the vector field for each entry in the I/O Redirection Table. When a match is found, the Remote_IRR bit for that I/O Redirection Entry will be cleared. | | ### 9.5.6 ID—Identification Register Index Offset:00hAttribute:R/WDefault Value:00000000hSize:32 bits The APIC ID serves as a physical name of the APIC. The APIC bus arbitration ID for the APIC is derived from its I/O APIC ID. This register is reset to zero on power up reset | Bit | Description | | |-------|----------------------------------------------------------------------|--| | 31:28 | :28 Reserved. | | | 27:24 | APIC ID—R/W. Software must program this value before using the APIC. | | | 23:16 | Reserved. | | | 15 | Scratchpad bit. | | | 14:0 | Reserved. | | #### 9.5.7 VER—Version Register Index Offset:01hAttribute:RODefault Value:00170002hSize:32 bits Each I/O APIC contains a hardwired Version Register that identifies different implementation of APIC and their versions. The maximum redirection entry information also is in this register, to let software know how many interrupt are supported by this APIC. | Bit | Description | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | Reserved. | | | 23:16 | <b>Maximum Redirection Entries</b> —RO. This is the entry number (0 being the lowest entry) of the highest entry in the redirection table. It is equal to the number of interrupt input pins minus one and is in the range 0 through 239. In the ICH3 this field is hardwired to 17h to indicate 24 interrupts. | | | 15 | PRQ—RO. This bit is set to 1 to indicate that this version of the I/O APIC implements the IRQ Assertion register and allows PCI devices to write to it to cause interrupts. | | | 14:8 | Reserved. | | | 7:0 | Version—RO. This is a version number that identifies the implementation version. | | #### 9.5.8 ARBID—Arbitration ID Register Index Offset:02hAttribute:RODefault Value:00000000hSize:32 bits This register contains the bus arbitration priority for the APIC. If APIC Clock is running, this register is loaded whenever the APIC ID register is loaded. A rotating priority scheme is used for APIC bus arbitration. The winner of the arbitration becomes the lowest priority agent and assumes an arbitration ID of 0. | Bit | Description | | |-------|------------------------------------------------------------------------------------|--| | 31:28 | Reserved. | | | 27:24 | I/O APIC Identification—RO. This 4 bit field contains the I/O APIC Arbitration ID. | | | 23:0 | Reserved. | | #### 9.5.9 BOOT\_CONFIG—Boot Configuration Register Index Offset:03hAttribute:R/WDefault Value:00000000hSize:32 bits This register is used to control the interrupt delivery mechanism for the APIC. | Bit | Description | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:1 | Reserved. | | | 0 | Delivery Type (DT)—R/W. 0 = Interrupt delivery mechanism is via the APIC serial bus (default). 1 = Interrupt delivery mechanism is a Processor System Bus message. | | #### 9.5.10 Redirection Table Index Offset: 10h-11h (vector 0) through Attribute: R/W 3E-3Fh (vector 23) Default Value: Bit 16–1, Bits[15:12]=0. Size: 64 bits each, (accessed as All other bits undefined two 32 bit quantities) The Redirection Table has a dedicated entry for each interrupt input pin. The information in the Redirection Table is used to translate the interrupt manifestation on the corresponding interrupt pin into an APIC message. The APIC will respond to an edge triggered interrupt as long as the interrupt is held until after the acknowledge cycle has begun. Once the interrupt is detected, a delivery status bit internally to the I/O APIC is set. The state machine will step ahead and wait for an acknowledgment from the APIC bus unit that the interrupt message was sent over the APIC bus. Only then will the I/O APIC be able to recognize a new edge on that interrupt pin. That new edge will only result in a new invocation of the handler if its acceptance by the destination APIC causes the Interrupt Request Register bit to go from 0 to 1. (In other words, if the interrupt was not already pending at the destination.) | Bit | Description | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 63:56 | Destination—R/W. If bit 11 of this entry is 0 [Physical], then bits [59:56] specifies an APIC ID. In this case, bits 63:59 should be programmed by software to 0. If bit 11 of this entry is 1 [Logical], then bits [63:56] specify the logical destination address of a set of processors. | | | | 55:17 | Reserved. Software should program bits 55:48 to 0. | | | | 16 | Mask—R/W. 0 = Not masked: An edge or level on this interrupt pin results in the delivery of the interrupt to the destination. 1 = Masked: Interrupts are not delivered nor held pending. Setting this bit after the interrupt is accepted by a local APIC has no effect on that interrupt. This behavior is identical to the device withdrawing the interrupt before it is posted to the processor. It is software's responsibility to deal with the case where the mask bit is set after the interrupt message has been accepted by a local APIC unit but before the interrupt is dispensed to the processor. | | | | 15 | Trigger Mode—R/W. This field indicates the type of signal on the interrupt pin that triggers an interrupt. 0 = Edge triggered. 1 = Level triggered. | | | | 14 | Remote IRR—R/W. This bit is used for level triggered interrupts; its meaning is undefined for edge triggered interrupts. 0 = Reset when an EOI message is received from a local APIC. 1 = Set when Local APIC/s accept the level interrupt sent by the I/O APIC. | | | | 13 | Interrupt Input Pin Polarity—R/W. This bit specifies the polarity of each interrupt signal connected to the interrupt pins. 0 = Active high. 1 = Active low. | | | | 12 | Delivery Status—RO. This field contains the current status of the delivery of this interrupt. Writes to this bit have no effect. 0 = Idle. No activity for this interrupt. 1 = Pending. Interrupt has been injected, but delivery is held up due to the APIC bus being busy or the inability of the receiving APIC unit to accept the interrupt at this time. | | | | Bit | Description | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | <b>Destination Mode</b> —R/W. This field determines the interpretation of the Destination field. | | | 11 | <ul> <li>0 = Physical. Destination APIC ID is identified by bits [59:56].</li> <li>1 = Logical. Destinations are identified by matching bit [63:56] with the Logical Destination in the Destination Format Register and Logical Destination Register in each Local APIC.</li> </ul> | | | 10:8 | <b>Delivery Mode</b> —R/W. This field specifies how the APICs listed in the destination field should act upon reception of this signal. Certain Delivery Modes will only operate as intended when used in conjunction with a specific trigger mode. These encodings are listed in the note below. | | | 7:0 | <b>Vector</b> —R/W. This field contains the interrupt vector for this interrupt. Values range between 10h and FEh. | | #### NOTE: Delivery Mode encoding: - 000 = Fixed. Deliver the signal on the INTR signal of all processor cores listed in the destination. Trigger Mode can be edge or level. - 001 = Lowest Priority. Deliver the signal on the INTR signal of the processor core that is executing at the lowest priority among all the processors listed in the specified destination. Trigger Mode can be edge or level. - 010 = SMI (System Management Interrupt). Requires the interrupt to be programmed as edge triggered. The vector information is ignored but must be programmed to all zeroes for future compatibility. #### 011 = Reserved - 100 = NMI. Deliver the signal on the NMI signal of all processor cores listed in the destination. Vector information is ignored. NMI is treated as an edge triggered interrupt even if it is programmed as level triggered. For proper operation this redirection table entry must be programmed to edge triggered. The NMI delivery mode does not set the RIRR bit. Once the interrupt is detected, it will be sent over the APIC bus. If the redirection table is incorrectly set to level, the loop count will continue counting through the redirection table addresses. Once the count for the NMI pin is reached again, the interrupt will be sent over the APIC bus again. - 101 = INIT. Deliver the signal to all processor cores listed in the destination by asserting the INIT signal. All addressed local APICs will assume their INIT state. INIT is always treated as an edge triggered interrupt even if programmed as level triggered. For proper operation this redirection table entry must be programmed to edge triggered. The INIT delivery mode does not set the RIRR bit. Once the interrupt is detected, it will be sent over the APIC bus. If the redirection table is incorrectly set to level, the loop count will continue counting through the redirection table addresses. Once the count for the INIT pin is reached again, the interrupt will be sent over the APIC bus again. #### 110 = Reserved 111 = ExtINT. Deliver the signal to the INTR signal of all processor cores listed in the destination as an interrupt that originated in an externally connected 8259A compatible interrupt controller. The INTA cycle that corresponds to this ExtINT delivery will be routed to the external controller that is expected to supply the vector. Requires the interrupt to be programmed as edge triggered. #### 9.6 Real Time Clock Registers #### 9.6.1 I/O Register Address Map The RTC internal registers and RAM are organized as two banks of 128 bytes each, called the standard and extended banks. The first 14 bytes of the standard bank contain the RTC time and date information along with four registers, A–D, that are used for configuration of the RTC. The extended bank contains a full 128 bytes of battery backed SRAM, and will be accessible even when the RTC module is disabled (via the RTC configuration register). Registers A–D do not physically exist in the RAM. All data movement between the host processor and the real-time clock is done through registers mapped to the standard I/O space. The register map appears in Table 9-6. #### Table 9-6. RTC I/O Registers | I/O Locations | If U128E bit = 0 | Function | |---------------|---------------------------|------------------------------------------------| | 70h and 74h | Also alias to 72h and 76h | Real-Time Clock (Standard RAM) Index Register | | 71h and 75h | Also alias to 73h and 77h | Real-Time Clock (Standard RAM) Target Register | | 72h and 76h | | Extended RAM Index Register (if enabled) | | 73h and 77h | | Extended RAM Target Register (if enabled) | #### NOTES: - 1. I/O locations 70h and 71h are the standard ISA location for the real-time clock. The map for this bank is shown in Table 9-7. Locations 72h and 73h are for accessing the extended RAM. The extended RAM bank is also accessed using an indexed scheme. I/O address 72h is used as the address pointer and I/O address 73h is used as the data register. Index addresses above 127h are not valid. If the extended RAM is not needed, it may be disabled. - 2. Software must preserve the value of bit 7 at I/O addresses 70h and 74h. When writing to these addresses, software must first read the value, and then write the same value for bit 7 during the sequential address write ## 9.6.2 Indexed Registers The RTC contains two sets of indexed registers that are accessed using the two separate Index and Target registers (70/71h or 72/73h), as shown in Table 9-7. Table 9-7. RTC (Standard) RAM Bank | Index | Name | |---------|-----------------------| | 00h | Seconds | | 01h | Seconds Alarm. | | 02h | Minutes | | 03h | Minutes Alarm | | 04h | Hours | | 05h | Hours Alarm | | 06h | Day of Week | | 07h | Day of Month | | 08h | Month | | 09h | Year | | 0Ah | Register A | | 0Bh | Register B | | 0Ch | Register C | | 0Dh | Register D | | 0Eh-7Fh | 114 Bytes of User RAM | #### 9.6.2.1 RTC\_REGA—Register A RTC Index: 0A Attribute: R/W Default Value: Undefined Size: 8-bit Lockable: No Power Well: RTC This register is used for general configuration of the RTC functions. None of the bits are affected by RSMRST# or any other ICH3 reset signal. | Bit | Description | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Update In Progress (UIP)—R/W. This bit may be monitored as a status flag. | | | | 7 | <ul> <li>0 = The update cycle will not start for at least 492us. The time, calendar, and alarm information in RAM is always available when the UIP bit is 0.</li> <li>1 = The update is soon to occur or is in progress.</li> </ul> | | | | | Division Chain Select (DV[2:0])— R/W. These three bits control the divider chain for the oscillator, and are not affected by RSMRST# or any other reset signal. DV[2] corresponds to bit 6. 010 = Normal Operation 11X = Divider Reset | | | | 6:4 | 101 = Bypass 15 stages (test mode only) | | | | 0.4 | 100 = Bypass 10 stages (test mode only) | | | | | 011 = Bypass 5 stages (test mode only) | | | | | 001 = Invalid | | | | | 000 = Invalid | | | | 3:0 | Rate Select (RS[3:0])—R/W. Selects one of 13 taps of the 15 stage divider chain. The selected tap can generate a periodic interrupt if the PIE bit is set in Register B. Otherwise this tap will set the PF flag of Register C. If the periodic interrupt is not to be used, these bits should all be set to zero. RS3 corresponds to bit 3. $0000 = \text{Interrupt never toggles}$ $0001 = 3.90625 \text{ ms}$ $0010 = 7.8125 \text{ ms}$ $0011 = 122.070 \mu\text{s}$ $0110 = 244.141 \mu\text{s}$ $0110 = 976.5625 \mu\text{s}$ $0111 = 1.953125 m\text{s}$ $1000 = 3.90625 m\text{s}$ $1001 = 7.8125 m\text{s}$ $1010 = 15.625 m\text{s}$ $1011 = 31.25 m\text{s}$ $1010 = 62.5 m\text{s}$ $1101 = 125 m\text{s}$ $1111 = 500 m\text{s}$ | | | ### 9.6.2.2 RTC\_REGB—Register B (General Configuration) RTC Index: 0Bh Attribute: R/W Default Value: U0U00UUU (U: Undefined) Size: 8-bit Lockable: No Power Well: RTC | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Update Cycle Inhibit (SET)—R/W. Enables/Inhibits the update cycles. This bit is not affected by RSMRST# nor any other reset signal. | | | <ul> <li>0 = Update cycle occurs normally once each second.</li> <li>1 = A current update cycle will abort and subsequent update cycles will not occur until SET is returned to zero. When set is one, the BIOS may initialize time and calendar bytes safely.</li> </ul> | | | Periodic Interrupt Enable (PIE)—R/W. This bit is cleared by RSMRST#, but not on any other reset. | | 6 | 0 = Disable.<br>1 = Allows an interrupt to occur with a time base set with the RS bits of register A. | | | Alarm Interrupt Enable (AIE)—R/W. This bit is cleared by RSMRST#, but not on any other reset. | | 5 | <ul> <li>0 = Disable.</li> <li>1 = Allows an interrupt to occur when the AF is set by an alarm match from the update cycle. An alarm can occur once a second, one an hour, once a day, or one a month.</li> </ul> | | 4 | <b>Update-Ended Interrupt Enable (UIE)</b> —R/W. This bit is cleared by RSMRST#, but not on any other reset. | | | 0 = Disable. 1 = Allows an interrupt to occur when the update cycle ends. | | 3 | <b>Square Wave Enable (SQWE)</b> —R/W. This bit serves no function in the ICH3. It is left in this register bank to provide compatibility with the Motorola* 146818B. The ICH3 has no SQW pin. This bit is cleared by RSMRST#, but not on any other reset. | | 2 | <b>Data Mode (DM)</b> —R/W. Specifies either binary or BCD data representation. This bit is not affected by RSMRST# nor any other reset signal. | | 2 | 0 = BCD.<br>1 = Binary. | | 1 | <b>Hour Format (HOURFORM)</b> —R/W. Indicates the hour byte format. This bit is not affected by RSMRST# nor any other reset signal. | | | <ul> <li>0 = Twelve-hour mode. In twelve hour mode, the seventh bit represents AM as zero and PM as one.</li> <li>1 = Twenty-four hour mode.</li> </ul> | | 0 | <b>Daylight Savings Enable (DSE)</b> —R/W. Triggers two special hour updates per year. The days for the hour adjustment are those specified in United States federal law as of 1987, which is different than previous years. This bit is not affected by RSMRST# nor any other reset signal. | | | 0 = Daylight Savings Time updates do not occur. 1 = a) Update on the first Sunday in April, where time increments from 1:59:59 AM to 3:00:00 AM. b) Update on the last Sunday in October when the time first reaches 1:59:59 AM, it is changed to 1:00:00 AM. The time must increment normally for at least two update cycles (seconds) previous to these conditions for the time change to occur properly. | #### 9.6.2.3 RTC\_REGC—Register C (Flag Register) RTC Index: 0Ch Attribute: RO Default Value: 00U00000 (U: Undefined) Size: 8-bit Lockable: No Power Well: RTC Writes to Register C have no effect. | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Interrupt Request Flag (IRQF)—RO. IRQF = (PF * PIE) + (AF * AIE) + (UF *UFE). This also causes the CH_IRQ_B signal to be asserted. This bit is cleared upon RSMRST# or a read of Register C. | | 6 | Periodic Interrupt Flag (PF)—RO. This bit is cleared upon RSMRST# or a read of Register C. 0 = If no taps are specified via the RS bits in Register A, this flag will not be set. 1 = Periodic interrupt Flag will be 1 whenever the tap specified by the RS bits of register A is 1. | | 5 | Alarm Flag (AF)—RO. 0 = This bit is cleared upon RTCRST# or a read of Register C. 1 = Alarm Flag will be set after all Alarm values match the current time. | | 4 | Update-Ended Flag (UF)—RO. 0 = The bit is cleared upon RSMRST# or a read of Register C. 1 = Set immediately following an update cycle for each second. | | 3:0 | Reserved. Will always report 0. | #### 9.6.2.4 RTC\_REGD—Register D (Flag Register) RTC Index: 0Dh Attribute: R/W Default Value: 10UUUUUU (U: Undefined) Size: 8-bit Lockable: No Power Well: RTC | Bit | Description | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Valid RAM and Time Bit (VRT)—R/W. | | | 7 | <ul> <li>0 = This bit should always be written as a 0 for write cycle, however it will return a 1 for read cycles.</li> <li>1 = This bit is hardwired to 1 in the RTC power well.</li> </ul> | | | 6 | Reserved. This bit always returns a 0 and should be set to 0 for write cycles. | | | 5:0 | Date Alarm—R/W. These bits store the date of month alarm value. If set to 000000b, then a don't care state is assumed. The host must configure the date alarm for these bits to do anything, yet they can be written at any time. If the date alarm is not enabled, these bits will return zeros to mimic the functionality of the Motorola 146818B. These bits are not affected by RESET. | | #### **Processor Interface Registers** 9.7 #### 9.7.1 NMI\_SC—NMI Status and Control Register I/O Address: Attribute: R/W (some bits RO) 61h 00h 8-bit Core Default Value: Size: Power Well: Lockable: No | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SERR# NMI Source Status (SERR#_NMI_STS)—RO. 1 = PCI agent detected a system error and pulses the PCI SERR# line. This interrupt source is enabled by setting bit 2 to 0. To reset the interrupt, set bit 2 to 1 and then set it to 0. When writing to port 61h, this bit must be 0. | | 6 | IOCHK# NMI Source Status (IOCHK_NMI_STS)—RO. 1 = An ISA agent (via SERIRQ) asserted IOCHK# on the ISA bus. This interrupt source is enabled by setting bit 3 to 0. To reset the interrupt, set bit 3 to 0 and then set it to 1. When writing to port 61h, this bit must be a 0. | | 5 | <b>Timer Counter 2 OUT Status (TMR2_OUT_STS)</b> —RO. This bit reflects the current state of the 8254 counter 2 output. Counter 2 must be programmed following any PCI reset for this bit to have a determinate value. When writing to port 61h, this bit must be a 0. | | 4 | <b>Refresh Cycle Toggle (REF_TOGGLE)</b> —RO. This signal toggles from either 0 to 1 or 1 to 0 at a rate that is equivalent to when refresh cycles would occur. When writing to port 61h, this bit must be a 0. | | 3 | IOCHK# NMI Enable (IOCHK_NMI_EN)—R/W. 0 = Enabled. 1 = Disabled and cleared. | | 2 | PCI SERR# Enable (PCI_SERR_EN)—R/W. 0 = SERR# NMIs are enabled. 1 = SERR# NMIs are disabled and cleared. | | 1 | Speaker Data Enable (SPKR_DAT_EN)—R/W. 0 = SPKR output is a 0. 1 = SPKR output is equivalent to the Counter 2 OUT signal value. | | 0 | Timer Counter 2 Enable (TIM_CNT2_EN)—R/W. 0 = Disable. 1 = Enable. | ### 9.7.2 NMI\_EN—NMI Enable (and Real Time Clock Index) Register I/O Address: 70h Attribute: R/W (Special) Default Value: 80h Size: 8-bit Lockable: No Power Well: Core *Note:* The RTC Index field is write-only for normal operation. This field can only be read in Alt-Access Mode. Note, however that this register is aliased to Port 74h (documented in Table 9-6), and all bits are readable at that address. | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------| | _ | NMI Enable (NMI_EN)—R/W. | | 7 | 0 = Enable NMI sources.<br>1 = Disable All NMI sources. | | 6:0 | <b>Real Time Clock Index Address (RTC_INDX)</b> —R/W. This data goes to the RTC to select which register or CMOS RAM address is being accessed. | ### 9.7.3 PORT92—Fast A20 and Init Register I/O Address:92hAttribute:R/WDefault Value:00hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | 1 | Alternate A20 Gate (ALT_A20_GATE)—R/W. This bit is Or'd with the A20GATE input signal to generate A20M# to the processor. 0 = A20M# signal can potentially go active. | | | 1 = This bit is set when INIT# goes active. | | 0 | INIT_NOW—R/W. When this bit transitions from a 0 to a 1, the ICH3 will force INIT# active for 16 PCI clocks. | ### 9.7.4 COPROC\_ERR—Coprocessor Error Register I/O Address:F0hAttribute:WODefault Value:00hSize:8-bitsLockable:NoPower Well:Core | Bits | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | COPROC_ERR—WO. Any value written to this register will cause IGNNE# to go active, if FERR# had generated an internal IRQ13. For FERR# to generate an internal IRQ13, the COPROC_ERR_EN bit (Device 31:Function 0, Offset D0, Bit 13) must be 1. | ## 9.7.5 RST\_CNT—Reset Control Register I/O Address:CF9hAttribute:R/WDefault Value:00hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved. | | 3 | Full Reset (FULL_RST)—R/W. This bit is used to determine the states of SLP_S3# and SLP_S5# after a CF9 hard reset (SYS_RST =1 and RST_CPU is set to 1), after PWROK going low (with RSMRST# high), or after two TCO timeouts. 0 = ICH3 will keep SLP_S3# and SLP_S5# high. 1 = ICH3 will drive SLP_S3# and SLP_S5# low for 3–5 seconds. | | 2 | Reset CPU (RST_CPU)—R/W. When this bit transitions from a 0 to a 1, it initiates a hard or soft reset, as determined by the SYS_RST bit (bit 1 of this register). | | 1 | System Reset (SYS_RST)—R/W. This bit is used to determine a hard or soft reset to the processor. 0 = When RST_CPU bit goes from 0 to 1, the ICH3 performs a soft reset by activating INIT# for 16 PCI clocks. 1 = When RST_CPU bit goes from 0 to 1, the ICH3 performs a hard reset by activating PCIRST# for 1 millisecond. It also resets the resume well bits (except for those noted throughout the EDS). | | 0 | Reserved. | ## 9.8 Power Management Registers (D31:F0) The power management registers are distributed within the PCI Device 31: Function 0 space, as well as a separate I/O range. Each register is described below. Unless otherwise indicate, bits are in the main (core) power well. Bits not explicitly defined in each register are assumed to be reserved. When writing to a reserved bit, the value should always be 0. Software should not attempt to use the value read from a reserved bit, as it may not be consistently 1 or 0. #### 9.8.1 Power Management PCI Configuration Registers (D31:F0) Table 9-8 shows a small part of the configuration space for PCI Device 31: Function 0. It includes only those registers dedicated for power management. Some of the registers are only used for Legacy Power management schemes. Table 9-8. PCI Configuration Map (PM—D31:F0) | Offset | Mnemonic | Register Name/Function | Default | Туре | |---------|----------------|------------------------------------------|-----------|------| | 40h-43h | ACPI_BASE | ACPI Base Address | 00000001h | R/W | | 44h | ACPI_CNTL | ACPI Control | 00h | R/W | | A0h | GEN_PMCON_1 | General Power Management Configuration 1 | 0000h | R/W | | A2h | GEN_PMCON_2 | General Power Management Configuration 2 | 0000h | R/W | | A4h | GEN_PMCON_3 | General Power Management Configuration 3 | 00h | R/W | | A8h | STPCLK_DEL | Stop Clock Delay Register | 0Dh | R/W | | B8-BBh | GPI_ROUT | GPI Route Control | 00000000h | R/W | | C0 | TRP_FWD_EN | I/O Monitor Trap Forwarding Enable | | | | C4–CAhh | MON[n]_TRP_RNG | I/O Monitor[4:7] Trap Range | 0000h | R/W | | CCh | MON_TRP_MSK | I/O Monitor Trap Range Mask | 0000h | R/W | ### 9.8.1.1 GEN\_PMCON\_1—General PM Configuration 1 Register (PM—D31:F0) Offset Address: A0h Attribute: R/W Default Value: 00h Size: 16-bit Lockable: No Usage: ACPI, Legacy Power Well: Core | Bit | Description | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:12 | Global Standby Timer Timeout Count (GST_TIMEOUT)—R/W. This field sets the number of clock ticks that the Global Standby Timer will count before generating a wake event. The GST starts counting when the ICH3 enters the S1 state. If a value of 0h is entered into this field the GST will not count, and no wake event will be generated. The GST_TICK bit sets the tick rate. | | | | | Global Standby Timer Tick Rate (GST_TICK)—R/W. | | | | 11 | 0 = 1 minute resolution. This yields a GST timeout range of 1 to 15 minutes. 1 = 32 minute resolution, This yields a GST timeout range of 32 minutes to 8 hours. | | | | | Software SMI Rate Select (SWSMI_RATE_SEL)—R/W. | | | | 10 | 0 = SWSMI Timer will time out in 64 ms $\pm$ 4 ms (default).<br>1 = SWSMI Timer will time out in 1.5 ms $\pm$ 0.5 ms. | | | | | PWRBTN_LVL—RO. This read-only bit indicates the current state of the PWRBTN# signal. | | | | 9 | 0 = Low.<br>1 = High. | | | | 8 | <b>Deeper Sleep in S1 state (DPRSLP_S1).</b> If this bit is set, then when entering the S1-M state, the ICH3 will use the C4 sequence (rather than the standard sequence). | | | | 7 | Enter C4 when C3 Invoked (C4onC3_EN). If this bit is set, then when software does a LVL3 read, the ICH3 will transition to the C4 state. | | | | 6 | Reserved. | | | | | CPU SLP# Enable (CPUSLP_EN)—R/W. | | | | 5 | 0 = Disable. 1 = Enables the CPUSLP# signal to go active in the S1-D, C3, and C4 states. This reduces the processor power. | | | | | Note that CPUSLP# will go active during Intel® SpeedStep™ technology transitions and on entry to S1, S3, S4 and S5 even if this bit is not set. | | | | 4 | Reserved. | | | | | Intel® SpeedStep™ Technology Enable (SS_EN)—R/W. | | | | 3 | <ul> <li>0 = Intel® SpeedStep™ technology logic is disabled and the SS_CNT and SS_CNFregister will not be visible (reads to SS_CNT will return 00h and writes will have no effect).</li> <li>1 = Intel SpeedStep technology logic is enabled.</li> </ul> | | | | | PCI CLKRUN# Enable (CLKRUN_EN)—R/W. | | | | 2 | 0 = Disable. ICH3 will drive the CLKRUN# signal low. 1 = Enable CLKRUN# logic to control the system PCI clock via the CLKRUN# and STP_PCI# signals. | | | | | Note that when the SLP_EN# bit is set, the ICH3 will drive the CLKRUN# signal low regardless of the state of the CLKRUN_EN bit. This ensures that the PCI and LPC clocks will continue running during a transition to a sleep state. | | | | | Periodic SMI# rate Select (PER_SMI_SEL)—R/W. Set by software to control the rate at which periodic SMI# is generated. | | | | 1:0 | 00 = 1 minute | | | | 1.0 | 01 = 32 seconds | | | | | 10 = 16 seconds | | | | | 11 = 8 seconds | | | ### 9.8.1.2 GEN\_PMCON\_2—General PM Configuration 2 Register (PM—D31:F0) Offset Address: A2h Attribute: R/WC Default Value: 00h Size: 16-bit Lockable: No Usage: ACPI, Legacy Power Well: Resume | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | | CPU Power Failure (CPUPWR_FLR)—R/WC. | | 1 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = Indicates that the VGATE signal from the processor's VRM went low. This bit will not be set if VGATE went low due to a Intel<sup>®</sup> SpeedStep<sup>™</sup> technology transition, during C4 entry/exit, or S1-M entry/exit (if DPSLP# is enabled).</li> </ul> | | | PWROK Failure (PWROK_FLR)—R/WC. | | | 0 = Software clears this bit by writing a 1 to the bit position, or when the system goes into a G3 state. | | | 1 = This bit will be set any time PWROK goes low, when the system was in S0, or S1 state. The bit will be cleared only by software by writing a 1 to this bit or when the system goes to a G3 state. | | 0 | NOTE: Traditional designs have a reset button logically AND'd with the PWROK signal from the power supply and the processor's voltage regulator module. If this is done with the ICH3, the PWROK_FLR bit will be set. The ICH3 treats this internally as if the RSMRST# signal had gone active. However, it is not treated as a full power failure. If PWROK goes inactive and then active (but RSMRST# stays high), then the ICH3 will reboot (regardless of the state of the AFTERG3 bit). If the RSMRST# signal also goes low before PWROK goes high, then this is a full power failure, and the reboot policy is controlled by the AFTERG3 bit. | **NOTE:** VGATE is sampled using the RTC clock. Therefore, low times that are less than one RTC clock period may not be detected by the ICH3. #### 9.8.1.3 GEN\_PMCON\_3—General PM Configuration 3 Register (PM—D31:F0) Offset Address: A4h Attribute: R/W Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI, Legacy Power Well: RTC | Bit | Description | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:3 | Reserved. | | | | 2 | RTC Power Status (RTC_PWR_STS)—R/WC. 0 = Software clears this bit by writing a 0 to the bit position. 1 = Indicates that the RTC battery was removed or failed. This bit is set when RTCRST# signal is low. NOTE: Clearing CMOS in an ICH3-based platform can be done by using a jumper on RTCRST# or | | | | | GPI, or using SAFEMODE strap. Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. Power Failure (PWR_FLR)—R/WC. This bit is in the RTC well, and is not cleared by any type of | | | | 1 | reset except RTCRST#. 0 = Indicates that the trickle current has not failed since the last time the bit was cleared. Software clears this bit by writing a 1 to the bit position. 1 = Indicates that the trickle current (from the main battery or trickle supply) was removed or failed. | | | | | NOTE: Clearing CMOS in an ICH3-based platform can be done by using a jumper on RTCRST# or GPI, or using SAFEMODE strap. Implementations should not attempt to clear CMOS by using a jumper to pull VccRTC low. | | | | 0 | <b>AFTERG3_EN</b> —R/W. Determines what state to go to when power is re-applied after a power failure (G3 state). This bit is in the RTC well and is not cleared by any type of reset except writes to CF9h or RTCRST#. | | | | | <ul> <li>0 = System will return to S0 state (boot) after power is re-applied.</li> <li>1 = System will return to the S5 state (except if it was in S4, in which case it will return to S4). In the S5 state, the only enabled wake event is the Power Button or any enabled wake event that was preserved through the power failure.</li> </ul> | | | **NOTE:** RSMRST# is sampled using the RTC clock. Therefore, low times that are less than one RTC clock period may not be detected by the ICH3. #### 9.8.1.4 STPCLK\_DEL—Stop Clock Delay Register (PM—D31:F0) Offset Address: A8h Attribute: R/W Default Value: 0Dh Size: 8-bit Power Well: Core Usage: | Bit | Description | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | Reserved. | | | 5:0 | STPCLK_DEL. Selects the value for t190 (CPUSLP# inactive to STPCLK# inactive). The default value of 0Dh yields a default of approximately 50.045 microseconds. The maximum value of 3Fh will result in a time of 245 microseconds. NOTE: Software must program the value to a range that can be tolerated by the associated processor and chipset. The ICH3 requires that software does not program a value of 00h or 01h; a minimum programming of 02h yields the minimum possible delay of 3.87 microseconds. | | #### 9.8.1.5 GPI\_ROUT—GPI Routing Control Register (PM—D31:F0) Offset Address:B8h-BBhAttribute:R/WDefault Value:0000hSize:32-bitLockable:NoPower Well:Resume | Bit | Description | | | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:30 GPI[15] Route—R/W. See bits 1:0 for description. | | | | | | Same pattern for GPI[14] through GPI[3] | | | | 5:4 | GPI[2] Route—R/W. See bits 1:0 for description. | | | | 3:2 | GPI[1] Route—R/W. See bits 1:0 for description. | | | | | <b>GPI[0] Route</b> —R/W. GPIO[15:0] can be routed to cause an SMI or SCI when the GPI[n]_STS bit is set. If the GPIO is not set to an input, this field has no effect. | | | | | If the system is in an S1–S5 state and if the GPE1_EN bit is also set, then the GPI can cause a Wake event, even if the GPI is NOT routed to cause an SMI# or SCI. | | | | 1:0 | 00 = No effect. | | | | | 01 = SMI# (if corresponding GPE1_EN bit is also set). | | | | | 10 = SCI (if corresponding GPE1_EN bit is also set). | | | | | 11 = Reserved. | | | Note: GPIOs that are not implemented will not have the corresponding bits implemented in this register. ## 9.8.1.6 TRP\_FWD\_EN—I/O Monitor Trap Forwarding Enable Register (PM—D31:F0) Offset Address: C0h Attribute: R/W (Special) Default Value: 00h Size: 8 bits Lockable: No Usage: Legacy Only Power Well: Core The ICH2 The ICH3 uses this register to enable the monitors to forward cycles to LPC, independent of the POS\_DEC\_EN bit and the bits that enable the monitor to generate an SMI#. The only criteria is that the address passes the decoding logic as determined by the MON[n]\_TRP\_RNG and MON\_TRP\_MSK register settings. | Bit | Description | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | MON7_FWD_EN—R/W. | | | 7 | <ul> <li>0 = Disable. Cycles trapped by I/O Monitor 7 will not be forwarded to LPC.</li> <li>1 = Enable. Cycles trapped by I/O Monitor 7 will be forwarded to LPC.</li> </ul> | | | | MON6_FWD_EN—R/W. | | | 6 | <ul> <li>0 = Disable. Cycles trapped by I/O Monitor 6 will not be forwarded to LPC.</li> <li>1 = Enable. Cycles trapped by I/O Monitor 6 will be forwarded to LPC.</li> </ul> | | | | MON5_FWD_EN—R/W. | | | 5 | <ul> <li>0 = Disable. Cycles trapped by I/O Monitor 5 will not be forwarded to LPC.</li> <li>1 = Enable. Cycles trapped by I/O Monitor 5 will be forwarded to LPC.</li> </ul> | | | | MON4_FWD_EN—R/W. | | | 4 | <ul> <li>0 = Disable. Cycles trapped by I/O Monitor 4 will not be forwarded to LPC.</li> <li>1 = Enable. Cycles trapped by I/O Monitor 4 will be forwarded to LPC.</li> </ul> | | | 3:0 | Reserved. | | ## 9.8.1.7 MON[n]\_TRP\_RNG—I/O Monitor [4:7] Trap Range Register for Devices 4–7 (PM—D31:F0) Offset Address: C4h, C6h, C8h, CAh Attribute: R/W Default Value: 00h Size: 16 bits Lockable: No Usage: Legacy Only Power Well: Core These registers set the ranges that Device Monitors 4–7 should trap. Offset 4Ch corresponds to Monitor 4. Offset C6h corresponds to Monitor 5, etc. If the trap is enabled in the MON\_SMI register and the address is in the trap range (and passes the mask set in the MON\_TRP\_MSK register) the ICH3 will generate an SMI#. This SMI# occurs if the address is positively decoded by another device on PCI or by the ICH3 (because it would be forwarded to LPC or some other ICH3 internal registers). The trap ranges should not point to registers in the ICH3's internal IDE, USB, AC'97 or LAN I/O space. If the cycle is to be claimed by the ICH3 and targets one of the permitted ICH3 internal registers (interrupt controller, RTC, etc.), the cycle will complete to the intended target and an SMI# will be generated (this is the same functionality as the ICH component). If the cycle is to be claimed by the ICH3 and the intended target is on LPC, an SMI# will be generated but the cycle will only be forwarded to the intended target if forwarding to LPC is enabled via the TRP\_FWD\_EN register settings. | Bit | Description | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | <b>MON</b> [ $n$ ]_TRAP_BASE—R/W. Base I/O locations that MON[ $n$ ] traps (where $n$ = 4, 5, 6 or 7). The range can be mapped anywhere in the processor I/O space (0–64K). | | | | Any access to the range will generate an SMI# if enabled by the associated DEV[n]_TRAP_EN bit in the MON_SMI register (PMBASE +40h). | | ## 9.8.1.8 MON\_TRP\_MSK—I/O Monitor Trap Range Mask Register for Devices 4-7 (PM—D31:F0) Offset Address:CChAttribute:R/WDefault Value:00hSize:16 bitsLockable:NoUsage:Legacy Only Power Well: Core | Bit | Description | | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:12 | MON7_MASK—R/W. Selects low 4-bit mask for the I/O locations that MON7 will trap. Similar to MON4_MASK. | | | | 11:8 | MON6_MASK—R/W. Selects low 4-bit mask for the I/O locations that MON6 will trap. Similar to MON4_MASK. | | | | 7:4 | MON5_MASK—R/W. Selects low 4-bit mask for the I/O locations that MON5 will trap. Similar to MON4_MASK. | | | | 3:0 | MON4_MASK—R/W. Selects low 4-bit mask for the I/O locations that MON7 will trap. When a mask bit is set to a 1, the corresponding bit in the base I/O selection will not be decoded. | | | | | For example, if MON4_TRAP_BASE = 1230h, and MON4_MSK = 0011b, the ICH3 will decode 1230h, 1231h, 1232h, and 1233h for Monitor 4. | | | #### 9.8.2 APM I/O Decode Table 9-9 shows the I/O registers associated with APM support. This register space is enabled in the PCI Device 31: Function 0 space (APMDEC\_EN), and cannot be moved (fixed I/O location). #### **Table 9-9. APM Register Map** | Address | Mnemonic | Register Name/Function | Default | Туре | |---------|----------|-------------------------------------------|---------|------| | B2h | APM_CNT | Advanced Power Management Control Port | 00h | R/W | | B3h | APM_STS | Advanced Power Management Status Port 00h | | R/W | #### 9.8.2.1 APM\_CNT—Advanced Power Management Control Port Register I/O Address:B2hAttribute:R/WDefault Value:00hSize:8-bitLockable:NoUsage:Legacy Only Power Well: Core | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Used to pass an APM command between the OS and the SMI handler. Writes to this port not only store data in the APMC register, but also generates an SMI# when the APMC_EN bit is set. | #### 9.8.2.2 APM\_STS—Advanced Power Management Status Port Register I/O Address:B3hAttribute:R/WDefault Value:00hSize:8-bitLockable:NoUsage:Legacy Only Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Used to pass data between the OS and the SMI handler. Basically, this is a scratchpad register and is not effected by any other register or function (other than a PCI reset). | ## 9.8.3 Power Management I/O Registers Table 9-10 shows the registers associated with ACPI and Legacy power management support. These registers are enabled in the PCI Device 31: Function 0 space (PM\_IO\_EN), and can be moved to any I/O location (128-byte aligned). The registers are defined to be compliant with the ACPI 1.0 specification, and use the same bit names. **Note:** All reserved bits and registers will always return 0 when read, and will have no effect when written. Table 9-10. ACPI and Legacy I/O Register Map | PMBASE+<br>Offset | Register Name | ACPI Pointer | Default | Attributes | |-------------------|---------------------------------------------------|----------------|------------|------------| | 00–01h | PM1 Status | PM1a_EVT_BLK | 0000h | R/W | | 02-03h | PM1 Enable | PM1a_EVT_BLK+2 | 0000h | R/W | | 04–07h | PM1 Control | PM1a_CNT_BLK | 00000000h | R/W | | 08–0Bh | PM1 Timer | PMTMR_BLK | 00000000h | RO | | 0Ch | Reserved | | | | | 10h-13h | Processor Control | P_BLK | 00000000h | R/W | | 14h | Level 2 Register | P_BLK+4 | 00h | RO | | 15h | Level 3 Register | P_BLK+5 | 0 | RO | | 16h | Level 4 Register | P_BLK+6 | 0 | RO | | 17–1Fh | Reserved | | | | | 20h | PM2 Control | PM2a_CNT_BLK | 0000h | R/W | | 28–29h | General Purpose Event 0 Status | GPE0_BLK | 0000h | R/W | | 2A-2Bh | General Purpose Event 0 Enables | GPE0_BLK+2 | 0000h | R/W | | 2C-2D | General Purpose Event 1 Status | GPE1_BLK | 0000h | R/W | | 2E-2F | General Purpose Event 1 Enables | GPE1_BLK+2 | 0000h | R/W | | 30–31h | SMI# Control and Enable | | 0000h | R/W | | 34–35h | SMI Status Register | | 0000h | R/W | | 36–3Fh | Reserved | | 0000h | RO | | 40h | Monitor SMI Status | | 0000h | R/W | | 42h | Reserved | | | | | 44h | Device Trap Status | | 0000h | R/W | | 48h | Trap Enable register | | 0000h | R/W | | 4Ch-4Dh | Bus Address Tracker | | Last Cycle | RO | | 4Eh | Bus Cycle Tracker | | Last Cycle | RO | | 50h | Intel® SpeedStep™ Technology-<br>Control Register | | | | | 51h | Reserved | | | | | 52h-5Fh | Reserved | | | | | 60h-7Fh | Reserved for TCO Registers | | | | #### 9.8.3.1 PM1\_STS—Power Management 1 Status Register I/O Address: PMBASE + 00h Attribute: R/WC (ACPI PM1a\_EVT\_BLK) Default Value: 0000h Size: 16-bit Lockable: No Usage: ACPI or Legacy Power Well: Bits 0–7: Core, Bits 0–7: Core, Bits 8–15: Resume, except Bit 11 in RTC If bit 10 or 8 in this register is set, and the corresponding \_EN bit is set in the PM1\_EN register, then the ICH3 will generate a Wake Event. Once back in an S0 state (or if already in an S0 state when the event occurs), the ICH3 will also generate an SCI if the SCI\_EN bit is set, or an SMI# if the SCI\_EN bit is not set. **Note:** Bit 5 does not cause an SMI# or a wake event. Bit 0 does not cause a wake event but can cause an SMI# or SCI. | Bit | Description | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | <b>Wake Status (WAK_STS)</b> —R/WC. This bit is not affected by hard resets caused by a CF9 write, but is reset by RSMRST#. | | | | | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = Set by hardware when the system is in one of the sleep states (via the SLP_EN bit) and an enabled wake event occurs. Upon setting this bit, the ICH3 will transition the system to the ON state.</li> </ul> | | | | 15 | If the AFTERG3_EN bit is not set and a power failure (such as removed batteries) occurs without the SLP_EN bit set, the system will return to an S0 state when power returns, and the WAK_STS bit will not be set. | | | | | If the AFTERG3_EN bit is set and a power failure occurs without the SLP_EN bit having been set, the system will go into an S5 state when power returns, and a subsequent wake event will cause the WAK_STS bit to be set. Note that any subsequent wake event would have to be caused by either a Power Button press, or an enabled wake event that was preserved through the power failure (enable bit in the RTC well). | | | | 14:12 | Reserved. | | | | | <b>Power Button Override Status (PRBTNOR_STS)</b> —R/WC. This bit is not affected by hard resets caused by a CF9 write, and is not reset by RSMRST#. Thus, this bit will be preserved through a power failure. | | | | 11 | <ul> <li>0 = The BIOS or SCI handler can clear this bit by writing a 1 to it.</li> <li>1 = Set by hardware anytime PWROK is high and a Power Button Override Event occurs, which occurs when the power button is pressed for at least 4 consecutive seconds. The power button override causes an unconditional transition to the S5 state, and sets the AFTERG3 bit. This bit can also be set by the SMBus Slave logic.</li> </ul> | | | | 10 | RTC Status (RTC_STS)—R/WC. This bit is not affected by hard resets caused by a CF9 write, but is reset by RSMRST#. | | | | | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = Set by hardware when the RTC generates an alarm (assertion of the IRQ8# signal).</li> <li>Additionally if the RTC_EN bit is set, the setting of the RTC_STS bit will generate a wake event.</li> </ul> | | | | | | | | | Bit | Description | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | <b>Power Button Status (PWRBTNSTS)</b> —R/WC. This bit is not affected by hard resets caused by a CF9 write. | | | | | 0 = If the PWRBTN# signal is held low for more than 4 seconds, the hardware clears the<br>PWRBTN_STS bit, sets the PWRBTNOR_STS bit, and the system transitions to the S5 state<br>with only PWRBTN# enabled as a wake event. | | | | | This bit can be cleared by software by writing a one to the bit position. | | | | 8 | 1 = 1 = This bit is set by hardware when the PWRBTN# signal is asserted Low, independent of any other enable bit. | | | | | In the S0 state, while PWRBTN_EN and PWRBTN_STS are both set, an SCI (or SMI# if SCI_EN is not set) will be generated. | | | | | In any sleeping state S1–S5, while PWRBTN_EN and PWRBTN_STS are both set, a wake event is generated. | | | | 7:6 | Reserved. | | | | | Global Status (GBL _STS)—R/WC. | | | | 5 | <ul> <li>0 = The SCI handler should then clear this bit by writing a 1 to the bit location.</li> <li>1 = Set when an SCI is generated due to BIOS wanting the attention of the SCI handler. BIOS has a corresponding bit, BIOS_RLS, which will cause an SCI and set this bit.</li> </ul> | | | | | Bus Master Status (BM_STS)—R/WC. | | | | 4 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>This bit will not cause a wake event, SCI or SMI#.</li> <li>1 = Set by the ICH3 when a bus master requests a break from the C3 state. Bus master activity is detected by any of the PCI Requests being active, any internal bus master request being active, the AGPBUSY# signal being active, or activity on any of the ICH3's USB Controllers. A USB Controller is considered active if all three of the following conditions are true: <ul> <li>1 The controller is not in Global Suspend</li> <li>2 At least one of the controller's ports is not suspended</li> <li>3 The USB RUN bit is set</li> </ul> </li> <li>There are 3 USB controllers, each providing an independent signal into the BM_STS. Bus Master IDE Controller activity will also cause BM_STS to be set. The ICH3's BMIDE Controller is considered active when the Controller's Start bit is set. AC'97 activity will also cause BM_STS bit to be set when any of the following conditions are true: <ul> <li>PICR.Run/Pause BM=1</li> <li>POCR. Run/Pause BM=1</li> <li>MCCR.Run/Pause BM=1</li> <li>MCCR.Run/Pause BM=1</li> <li>MCCR.Run/Pause BM=1</li> <li>MOCR.Run/Pause BM=1</li> <li>MOCR.Run/Pause BM=1</li> <li>MOCR.Run/Pause BM=1</li> </ul> </li> </ul> | | | | 3:1 | Reserved. | | | | | Timer Overflow Status (TMROF_STS)—R/WC. | | | | 0 | 0 = The SCI or SMI# handler clears this bit by writing a 1 to the bit location. 1 = This bit gets set any time bit 22 of the 24-bit timer goes high (bits are numbered from 0 to 23). This will occur every 2.3435 seconds. When the TMROF_EN bit is set, then the setting of the TMROF_STS bit will additionally generate an SCI or SMI# (depending on the SCI_EN). | | | #### PM1\_EN—Power Management 1 Enable Register 9.8.3.2 I/O Address: PMBASE + 02h Attribute: R/W (ACPI PM1a\_EVT\_BLK + 2) Default Value: 0000h Size: 16-bit Lockable: No Usage: **ACPI** or Legacy Bits 0–7: Core, Bits 8–15: Resume Power Well: | Bit | Description | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:11 | Reserved. | | | | 10 | RTC Event Enable (RTC_EN)—R/W. This bit is in the RTC well to allow an RTC event to wake after a power failure. This bit is not cleared by any reset other than RTCRST# or a Power Button Override event. | | | | | <ul> <li>0 = No SCI (or SMI#) or wake event is generated then RTC_STS goes active.</li> <li>1 = An SCI (or SMI#) or wake event will occur when this bit is set and the RTC_STS bit goes active.</li> </ul> | | | | 9 | Reserved. | | | | 8 | Power Button Enable (PWRBTN_EN)—R/W. This bit is used to enable the setting of the PWRBTN_STS bit to generate a power management event (SMI#, SCI). PWRBTN_EN has no effect on the PWRBTN_STS bit being set by the assertion of the power button. The Power Button is always enabled as a Wake event. 0 = Disable. 1 = Enable. | | | | 7:6 | Reserved. | | | | 5 | Global Enable (GBL_EN)—R/W. When both the GBL_EN and the GBL_STS are set, an SCI is raised. 0 = Disable. 1 = Enable SCI on GBL_STS going active. | | | | 4:1 | Reserved. | | | | | <b>Timer Overflow Interrupt Enable (TMROF_EN)</b> —R/W. Works in conjunction with the SCI_EN bit as described below: | | | | 0 | TMROF_EN SCI_EN Effect when TMROF_STS is set 0 x No SMI# or SCI 1 0 SMI# 1 1 SCI | | | #### 9.8.3.3 PM1\_CNT—Power Management 1 Control Register I/O Address: PMBASE + 04h Attribute: R/W (ACPI PM1a\_CNT\_BLK) Default Value: 0000h Size: 32-bit Lockable: No Usage: ACPI or Legacy Power Well: Bits 0–7: Core, Bits 8–15: Resume | Bit | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | Reserved. | | | 13 | Sleep Enable (SLP_EN)—WO. | | | | Setting this bit causes the system to sequence into the Sleep state defined by the SLP_TYP field. | | | | <b>Sleep Type (SLP_TYP)</b> —R/W. This 3-bit field defines the type of Sleep the system should enter when the SLP_EN bit is set to 1. | | | | 000 = ON: Typically maps to S0 state. | | | | 001 = Reserved. | | | | 010 = In mobile configurations it asserts SLP_S1#: Typically maps to S1 state. | | | 12:10 | 011 = Reserved. | | | 12.10 | 100 = Reserved. | | | | 101 = Suspend-To-RAM. Assert SLP_S1# and SLP_S3#: Typically maps to S3 state. | | | | 110 = Suspend-To-Disk. Assert SLP_S1#, SLP_S3#, and SLP_S5# SLP_S3# and SLP_S5#: Typically maps to S4 state. | | | | 111 = Soft Off. Assert SLP_S1#, SLP_S3#, and SLP_S5# SLP_S3#, and SLP_S5#: Typically maps to S5 state. | | | 9:3 | Reserved. | | | | Global Release (GBL_RLS)—WO. | | | 2 | <ul> <li>0 = This bit always reads as 0.</li> <li>1 = ACPI software writes a 1 to this bit to raise an event to the BIOS. BIOS software has a corresponding enable and status bits to control its ability to receive ACPI events.</li> </ul> | | | | Bus Master Reload (BM_RLD)—R/W. This bit is reset to 0 by PCIRST#. | | | 1 | <ul> <li>0 = Bus master requests will not cause a break from the C3 state.</li> <li>1 = Enable Bus Master requests (internal, external or AGPBUSY#) to cause a break from the C3 state.</li> </ul> | | | 0 | SCI Enable (SCI_EN)—R/W. Selects the SCI interrupt or the SMI# interrupt for various events including the bits in the PM1_STS register (bit 10, 8, 0), and bits in GPE0_STS. | | | 0 | 0 = These events will generate an SMI#.<br>1 = These events will generate an SCI. | | #### 9.8.3.4 PM1\_TMR—Power Management 1 Timer Register I/O Address: PMBASE + 08h Attribute: RO (ACPI PMTMR\_BLK) Default Value: xx000000h Size: 32-bit Lockable: No Usage: ACPI Power Well: Core | Bit | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | Reserved. | | | 23:0 | <b>Timer Value (TMR_VAL)</b> —RO. Returns the running count of the PM timer. This counter runs off a 3.579545 MHz clock (14.31818 MHz divided by 4). It is reset to zero during a PCI reset, and then continues counting as long as the system is in the S0 state. | | | 23.0 | Anytime bit 22 of the timer goes HIGH to LOW (bits referenced from 0 to 23), the TMROF_STS bit is set. The High-to-Low transition will occur every 2.3435 seconds. If the TMROF_EN bit is set, an SCI interrupt is also generated. | | #### 9.8.3.5 PROC\_CNT—Processor Control Register I/O Address: PMBASE + 10h Attribute: R/W (ACPI P\_BLK) Default Value: 00000000h Size: 32-bit Lockable: No (bits 7:5 are write once) Usage: ACPI or Legacy Power Well: Core | Bit | | Descript | ion | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | 31:18 | Reserved. | | | | | Throttle Status (TH | TL_STS)—RO. | | | 17 | 1 = Indicates that the | | ssor performance). e type of low power state (where the processor ermal throttling or hardware throttling. | | 16:9 | Reserved. | | | | | Force Thermal Throttling (FORCE_THTL)—R/W. Software can sthrottling function. This has the same effect as the THRM# signal between the transfer of transfe | | | | 8 | 0 = No forced thrott<br>1 = Throttling at the<br>no SMI# is gene | duty cycle specified in THRM_D | TY starts immediately (no 2 second delay), and | | | THRM_DTY. This write-once 3-bit field determines the duty cycle of the throttling when the thermal override condition occurs. The duty cycle indicates the approximate percentage of time the STPCLK# signal is asserted while in the throttle mode. The STPCLK# throttle period is 1024 PCICLKs. Note that the throttling only occurs if the system is in the C0 state. If in the C2 state, no throttling occurs. | | | | | There is no enable bit for thermal throttling, because it should not be disabled. Once the THRM_DTY field is written, any subsequent writes will have no effect until PCIRST# goes active. | | | | 7:5 | THRM_DTY<br>000 | Throttle Mode<br>RESERVED (Default)<br>(Will be 50%) | PCI Clocks<br>512 | | | 001 | 87.5% | 896 | | | 010 | 75.0%<br>62.5% | 768<br>640 | | | 100 | 50% | 512 | | | 101 | 37.5% | 384 | | | 110 | 25% | 256 | | | 111 | 12.5% | 128 | | Bit | | Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------| | 4 | THTL_EN. When set and the system is in a C0 state, it enables a processor-controlled STPCLK# throttling. The duty cycle is selected in the THTL_DTY field. 0 = Disable. 1 = Enable. | | | | THTL_DTY. This 3-bit field determines the duty cycle of the th The duty cycle indicates the approximate percentage of time th while in the throttle mode. The STPCLK# throttle period is 102 THTL_DTY Throttle Mode PCI 000 RESERVED (Default) 512 (Will be 50%) 3:1 001 87.5% 896 010 75.0% 768 011 62.5% 640 100 50% 512 | | age of time the STPCLK# signal is asserted (low) | | | 0 | 110<br>111<br>Reserved. | 25%<br>12.5% | 256<br>128 | #### 9.8.3.6 LV2—Level 2 Register I/O Address: PMBASE + 14h Attribute: RO (ACPI P\_BLK+4) 00h Size: 8-bit Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI or Legacy Power Well: Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Reads to this register return all zeros, writes to this register have no effect. Reads to this register generate a "enter a level 2 power state" (C2) to the clock control logic. This will cause the STPCLK# signal to go active, and stay active until a break event occurs. Throttling (due either to THTL_EN or THRM# override) will be ignored. | #### 9.8.3.7 LV3—Level 3 Register I/O Address: PMBASE + 15h Attribute: RO (ACPI P\_BLK + 5) Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI or Legacy Power Well: Core | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Reads to this register return all zeros, writes to this register have no effect. Reads to this register generate a "enter a C3 power state" to the clock control logic. The C3 state persists until a break event occurs. | NOTE: If the C4onC3\_EN bit is set, the LV3 read will initiate a LV4 transition rather than a LV3 transition. #### 9.8.3.8 LV3—Level 4 Register I/O Address: PMBASE + 16h Attribute: RO (ACPI P\_BLK + 6) Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI or Legacy Power Well: Core | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Reads to this register return all zeros, writes to this register have no effect. Reads to this register generate a "enter a C4 power state" to the clock control logic. The C4 state persists until a break event occurs. | ### 9.8.3.9 PM2\_CNT—Power Management 2 Control Register I/O Address: PMBASE + 20h Attribute: R/W (ACPI PM2\_BLK) Default Value: 00h Size: 8-bit Lockable: No Usage: ACPI Power Well: Core | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:1 | Reserved. | | | 0 | Arbiter Disable (ARB_DIS)—R/W. 0 = Enable Hub Interface arbiter. 1 = Disable Hub Interface arbiter. ARB_DIS will only disable the arbiter at the Hub Interface to prevent up-bound traffic. Consequently, the PCI arbiter will continue to issue GNT#s even when ARB_DIS is set. Note that after the arbiter is disabled, the Processor must not initiate any downbound reads to PCI devices that may have up-bound posted data, as this will result in system deadlock. | | #### 9.8.3.10 GPE0\_STS—General Purpose Event 0 Status Register I/O Address: PMBASE + 28h Attribute: R/WC (ACPI GPE0\_BLK) Default Value: 0000h Size: 16-bit Lockable: No Usage: ACPI Power Well: Resume Note: This register is symmetrical to the General Purpose Event 0 Enable Register. If the corresponding \_EN bit is set, then when the \_STS bit get set, the ICH3 will generate a Wake Event. Once back in an S0 state (or if already in an S0 state when the event occurs), the ICH3 will also generate an SCI if the SCI\_EN bit is set, or an SMI# if the SCI\_EN bit is not set. There will be no SCI/SMI# or wake event on THRMOR\_STS since there is no corresponding \_EN bit. None of these bits are reset by CF9h write. All are reset by RSMRST#. | Bit | Description | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | Reserved. | | | 13 | PME_B0_STS—R/W. 0 = The default for this bit is 0. Writing a 1 to this bit clears this bit. 1 = Set to 1 by the ICH3 when any internal device on bus 0 asserts the equivalent of the PME# signal. Additionally, if the PME_B0_EN bit is set and the system is in an S0 state, the setting of the PME_B0_STS bit generates an SCI (or SMI# if SCI_EN is not set). If the PME_B0_STS bit is set and the system is in an S1-S4 state (or S5 state due to SLP_TYP and SLP_EN), the setting of the PME_B0_STS bit generates a wake event, and an SCI (or SMI# if SCI_EN is not set) is generated. If the system is in an S5 state due to power button override, the PME_B0_STS bit does not cause a wake event or SCI. | | | 12 | USB3_STS—R/W 0 = Disable. 1 = Set by hardware and can be reset by writing a one to this bit position or a resume-well reset. This bit is set when USB 1.1 Controller #3 needs to cause a wake. Additionally if the USB3_EN bit is set, the setting of the USB3_STS bit will generate a wake event. | | | 11 | PME_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when the PME# signal goes active. Additionally, if the PME_EN bit is set, and the system is in an S0 state, then the setting of the PME_STS bit will generate an SCI or SMI# (if SCI_EN is not set). If the PME_EN bit is set, and the system is in an S1-S4 state (or S5 state due to setting SLP_TYP and SLP_EN), then the setting of the PME_STS bit will generate a wake event, and an SCI will be generated. If the system is in an S5 state due to power button override or a power failure, then PME_STS will not cause a wake event or SCI. | | | 10 | BATLOW_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when the BATLOW# signal is asserted. | | | 9 | Global Standby Timer Status (GST_STS)—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware to indicate that the wake event was due to GST timeout. This bit will only be set when the system was in the S1 state. | | | 8 | RI_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when the RI# input signal goes active. | | | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMBus Wake Status (SMB_WAK_STS)—R/WC. The SMBus controller can independently cause an SMI# or SCI, so this bit does not need to do so (unlike the other bits in this register). 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware to indicate that the wake event was caused by the ICH3's SMBus logic. This bit will be set by the WAKE/SMI# command type, even if the system is already awake. The SMI handler should then clear this bit. NOTE: This bit is set by the SMBus slave command 01h (Wake/SMI#) even when the system is in the S0 state. Therefore, to avoid an instant wake on subsequent transitions to sleep states, software must clear this bit after each reception of the Wake/SMI# command or just prior to entering the sleep state. | | 6 | TCOSCI_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when the TCO logic causes an SCI. | | 5 | AC97_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when the codecs are attempting to wake the system. The AC97_STS bit gets set only from the following two cases: 1. ACSDIN[1] or ACSDIN[0] is high and BITCLK is not oscillating, or 2. The GSCI bit is set (section 13.2.9, NAMBAR +30h, bit 0). | | 4 | USB2_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when USB Controller 2 needs to cause a wake. Wake event will be generated if the corresponding USB2_EN bit is set. | | 3 | USB1_STS—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware when USB Controller 1 needs to cause a wake. Wake event will be generated if the corresponding USB1_EN bit is set. | | 2 | Reserved. | | 1 | Thermal Interrupt Override Status (THRMOR_STS)—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = This bit is set by hardware anytime a thermal over-ride condition occurs and starts throttling the processor's clock at the THRM_DTY ratio. This will not cause an SMI#, SCI, or wake event. | | 0 | Thermal Interrupt Status (THRM_STS)—R/WC. 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by hardware anytime the THRM# signal is driven active as defined by the THRM_POL bit. Additionally, if the THRM_EN bit is set, then the setting of the THRM_STS bit will also generate a power management event (SCI or SMI#). | R/W #### 9.8.3.11 GPE0\_EN—General Purpose Event 0 Enables Register I/O Address: PMBASE + 2Ah Attribute: (ACPI GPE0\_BLK + 2) Default Value: 0000h Size: 16-bit Lockable: No Usage: ACPI Power Well: Bits 0–7 Resume, Bits 8–15 RTC **Note:** This register is symmetrical to the General Purpose Event 0 Status Register. All the bits in this register should be cleared to 0 based on a Power Button Override. The resume well bits are all cleared by RSMRST#. The RTC sell bits are cleared by RTCRST#. | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Reserved. | | 13 | PME_B0_EN—R/W. Enables the setting of the PME_B0_STS bit to generate a wake event and/ or an SCI or SMI#. PME_B0_STS can be a wake event from the S1–S4 states, or from S5 (if entered via SLP_TYP and SLP_EN) or power failure, but not Power Button Override. This bit defaults to 0. It is only cleared by Software or RTCRST#. It is not cleared by CF9h writes. | | | USB3_EN—R/W. | | 12 | <ul> <li>0 = Disable.</li> <li>1 = Enable the setting of the USB3_STS bit to generate a wake event. The USB3_STS bit is set anytime USB 1.1 Controller #3 signals a wake event. Break events are handled via the USB interrupt.</li> </ul> | | | PME_EN—R/W. | | 11 | <ul> <li>0 = Disable.</li> <li>1 = Enables the setting of the PME_STS to generate a wake event and/or an SCI. PME# can be a wake event from the S1–S4 state or from S5 (if entered via SLP_EN, but not power button override).</li> </ul> | | | BATLOW_EN—R/W. | | 10 | <ul> <li>0 = Disable.</li> <li>1 = Enables the BATLOW# signal to cause an SMI# or SCI (depending on the SCI_EN bit) when it goes low This bit does not prevent the BATLOW# signal from inhibiting the wake event.</li> </ul> | | 9 | Reserved. | | 8 | RI_EN—R/W. The value of this bit will be maintained through a G3 state and is not affected by a hard reset caused by a CF9h write. 0 = Disable. | | | 1 = Enables the setting of the RI_STS to generate a wake event. | | 7 | Reserved. | | | TCOSCI_EN—R/W. | | 6 | 0 = Disable.<br>1 = Enables the setting of the TCOSCI_STS to generate an SCI. | | | AC97_EN—R/W. | | 5 | 0 = Disable.<br>1 = Enables the setting of the AC97_STS to generate a wake event. | | | USB2_EN—R/W. | | 4 | 0 = Disable.<br>1 = Enables the setting of the USB2_STS to generate a wake event. | | | USB1_EN—R/W. | | 3 | 0 = Disable.<br>1 = Enables the setting of the USB1_STS to generate a wake event. | | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | THRM#_POL—R/W. This bit controls the polarity of the THRM# pin needed to set the THRM_STS bit. | | 2 | 0 = Low value on the THRM# signal will set the THRM_STS bit. 1 = HIGH value on the THRM# signal will set the THRM_STS bit. | | 1 | Reserved. | | 0 | THRM_EN—R/W. 0 = Disable. 1 = Active assertion of the THRM# signal (as defined by the THRM_POL bit) will set the THRM_STS bit and generate a power management event (SCI or SMI). | ### 9.8.3.12 **GPE1\_STS—General Purpose Event 1 Status Register** I/O Address:PMBASE + 2Ch<br/>(ACPI GPE1\_BLK)Attribute:R/WCDefault Value:0000hSize:16-bitLockable:NoUsage:ACPIPower Well:Resume *Note:* This register is symmetrical to the General Purpose Event 1 Enable Register. GPIOs that are not implemented will not have the corresponding bits implemented in this register. | Bit | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | GPI[n]_STS—R/WC. | | 15:0 | <ul> <li>0 = Software clears each bit by writing a 1 to the bit position when the corresponding GPIO signal is not active. (The status bit cannot be cleared while the corresponding signal is still active).</li> <li>1 = These bits are set any time the corresponding GPIO is set up as an input and the corresponding GPIO signal is low (or high if the corresponding GP_INV bit is set).</li> </ul> | | | If the corresponding GPI[n]_EN bit is set in the GPE1_EN register, and the GPI[n]_STS bit is set, then: - If the system is in an S1_S5 state, the event will also wake the system. - If the system is in an S0 state (or upon waking back to an S0 state), an SMI# or SCI will be generated, depending on the GPI_ROUT bits for the corresponding GPI. | #### 9.8.3.13 GPE1\_EN—General Purpose Event 1 Enable Register I/O Address: PMBASE + 2Eh Attribute: R/W (ACPI GPE1\_BLK + 2) Default Value: 0000h Size: 16-bit Lockable: No Usage: ACPI Power Well: Resume Note: This register is symmetrical to the General Purpose Event 1 Status Register. GPIOs that are not implemented will not have the corresponding bits implemented in this register. All of the bits in this register will be cleared by RSMRST#. The ICH3 uses the same GPE1\_EN register (I/O address: PMBase+2Eh) to enable/disable both SMI and ACPI SCI general purpose input events. APCI OS assumes that it owns the entire GPE1\_EN register per ACPI spec. Problems arise when some of the general-purpose inputs are enabled as SMI by BIOS, and some of the general purpose inputs are enabled for SCI. In this case ACPI OS turns off the enabled bit for any GPIx input signals that are not indicated as SCI general-purpose events at boot, and exit from sleeping states. BIOS should define a dummy control method which prevents the ACPI OS from clearing the SMI GPE1\_EN bits. Bit Description GPI[n]\_EN—R/W. 0 = Disable. 1 = Enable the corresponding GPI[n]\_STS bit being set to cause an SMI#, SCI, and/or wake event. #### 9.8.3.14 SMI\_EN—SMI Control and Enable Register I/O Address:PMBASE + 30hAttribute:R/WDefault Value:0000hSize:32 bit Lockable: No Usage: ACPI or Legacy Power Well: Core | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | Reserved. | | 14 | PERIODIC_EN—R/W. 0 = Disable. 1 = Enables the ICH3 to generate an SMI# when the PERIODIC_STS bit is set in the SMI_STS register. | | 13 | TCO_EN—R/W. 0 = Disables TCO logic generating an SMI#. Note that if the NMI2SMI_EN bit is set, SMIs that are caused by re-routed NMIs will not be gated by the TCO_EN bit. Even if the TCO_EN bit is 0, NMIs will still be routed to cause SMIs. 1 = Enables the TCO logic to generate SMI#. | | 12 | Reserved. | | 11 | Microcontroller SMI Enable (MCSMI_EN)—R/W. 0 = Disable. 1 = Enables ICH3 to trap accesses to the microcontroller range (62h or 66h) and generate an SMI#. Note that 'trapped' cycles will be claimed by the ICH3 on PCI, but not forwarded to LPC. | | 10:8 | Reserved. | | 7 | BIOS Release (BIOS_RLS)—WO. 0 = This bit will always return 0 on reads. Writes of 0 to this bit have no effect. 1 = Enables the generation of an SCI interrupt for ACPI software when a one is written to this bit position by BIOS software. | | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Software SMI# Timer Enable (SWSMI_TMR_EN)—R/W. 0 = Disable. Clearing the SWSMI_TMR_EN bit before the timer expires will reset the timer and the SMI# will not be generated. 1 = Starts Software SMI# Timer. When the SWSMI timer expires (the timeout period depends upon the SWSMI_RATE_SEL bit setting), SWSMI_TMR_STS is set and an SMI# is generated. SWSMI_TMR_EN stays set until cleared by software. | | 5 | APMC_EN—R/W. 0 = Disable. Writes to the APM_CNT register will not cause an SMI#. 1 = Enables writes to the APM_CNT register to cause an SMI#. | | 4 | SLP_SMI_EN—R/W. 0 = Disables the generation of SMI# on SLP_EN. Note that this bit must be 0 before the software attempts to transition the system into a sleep state by writing a 1 to the SLP_EN bit. 1 = A write of 1 to the SLP_EN bit (bit 13 in PM1_CNT register) will generate an SMI#, and the system will not transition to the sleep state based on that write to the SLP_EN bit. | | 3 | LEGACY_USB_EN—R/W. 0 = Disable. 1 = Enables legacy USB circuit to cause SMI#. | | 2 | BIOS_EN—R/W. 0 = Disable. 1 = Enables the generation of SMI# when ACPI software writes a 1 to the GBL_RLS bit. | | 1 | End of SMI (EOS)—R/W (special). This bit controls the arbitration of the SMI signal to the processor. This bit must be set for the ICH3 to assert SMI# low to the processor. 0 = Once the ICH3 asserts SMI# low, the EOS bit is automatically cleared. 1 = When this bit is set, SMI# signal will be deasserted for 4 PCI clocks before its assertion. In the SMI handler, the processor should clear all pending SMIs (by servicing them and then clearing their respective status bits), set the EOS bit, and exit SMM. This will allow the SMI arbiter to reassert SMI upon detection of an SMI event and the setting of a SMI status bit. | | 0 | GBL_SMI_EN—R/W. 0 = No SMI# will be generated by ICH3. This bit is reset by a PCI reset event. 1 = Enables the generation of SMI# in the system upon any enabled SMI event. | #### 9.8.3.15 SMI\_STS—SMI Status Register I/O Address:PMBASE + 34hAttribute:R/WDefault Value:0000hSize:32-bit Lockable: No Usage: ACPI or Legacy Power Well: Core *Note:* If the corresponding \_EN bit is set when the \_STS bit is set, the ICH3 will cause an SMI# (except bits 8–10 and 12, which don't need enable bits since they are logic ORs of other registers that have enable bits). | Bit | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | Reserved. | | 16 | <ul> <li>SMBus SMI Status (SMBUS_SMI_STS)—R/WC.</li> <li>0 = This bit is cleared by writing a 1 to its bit position. This bit is set from the 64 kHz clock domain used by the SMBus. Software must wait at least 15.63 μs after the initial assertion of this bit before clearing it.</li> <li>1 = Indicates that the SMI# was caused by: <ul> <li>• The SMBus Slave receiving a message, or</li> <li>• The SMBALERT# signal goes active and the SMB_SMI_EN bit is set and the SMBALERT_DIS bit is cleared, or</li> <li>• The SMBus Slave receiving a Host Notify message and the HOST_NOTIFY_INTREN and the SMB_SMI_EN bits are set, or</li> <li>• The ICH3 detecting the SMLINK_SLAVE_SMI command while in the S0 state.</li> </ul> </li> </ul> | | 15 | SERIRQ_SMI_STS—RO. 0 = SMI# was not caused by SERIRQ decoder. This is not a sticky bit. 1 = Indicates that the SMI# was caused by the SERIRQ decoder. | | 14 | PERIODIC_STS—R/WC. 0 = This bit is cleared by writing a 1 to its bit position. 1 = This bit will be set at the rate determined by the PER_SMI_SEL bits. If the PERIODIC_EN bit is also set, the ICH3 will generate an SMI#. | | 13 | TCO_STS—RO. 0 = SMI# not caused by TCO logic. 1 = Indicates the SMI# was caused by the TCO logic. Note that this is not a wake event. | | 12 | Device Monitor Status (DEVMON_STS)—RO. 0 = SMI# not caused by Device Monitor. 1 = Set under any of the following conditions: - Any of the DEV[7:4]_TRAP_STS bits are set and the corresponding DEV[7:4]_TRAP_EN bits are also set. - Any of the DEVTRAP_STS bits are set and the corresponding DEVTRAP_EN bits are also set. | | 11 | Microcontroller SMI# Status (MCSMI_STS)—R/WC. 0 = Indicates that there has been no access to the power management microcontroller range (62h or 66h). This bit is cleared by software writing a 1 to the bit position. 1 = Set if there has been an access to the power management microcontroller range (62h or 66h). If this bit is set, and the MCSMI_EN bit is also set, the ICH3 will generate an SMI#. | | 10 | GPE1_STS—RO. This bit is a logical OR of the bits in the GPE1_STS register that are also set up to cause an SMI# (as indicated by the GPI_ROUT registers) and have the corresponding bit set in the GPE1_EN register. Bits that are not routed to cause an SMI# will have no effect on the GPE1_STS bit. 0 = SMI# was not generated by a GPI assertion. 1 = SMI# was generated by a GPI assertion. | | 9 | GPE0_STS—RO. This bit is a logical OR of the bits in the GPE0_STS register that also have the corresponding bit set in the GPE0_EN register. 0 = SMI# was not generated by a GPE0 event. 1 = SMI# was generated by a GPE0 event. | | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | PM1_STS_REG—RO. This is an ORs of the bits in the ACPI PM1 Status Register (offset PMBASE+00h) that can cause an SMI#. | | | 0 = SMI# was not generated by a PM1_STS event.<br>1 = SMI# was generated by a PM1_STS event. | | 7 | Reserved. | | 6 | SWSMI_TMR_STS—R/WC. 1 = Set by the hardware when the Software SMI# Timer expires. 0 = Software clears this bit by writing a 1 to the bit location. | | | APM_STS—R/WC. | | 5 | 0 = Software clears this bit by writing a 1 to the bit location. 1 = SMI# was generated by a write access to the APM control register with the APMC_EN bit set. | | 4 | SLP_SMI_STS—R/WC. 1 = Indicates an SMI# was caused by a write of 1 to SLP_EN bit when SLP_SMI_EN bit is also set. 0 = Software clears this bit by writing a 1 to the bit location. | | 3 | <b>LEGACY_USB_STS</b> —RO. This bit is a logical OR of each of the SMI status bits in the USB Legacy Keyboard/Mouse Control Registers ANDed with the corresponding enable bits. This bit will not be active if the enable bits are not set. | | | 0 = SMI# was not generated by USB Legacy event. 1 = SMI# was generated by USB Legacy event. | | | BIOS_STS—R/WC. | | 2 | <ul> <li>0 = This bit cleared by software writing a 1 to its bit position.</li> <li>1 = SMI# was generated due to ACPI software requesting attention (writing a 1 to the GBL_RLS bit with the BIOS_EN bit set).</li> </ul> | | 1:0 | Reserved. | #### 9.8.3.16 MON\_SMI—Device Monitor SMI Status and Enable Register I/O Address:PMBASE +40hAttribute:R/W, R/WCDefault Value:0000hSize:16-bitLockable:NoUsage:Legacy Only Power Well: Core | Bit | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | DEV[7:4]_TRAP_STS—R/WC. Bit 12 corresponds to Monitor 4, bit 13 corresponds to Monitor 5 etc. 0 = SMI# was not caused by the associated device monitor. 1 = SMI# was caused by an access to the corresponding device monitor's I/O range. | | 11:8 | DEV[7:4]_TRAP_EN—R/W. Bit 8 corresponds to Monitor 4, bit 9 corresponds to Monitor 5 etc. 0 = Disable. 1 = Enables SMI# due to an access to the corresponding device monitor's I/O range. | | 7:0 | Reserved. | #### 9.8.3.17 DEVACT\_STS—Device Activity Status Register I/O Address:PMBASE +44hAttribute:R/WCDefault Value:0000hSize:16-bitLockable:NoUsage:Legacy Only Power Well: Core This register is used in conjunction with the Periodic SMI# timer to detect any system activity for legacy power management. | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Reserved. | | 13 | ADLIB_ACT_STS—R/WC. Ad-Lib. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 12 | KBC_ACT_STS—R/WC. KBC (60/64h). 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 11 | MIDI_ACT_STS—R/WC. MIDI. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 10 | AUDIO_ACT_STS—R/WC. Audio (Sound Blaster "OR'd" with MSS). 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 9 | PIRQDH_ACT_STS—R/WC. PIRQ[D or H]. 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. | | 8 | PIRQCG_ACT_STS—R/WC. PIRQ[C or G]. 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. | | 7 | PIRQBF_ACT_STS—R/WC. PIRQ[B or F]. 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. | | 6 | PIRQAE_ACT_STS—R/WC. PIRQ[A or E]. 0 = The corresponding PCI interrupts have not been active. 1 = At least one of the corresponding PCI interrupts has been active. Clear this bit by writing a 1 to the bit location. | | 5 | LEG_ACT_STS—R/WC. Parallel Port, Serial Port 1, Serial Port 2, Floppy Disk Controller. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 4 | Reserved. | | 3 | IDES1_ACT_STS—R/WC. IDE Secondary Drive 1. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 2 | IDES0_ACT_STS—R/WC. IDE Secondary Drive 0. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IDEP1_ACT_STS—R/WC. IDE Primary Drive 1. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | | 0 | IDEP0_ACT_STS—R/WC. IDE Primary Drive 0. 0 = Indicates that there has been no access to this device's I/O range. 1 = This device's I/O range has been accessed. Clear this bit by writing a 1 to the bit location. | #### 9.8.3.18 DEVTRAP\_EN— Device Trap Enable Register I/O Address:PMBASE +48hAttribute:R/WDefault Value0000hSize:16-bitLockable:NoUsage:Legacy Only Power Well: Core This register enables the individual trap ranges to generate an SMI# when the corresponding status bit in the DEVACT\_STS register is set. When a range is enabled, I/O cycles associated with that range will not be forwarded to LPC or IDE. | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------| | 15:14 | Reserved. | | 13 | ADLIB_TRP_EN—R/W. Ad-Lib. 0 = Disable. 1 = Enable. | | 12 | KBC_TRP_EN—R/W. KBC (60/64h). 0 = Disable. 1 = Enable. | | 11 | MIDI_TRP_EN—R/W. MIDI. 0 = Disable. 1 = Enable. | | 10 | AUDIO_TRP_EN—R/W. Audio (Sound Blaster "OR'd" with MSS). 0 = Disable. 1 = Enable. | | 9:6 | Reserved. | | 5 | <b>LEG_IO_TRP_EN</b> —R/W. Parallel Port, Serial Port 1, Serial Port 2, Floppy Disk Controller. 0 = Disable. 1 = Enable. | | 4 | Reserved. | | 3 | IDES1_TRP_EN—R/W. IDE Secondary Drive 1. 0 = Disable. 1 = Enable. | | 2 | IDES0_TRP_EN—R/W. IDE Secondary Drive 0. 0 = Disable. 1 = Enable. | | 1 | IDEP1_TRP_EN—R/W. IDE Primary Drive 1. 0 = Disable. 1 = Enable. | | 0 | IDEP0_TRP_EN—R/W. IDE Primary Drive 0. 0 = Disable. 1 = Enable. | #### 9.8.3.19 BUS\_ADDR\_TRACK— Bus Address Tracker Register I/O Address:PMBASE +4ChAttribute:ROLockable:NoSize:16-bitPower Well:CoreUsage:Legacy Only This register could be used by the SMI# handler to assist in determining what was the last cycle from the processor. BUS\_ADDR\_TRACK may not contain "expected" last I/O cycle data if Asynchronous SMIs and Synchronous SMIs are occurring simultaneously. This register only reports "expected" last I/O cycle data if Asynchronous SMIs are disabled. | | Bit | Description | |---|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 5:0 | Corresponds to the low 16 bits of the last I/O cycle, as would be defined by the PCI AD[15:0] signals on the PCI bus (even though it may not be a real PCI cycle). The value is latched based on SMI# active. This functionality is useful for figuring out which I/O was last being accessed. | #### 9.8.3.20 BUS\_CYC\_TRACK— Bus Cycle Tracker Register I/O Address:PMBASE +4EhAttribute:ROLockable:NoSize:8-bit Power Well: Core Usage: Legacy Only This register could be used by the SMM handler to assist in determining what was the last cycle from the processor. BUS\_CYC\_TRACK may not contain "expected" last I/O cycle data if Asynchronous SMIs and Synchronous SMIs are occurring simultaneously. This register only reports "expected" last I/O cycle data if Asynchronous SMIs are disabled. | Bit | Description | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:4 | Corresponds to the byte enables, as would be defined by the PCI C/BE# signals on the PCI bus (even though it may not be a real PCI cycle). The value is latched based on SMI# going active. | | | | 3:0 | Corresponds to the cycle type, as would be defined by the PCI C/BE# signals on the PCI bus (even though it may not be a real PCI cycle). The value is latched based on SMI# going active. | | | #### 9.8.3.21 SS\_CNT— Intel® SpeedStep™ TechnologyControl Register I/O Address:PMBASE +50hAttribute:R/W (special)Default Value01hSize:8-bitLockable:NoUsage:ACPI/LegacyPower Well:Core Note: Writes to this register will initiate an Intel® SpeedStep $^{\text{TM}}$ technology transition, which involves a temporary transition to a C3-like state in which the STPCLK# signal will go active. An Intel SpeedStep technology transition *always* occur on writes to the SS\_CNT register, even if the value written to SS\_STATE is the same as the previous value (after this "transition" the system would still be in the same Intel SpeedStep technology state). If the SS\_EN bit is 0, then writes to this register will have no effect and reads will return 0. | Bit | Description | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:1 | Reserved. | | | | 0 | Intel® SpeedStep™ Technology State (SS_STATE)—R/W (Special). When this bit is read, it will return the current Intel® SpeedStep™ technology state. Writes to this register will cause a change to the Intel SpeedStep technology state indicated by the value written to this bit. 0 = High power state. 1 = Low power state. | | | ### 9.9 System Management TCO Registers (D31:F0) The TCO logic is accessed via registers mapped to the PCI configuration space (Device 31:Function 0) and the system I/O space. For TCO PCI Configuration registers, see LPC Device 31:Function 0 PCI Configuration registers. #### 9.9.1 TCO Register I/O Map The TCO I/O registers reside in a 32-byte range pointed to by a TCOBASE value, which is, ACPIBASE + 60h in the PCI configuration space. Table 9-11 shows the mapping of the registers within that 32-byte range. #### Table 9-11. TCO I/O Register Map | Offset | Туре | Register Name: Function | | | |------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------|--|--| | 00h | R/W | TCO_RLD: TCO Timer Reload and Current Value | | | | 01h | R/W | TCO_TMR: TCO Timer Initial Value | | | | 02h | R/W | TCO_DAT_IN: TCO Data In | | | | 03h | R/W | TCO_DAT_OUT: TCO Data Out | | | | 04h-05h | R/W | TCO1_STS: TCO Status | | | | 06h–07h | R/W | TCO2_STS: TCO Status | | | | 08h–09h | -09h R/W TCO1_CNT: TCO Control | | | | | 0Ah–0Bh | R/W TCO2_CNT: TCO Control | | | | | 0Ch-0Dh | R/W | TCO_MESSAGE1, TCO_MESSAGE2: Used by BIOS to indicate POST/Boot progress | | | | 0Eh R/W TCO_WDSTATUS: Watchdog Status Register | | TCO_WDSTATUS: Watchdog Status Register | | | | 0Fh | RO | Reserved | | | | 10h | 10h R/W SW_IRQ_GEN: Software IRQ Generation Register | | | | | 11h-1Fh RO Reserved | | Reserved | | | #### 9.9.2 TCO1\_RLD—TCO Timer Reload and Current Value Register I/O Address:TCOBASE +00hAttribute:R/WDefault Value:0000hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Reading this register will return the current count of the TCO timer. Writing any value to this register will reload the timer to prevent the timeout. Bits 7:6 will always be 0. | #### 9.9.3 TCO1\_TMR—TCO Timer Initial Value Register I/O Address:TCOBASE +01hAttribute:R/WDefault Value:0004hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved. | | 5:0 | Value that is loaded into the timer each time the TCO_RLD register is written. Values of 0h–3h will be ignored and should not be attempted. The timer is clocked at approximately 0.6 seconds, and this allows timeouts ranging from 2.4 seconds to 38 seconds. | #### 9.9.4 TCO1\_DAT\_IN—TCO Data In Register I/O Address:TCOBASE +02hAttribute:R/WDefault Value:0000hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Data Register for passing commands from the OS to the SMI handler. Writes to this register will cause an SMI and set the OS_TCO_SMI bit in the TCO_STS register. | #### 9.9.5 TCO1\_DAT\_OUT—TCO Data Out Register I/O Address:TCOBASE +03hAttribute:R/WDefault Value:0000hSize:8-bitLockable:NoPower Well:Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Data Register for passing commands from the SMI handler to the OS. Writes to this register will set the TCO_INT_STS bit in the TCO_STS register. It will also cause an interrupt, as selected by the TCO_INT_SEL bits. | ## 9.9.6 TCO1\_STS—TCO1 Status Register I/O Address:TCOBASE +04hAttribute:R/WC, RODefault Value:0000hSize:16-bitLockable:NoPower Well:Core (Except bit 7 in RTC) | Bit | Description | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:13 | Reserved. | | | | 12 | <ul> <li>HUBSERR_STS—R/WC.</li> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = ICH3 received an SERR# message via the hub interface. The software must read the memory controller hub (or its equivalent) to determine the reason for the SERR#.</li> </ul> | | | | | NOTE: If this bit is set AND the SERR_EN bit in CMD register (D30:F0, Offset 04h, bit 8) is also set, the ICH3 will set the SSE bit in SECSTS register (D30:F0, offset 1Eh, bit 14) AND will also generate an NMI (or SMI# if NMI routed to SMI#). | | | | | HUBNMI_STS—R/WC. | | | | 11 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = ICH3 received an NMI message via the hub interface. The software must read the memory controller hub (or its equivalent) to determine the reason for the NMI.</li> </ul> | | | | | HUBSMI_STS—R/WC. | | | | 10 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = ICH3 received an SMI message via the hub interface. The software must read the memory controller hub (or its equivalent) to determine the reason for the SMI#.</li> </ul> | | | | | HUBSCI_STS—R/WC. | | | | 9 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = ICH3 received an SCI message via the hub interface. The software must read the memory controller hub (or its equivalent) to determine the reason for the SCI.</li> </ul> | | | | | BIOSWR_STS—R/WC. | | | | 8 | <ul> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = ICH3 sets this bit and generates and SMI# to indicate an illegal attempt to write to the BIOS. This occurs when either: <ul> <li>a) The BIOSWP bit is changed from 0 to 1 and the BLD bit is also set, or</li> <li>b) any write is attempted to the BIOS and the BIOSWP bit is also set.</li> </ul> </li> </ul> | | | | | <b>NOTE:</b> On write cycles attempted to the 4MB lower alias to the BIOS space, the BIOSWR_STS will not be set. | | | | | NEWCENTURY_STS—R/WC. This bit is in the RTC well. | | | | | <ul> <li>0 = Cleared by writing a 1 to the bit position or by RTCRST# going active.</li> <li>1 = This bit is set when the Year byte (RTC I/O space, index offset 09h) rolls over from 99 to 00.</li> <li>Setting this bit will cause an SMI# (but not a wake event).</li> </ul> | | | | 7 | Note that the NEWCENTURY_STS bit is not valid when the RTC battery is first installed (or when RTC power has not been maintained). Software can determine if RTC power has not been maintained by checking the RTC_PWR_STS bit, or by other means (such as a checksum on RTC RAM). If RTC power is determined to have not been maintained, BIOS should set the time to a legal value and then clear the NEWCENTURY_STS bit. | | | | | The NEWCENTURY_STS bit may take up to 3 RTC clocks for the bit to be cleared after a "1" is written to the bit to clear it. After writing a "1" to this bit, software should not exit the SMI handler until verifying that the bit has actually been cleared. This will ensure that the SMI is not re-entered. | | | | 6:4 | Reserved. | | | | | TIMEOUT—R/WC. | | | | 3 | 0 = Software clears this bit by writing a 1 to the bit position. 1 = Set by ICH3 to indicate that the SMI was caused by the TCO timer reaching 0. | | | | | TCO_INT_STS—R/WC. | | | | 2 | 0 = Software clears this bit by writing a 1 to the bit position. 1 = SMI handler caused the interrupt by writing to the TCO_DAT_OUT register. | | | | Bit | Description | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | <ul> <li>SW_TCO_SMI—R/WC.</li> <li>0 = Software clears this bit by writing a 1 to the bit position.</li> <li>1 = Software caused an SMI# by writing to the TCO_DAT_IN register.</li> </ul> | | | | 0 | NMI2SMI_STS—RO. 0 = Cleared by clearing the associated NMI status bit. 1 = Set by the ICH3 when an SMI# occurs because an event occurred that would otherwise have caused an NMI (because NMI2SMI_EN is set). | | | ### 9.9.7 TCO2\_STS—TCO2 Status Register I/O Address:TCOBASE +06hAttribute:R/WC, RODefault Value:0000hSize:16-bitLockable:NoPower Well:Resume (Except Bit 0, in RTC) | Bit | Description | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:5 | Reserved. | | | | 4 | SMLink Slave SMI Status (SMLINK_SLV_SMI_STS)—R/W. (Allow the software to go directly into pre-determined sleep state. This avoids race conditions. 0 = The bit is reset by RSMRST#, but not due to the PCI Reset associated with exit from S3–S5 states. 1 = ICH3 sets this bit to 1 when it receives the SMI message on the SMLink's Slave Interface. Software clears the bit by writing a 1 to this bit position. | | | | 3 | Reserved. | | | | 2 | BOOT_STS. 0 = Cleared by ICH3 based on RSMRST# or by software writing a 1 to this bit. Note that software should first clear the SECOND_TO_STS bit before writing a 1 to clear the BOOT_STS bit. 1 = Set to 1 when the SECOND_TO_STS bit goes from 0 to 1 and the processor has not fetched the first instruction. NOTE: If rebooting due to a second TCO timer timeout, and if the BOOT_STS bit is set, the ICH3 will reboot using the 'safe' multiplier (1111). This allows the system to recover from a processor frequency multiplier that is too high, and allows the BIOS to check the BOOT_STS bit at boot. If the bit is set and the frequency multiplier is 1111, then the BIOS knows that the processor has been programmed to an illegal multiplier. | | | | 1 | SECOND_TO_STS—R/WC. 0 = This bit is cleared by writing a 1 to the bit position or by a RSMRST#. 1 = The ICH3 sets this bit to a 1 to indicate that the TCO timer timed out a second time (probably due to system lock). If this bit is set and the NO_REBOOT configuration bit is 0, then the ICH3 will reboot the system after the second timeout. The reboot is done by asserting PCIRST#. 0 = | | | | 0 | Intruder Detect (INTRD_DET)—R/WC. 0 = This bit is only cleared by writing a 1 to the bit position, or by RTCRST# assertion. 1 = Set by ICH3 to indicate that an intrusion was detected. This bit is set even if the system is in G3 state. | | | ## 9.9.8 TCO1\_CNT—TCO1 Control Register I/O Address:TCOBASE +08hAttribute:R/W, R/WCDefault Value:0000hSize:16-bitLockable:NoPower Well:Core | Bit | Description | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------|--| | 15:12 | Reserved | Reserved. | | | | | TCO Timer Halt (TCO_TMR_HLT)—R/W. 0 = The TCO Timer is enabled to count. | | | | | 11 | 1 = The TCO Timer will halt. It will not count, and thus cannot reach a value that will cause an SMI# or set the SECOND_TO_STS bit. When set, this bit will prevent rebooting and prevent Alert On LAN event messages from being transmitted on the SMLINK (but not Alert On LAN* heartbeat messages). | | | | | | SEND_N | OW-R/W (specia | al). | | | | 0 = The ICH will clear this bit when it has completed sending the message. Software must not set this bit to 1 again until the ICH has set it back to 0. | | | | | 10 | 1 = Writing a 1 to this bit will cause the ICH to send an Alert On LAN Event message over the SMLINK interface, with the Softwware Event bit set. | | | | | | Setting the SEND_NOW bit causes the ICH3 integrated LAN Controller to reset, which can have unpredictable side-effects. Unless software protects against these side effects, software should not attempt to set this bit. | | | | | | NMI2SM | I_EN—R/W. | | | | | 0 = Normal NMI functionality. | | | | | | 1 = Forces all NMIs to instead cause SMIs. The functionality of this bit is dependent upon the settings of the NMI_EN bit and the GBL_SMI_EN bit as detailed in the following table: | | | | | 9 | NMI_EN | GBL_SMI_EN | Description | | | | 0 | 0 | No SMI# at all because GBL_SMI_EN = 0 | | | | 0 | 1 | SMI# will be caused due to NMI events | | | | 1 | 0 | No SMI# at all because GBL_SMI_EN = 0 | | | | 1 | 1 | No SMI# due to NMI because NMI_EN = 1 | | | | NMI_NO | <b>W</b> —R/WC. | | | | 8 | <ul> <li>0 = This bit is cleared by writing a 1 to the bit position. The NMI handler is expected to clear this bit. Another NMI will not be generated until the bit is cleared.</li> <li>1 = Writing a 1 to this bit causes an NMI. This allows the BIOS or SMI handler to force an entry to the NMI handler.</li> </ul> | | | | | 7:0 | Reserved. | | | | #### 9.9.9 TCO2\_CNT—TCO2 Control Register I/O Address:TCOBASE +0AhAttribute:R/WDefault Value:0000hSize:16-bitLockable:NoPower Well:Resume | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | Reserved. | | 3 | <b>GPIO11_ALERT_DISABLE</b> —R/W. Disable GPIO11/SMBALERT# as an alert source for the heartbeats and the SMBus slave. At reset (via RSMRST# asserted) this bit is set and GPIO[11] alerts are disabled. | | 2:1 | INTRD_SEL—R/W. Selects the action to take if the INTRUDER# signal goes active. 00 = No interrupt or SMI#. 01 = Interrupt (as selected by TCO_INT_SEL). 10 = SMI. 11 = Reserved. | | 0 | Reserved. | ### 9.9.10 TCO\_MESSAGE1 and TCO\_MESSAGE2 Registers I/O Address: TCOBASE +0Ch (Message 1) Attribute: R/W TCOBASE +0Dh (Message 2) Default Value: 00h Size: 8-bit Lockable: No Power Well: Resume | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | TCO_MESSAGE[n]—R/W.The value written into this register will be sent out via the SMLINK interface in the MESSAGE field of the Alert On LAN message. BIOS can write to this register to indicate its boot progress which can be monitored externally. | #### 9.9.11 TCO\_WDSTATUS—TCO2 Control Register Offset Address: TCOBASE + 0Eh Attribute: R/W Default Value: 00h Size: 8 bits Power Well: Resume | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Watchdog Status (WDSTATUS)—R/W. The value written to this register will be sent in the Alert On LAN message on the SMLINK interface. It can be used by the BIOS or system management software to indicate more details on the boot progress. This register will be reset to the default of 00h based on RSMRST# (but not PCI reset). | ## 9.9.12 SW\_IRQ\_GEN—Software IRQ Generation Register Offset Address: TCOBASE + 10h Attribute: R/W Default Value: 03h Size: 8 bits Power Well: Resume | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | 1 | IRQ12_CAUSE—R/W. The state of this bit is logically ANDed with the IRQ12 signal as received by the ICH3's SERIRQ logic. This bit must be a "1" (default) if the ICH3 is expected to receive IRQ12 assertions from a SERIRQ device. | | 0 | IRQ1_CAUSE—R/W. The state of this bit is logically ANDed with the IRQ1 signal as received by the ICH3's SERIRQ logic. This bit must be a "1" (default) if the ICH3 is expected to receive IRQ1 assertions from a SERIRQ device. | ## 9.10 General Purpose I/O Registers (D31:F0) The control for the general purpose I/O signals is handled through a separate 64-byte I/O space. The base offset for this space is selected by the GPIO\_BAR register. Table 9-12 summarizes the ICH3 GPIO implementation. **Table 9-12. Summary of GPIO Implementation** | GPIO | Type | Alternate<br>Function<br>(Note 1) | Power<br>Well | Notes | | |-------------|-------------------|-----------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | GPIO[0] | Input<br>Only | REQ[A]# | Core | GPIO_USE_SEL bit 0 enables REQ/GNT[A]# pair. Input active status read from GPE1_STS register bit 0. Input active high/low set through GPI_INV register bit 0. | | | GPIO[1] | Input<br>Only | REQ[B]# or<br>REQ[5]# | Core | GPIO_USE_SEL bit 1 enables REQ/GNT[B]# pair (See note 4). Input active status read from GPE1_STS register bit 1. Input active high/low set through GPI_INV register bit 1. | | | GPIO[2:5] | Input<br>Only | PIRQ[E:H]# | Core | GPIO_USE_SEL bits [2:5] enable PIRQ[E:H]#. Input active status read from GPE1_STS reg. bits [2:5]. Input active high/low set through GPI_INV reg. bit [2:5]. | | | GPIO[6] | N/A | N/A | N/A | Not implemented | | | GPIO[7] | Input<br>Only | Unmuxed | Core | Input active status read from GPE1_STS register bit 7. Input active high/low set through GPI_INV register bit 7 | | | GPIO[8] | Input<br>Only | Unmuxed | Resume | Input active status read from GPE1_STS register bit 8. Input active high/low set through GPI_INV register bit 8. | | | GPIO[9:10] | N/A | N/A | N/A | Not implemented | | | GPIO[11] | Input<br>Only | SMBALERT# | Resume | GPIO_USE_SEL bit 11 enables SMBALERT# Input active status read from GPE1_STS register bit 11. Input active high/low set through GPI_INV register bit 11. | | | GPIO[12] | Input<br>Only | Unmuxed | Resume | Input active status read from GPE1_STS register bit 12. Input active high/low set through GPI_INV register bit 12. | | | GPIO[13] | Input<br>Only | Unmuxed | Resume | Input active status read from GPE1_STS register bit 13. Input active high/low set through GPI_INV register bit 13. | | | GPIO[14:15] | N/A | N/A | N/A | Not Implemented | | | GPIO[16] | Output<br>Only | GNT[A]# | Core | Output controlled via GP_LVL register bit 16. TTL driver output | | | GPIO[17] | Output<br>Only | GNT[B]# or<br>GNT[5]# | Core | Output controlled via GP_LVL register bit 17. TTL driver output | | | GPIO[18:20] | N/A | N/A | N/A | Not Implemented | | | GPIO[21] | Output<br>Only | C3_STAT# | Core | Output controlled via GP_LVL register bit 21. TTL driver output | | | GPIO[22:24 | N/A | N/A | N/A | Not implemented | | | GPIO[25] | Input /<br>Output | Unmuxed | Resume | Blink enabled via GPO_BLINK register bit 25. Input active status read from GP_LVL register bit 25 Output controlled via GP_LVL register bit 25. TTL driver output | | | GPIO[26] | N/A | N/A | N/A | Not implemented | | | GPIO[27:28] | Input /<br>Output | Unmuxed | Resume | Input active status read from GP_LVL register bits [27:28] Output controlled via GP_LVL register bits [27:28] TTL driver output | | | GPIO[29:31] | N/A | N/A | N/A | Not implemented | | **Table 9-12. Summary of GPIO Implementation (Continued)** | GPIO | Туре | Alternate<br>Function<br>(Note 1) | Power<br>Well | Notes | |-------------|------|-----------------------------------|---------------|----------------------------------------------------------------------------------------------------------------| | GPIO[32:43] | I/O | | | Input active status read from GP_LVL register bits [32:43]. Output controlled via GP_LVL register bits [32:43] | | GPIO[44:48] | I/O | Unmuxed | | Not implemented | #### NOTES: - 1. All GPIOs default to their alternate function. - 2. All inputs are sticky. The status bit will remain set as long as the input was asserted for 2 clocks. GPIs are sampled on PCI clocks in S0. GPIs are sampled on RTC clocks in S1/S3/S4/S5. 3. GPIO[0:7] are 5V tolerant, and all GPIs can be routed to cause an SCI or SMI# - 4. If GPIO\_USE\_SEL bit 1 is set to 1 and GEN\_CNT bit 25 is also set to 1 then REQ/GNT[5]# is enabled. See Section 9.1.22. #### **GPIO Register I/O Address Map** 9.10.1 Table 9-13. Registers to Control GPIO | Offset | Mnemonic | Register Name | Default | Access | |--------|---------------|----------------------------------|------------|--------| | | | General Registers | | | | 00–03h | GPIO_USE_SEL | GPIO Use Select | 1A003180h | R/W | | 04–07h | GP_IO_SEL | GPIO Input/Output Select | 0000 FFFFh | R/W | | 08-0Bh | | Reserved | 00h | RO | | 0C-0Fh | GP_LVL | GPIO Level for Input or Output | 1F1F 0000h | R/W | | 10–13h | | Reserved | 00h | RO | | | | Output Control Registers | | | | 14–17h | GPO_TTL | GPIO TTL Select | 06630000h | RO | | 18–1Bh | GPO_BLINK | GPIO Blink Enable | 00000000h | R/W | | 1C-1Fh | | Reserved | 0 | RO | | | | Input Control Registers | | | | 20–2Bh | | Reserved | 00000000h | RO | | 2C-2Fh | GPI_INV | GPIO Signal Invert | 00000000h | R/W | | 30–33h | GPIO_USE_SEL2 | GPIO Use Select | 00000000h | R/W | | 34–37h | GP_IO_SEL2 | GPIO Input/Output Select 2 | 00000000h | R/W | | 38–3Bh | GP_LVL2 | GPIO Level for Input or Output 2 | 00000FFFh | R/W | #### 9.10.2 GPIO\_USE\_SEL—GPIO Use Select Register Offset Address: GPIOBASE + 00h Attribute: R/W Default Value: 1A003180h Size: 32-bit Lockable: Yes Power Well: Resume | Bit | Description | | | | | | |---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | <b>GPIO_USE_SEL</b> —R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. | | | | | | | | <ul><li>0 = Signal used as native function.</li><li>1 = Signal used as a GPIO.</li></ul> | | | | | | 21,11,<br>5:0 | NOTE: | Bits 31:29, 26, 24:22, 20:18, 15:14, 10:9, and 6 are not implemented in mobile configurations because there is no corresponding GPIO. | | | | | | 3.0 | NOTE: | Bits 28:27, 25, 13:12 and 8:7 are not implemented in mobile configurations because the corresponding GPIOs are not mutiplexed. | | | | | | | NOTE: | Bits 16:17 are not implemented because the GPIO selection is controlled by bits 0:1. The REQ/GNT# pairs are enabled/disabled together. For example, if bit 0 is set to 1 then the REQ/GNT[A]# pair will function as GPIO[0] and GPIO[16]. | | | | | ### 9.10.3 GP\_IO\_SEL—GPIO Input/Output Select Register Offset Address: GPIOBASE +04h Attribute: R/W Default Value: 0000FFFFh Size: 32-bit Lockable: No Power Well: Resume | Bit | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------| | 31:29, 26 | Reserved. | | 28:27<br>25 | GPIO[n]_SEL—R/W. 0 = Output. The corresponding GPIO signal is an output. 1 = Input. The corresponding GPIO signal is an input. | | 24:22 | Reserved. | | 21:16 | Always 0. The GPIOs are fixed as outputs. | | 15:0 | Always 1. These GPIOs are fixed as inputs. | ### 9.10.4 GP\_LVL—GPIO Level for Input or Output Register Offset Address: GPIOBASE +0Ch Attribute: R/W, RO Default Value: 1B3F 0000h Size: 32-bit Lockable: No Power Well: See bit descriptions | Bit | Description | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29, 26<br>24:22,<br>20:18 | Reserved. | | 28:27, 25 | GP_LVL[n]—R/W. If GPIO[n] is programmed to be an output (via the corresponding bit in the GP_IO_SEL register) then the bit can be updated by software to drive a high or low value on the output pin. If GPIO[n] is programmed as an input, then software can read the bit to determine the level on the corresponding input pin. These bits correspond to GPIO that are in the Resume well, and will be reset to their default values by RSMRST# but not by PCIRST#. 0 = Low. 1 = High. | | 21, 17:16 | GP_LVL[n]—R/W. These bits can be updated by software to drive a high or low value on the output pin. These bits correspond to GPIO that are in the Core well, and will be reset to their default values by PCIRST#. 0 = Low. 1 = High. | | 15:0 | Reserved. GPI[13:11], [8:7], and [5:0] the active status of a GPI is read from the corresponding bit in GPE1_STS register. | #### 9.10.5 GPO\_BLINK—GPO Blink Enable Register Offset Address: GPIOBASE +18h Attribute: R/W Default Value: 0004 0000h Size: 32-bit Lockable: No Power Well: See bit description | Bit | Description | | | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:29, 26,<br>24:20, 18:0 | Reserved. | | | | 28:27, 25 | GP_BLINK[n]—R/W. The setting of these bits will have no effect if the corresponding GPIO is programmed as an input. These bits correspond to GPIO that are in the Resume well, and will be reset to their default values by RSMRST# but not by PCIRST#. | | | | | <ul> <li>0 = The corresponding GPIO will function normally.</li> <li>1 = If the corresponding GPIO is programmed as an output, the output signal will blink at a rate of approximately once per second. The high and low times have approximately 0.5 seconds each. The GP_LVL bit is not altered when this bit is set.</li> </ul> | | | | 19 | <b>GP_BLINK[n]</b> —R/W. The setting of these bits will have no effect if the corresponding GPIO is programmed as an input. These bits correspond to GPIO that are in the Core well, and will be reset to their default values by PCIRST#. | | | | | <ul> <li>0 = The corresponding GPIO will function normally.</li> <li>1 = If the corresponding GPIO is programmed as an output, the output signal will blink at a rate of approximately once per second. The high and low times are approximately 0.5 seconds each. The GP_LVL bit is not altered when this bit is set.</li> </ul> | | | ### 9.10.6 GPI\_INV—GPIO Signal Invert Register Offset Address: GPIOBASE +2Ch Attribute: R/W Default Value: 00000000h Size: 32-bit Lockable: No Power Well: See bit description | Bit | Description | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14, 10:9 | Reserved. | | | 13:11, 8 | GP_INV[n]—R/W. These bits are used to allow both active-low and active-high inputs to cause SMI# or SCI. Note that in the S0 or S1 state, the input signal must be active for at least 2 PCI clocks to ensure detection by the ICH3. In the S3, S4 or S5 states the input signal must be active for at least 2 RTC clocks to ensure detection. The setting of these bits will have no effect if the corresponding GPIO is programmed as an output. These bits correspond to GPIO that are in the Resume well, and will be reset to their default values by RSMRST# but not by PCIRST#. | | | | <ul> <li>0 = The corresponding GPI_STS bit will be set when the ICH3 detects the state of the input pin to be high.</li> <li>1 = The corresponding GPI_STS bit will be set when the ICH3 detects the state of the input pin to be low.</li> </ul> | | | 7:0 | GP_INV[n]—R/W. These bits are used to allow both active-low and active-high inputs to cause SMI# or SCI. Note that in the S0 or S1 state, the input signal must be active for at least 2 PCI clocks to ensure detection by the ICH3. The setting of these bits will have no effect if the corresponding GPIO is programmed as an output. These bits correspond to GPIO that are in the Core well, and will be reset to their default values by PCIRST#. | | | | <ul> <li>0 = The corresponding GPI_STS bit will be set when the ICH3 detects the state of the input pin to be high.</li> <li>1 = The corresponding GPI_STS bit will be set when the ICH3 detects the state of the input pin to be low.</li> </ul> | | #### 9.10.7 GPIO\_USE\_SEL2—GPIO Use Select 2 Register Offset Address: GPIOBASE +30h Attribute: R/W Default Value: 00000000h Size: 32-bit Lockable: No Power Well: Core | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>GPIO_USE_SEL2[43:32]</b> —R/W. Each bit in this register enables the corresponding GPIO (if it exists) to be used as a GPIO, rather than for the native function. | | | 0 = Signal used as native function. 1 = Signal used as a GPIO. | | 31:0 | NOTES: 1. Bits 31:12 are not implemented because they have no corresponding GPIOs. 2. If GPIO[n] does not exist, the bit in this register always reads as 0 and writes have no effect. | | | After a full reset (RSMRST#) all multiplexed signals in the resume and core wells are configured as their native function rather than as a GPIO. After just a PCIRST#, the GPIO in the core well are configured as their native function. | ### 9.10.8 GP\_IO\_SEL2—GPIO Input/Output Select 2 Register Offset Address: GPIOBASE +34h Attribute: R/W Default Value: 00000000h Size: 32-bit Lockable: No Power Well: Core | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | Always 0. No corresponding GPIO. | | 11:0 | <b>GP_IO_SEL2[43:32].</b> When set to a 1, the corresponding GPIO signal (if enabled in the GPIO_USE_SEL2 register) is programmed as an input. When set to 0, the GPIO signal is programmed as an output. | #### 9.10.9 GP\_LVL2—GPIO Level for Input or Output 2 Register Offset Address: GPIOBASE +38h Attribute: R/W Default Value: 00000FFFh Size: 32-bit Lockable: No Power Well: See below | Bit | Description | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:12 | Reserved. Read-only 0. | | | 11:0 | GP_LVL2[43:32]. If GPIO[n] is programmed to be an output (via the corresponding bit in the GP_IO_SEL2 register), then the corresponding GP_LVL2[n] bit can be updated by software to drive a high or low value on the output pin. 1 = high, 0 = low. If GPIO[n] is programmed as an input, then the corresponding GP_LVL2 bit reflects the state of the input signal (1 = high, 0 = low). Writes will have no effect. | | | | Since these bits correspond to GPIO that are in the core well, these bits will be reset by PCIRST#. | | # IDE Controller Registers (D31:F1) 1 ## 10.1 PCI Configuration Registers (IDE—D31:F1) *Note:* Registers that are not shown should be treated as Reserved (See Section 6.2 for details). All of the IDE registers are in the core well. None can be locked. **Table 10-1. PCI Configuration Map (IDE-D31:F1)** | Offset | Mnemonic | Register Name/Function | Default | Туре | |--------|------------|--------------------------------------|------------|------------------| | 00–01h | VID | Vendor ID | 8086h | RO | | 02-03h | DID | Device ID | 248Ah | RO | | 04–05h | CMD | Command Register | 00h | R/W | | 06–07h | STS | Device Status | 0280h | R/W | | 08h | RID | Revision ID | See Note 2 | RO | | 09h | PI | Programming Interface | 8Ah | RO | | 0Ah | SCC | Sub Class Code | 01h | RO | | 0Bh | BCC | Base Class Code | 01h | RO | | 0Dh | MLT | Master Latency Timer | 00 | RO | | 0Eh | HTYPE | Header Type | 00h | RO | | 10–13h | PCMD_BAR | Primary Command Block Base Address | 00000001h | R/W | | 14–17h | PCNL_BAR | Primary Control Block Base Address | 00000001h | R/W | | 18–1Bh | SCMD_BAR | Secondary Command Block Base Address | 00000001h | R/W | | 1C-1Fh | SCNL_BAR | Primary Command Block Base Address | 00000001h | R/W | | 20–23h | BAR | Base Address Register | 00000001h | R/W | | 24–27h | EXBAR | Expansion BAR | 00h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 00 | R/Write-<br>Once | | 2E-2Fh | SID | Subsystem ID | 00 | R/Write-<br>Once | | 3C | INTR_LN | Interrupt Line | 00 | R/W | | 3D | INTR_PN | Interrupt Pin | 01 | R/W | | 40–41h | IDE_TIMP | Primary IDE Timing | 0000h | R/W | | 42-43h | ID_TIMS | Secondary IDE Timing | 0000h | R/W | | 44h | SIDETIM | Slave IDE Timing | 00h | R/W | | 48h | SDMAC | Synchronous DMA Control Register | 00h | R/W | | 4A-4Bh | SDMATIM | Synchronous DMA Timing Register | 0000h | R/W | | 54h | IDE_CONFIG | IDE I/O Configuration Register | 00h | R/W | #### NOTES: <sup>1.</sup> The ICH3 IDE controller is not arbitrated as a PCI device, therefore it does not need a master latency timer. <sup>2.</sup> Refer to the Specification Update for the Revision ID. ## 10.1.1 CMD—Command Register (IDE—D31:F1) Address Offset: 04h–05h Attribute: RO, R/W Default Value: 00h Size: 16 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Reserved as '0'. | | 8 | SERR# Enable—RO. Reserved as '0'. | | 7 | Wait Cycle Control—RO. Reserved as '0'. | | 6 | Parity Error Response—RO. Reserved as '0'. | | 5 | VGA Palette Snoop—RO. Reserved as '0'. | | 4 | Postable Memory Write Enable (PMWE)—RO. Reserved as '0'. | | 3 | Special Cycle Enable (SCE)—RO. Reserved as '0'. | | 2 | <b>Bus Master Enable (BME)</b> —R/W. Controls the ICH3's ability to act as a PCI master for IDE Bus Master transfers. | | 1 | <ul> <li>Memory Space Enable (MSE)—R/W.</li> <li>0 = Disables access.</li> <li>1 = Enables access to the IDE Expansion memory range. The EXBAR register (Offset 24h) must be programmed before this bit is set.</li> <li>NOTE: BIOS should set this bit to a 1.</li> </ul> | | 0 | <ul> <li>IOSE-I/O Space Enable (IOSE)—R/W. This bit controls access to the I/O space registers.</li> <li>0 = Disables access to the Legacy or Native IDE ports (both Primary and Secondary) as well as the Bus Master I/O registers.</li> <li>1 = Enable. Note that the Base Address register for the Bus Master registers should be programmed before this bit is set.</li> <li>NOTES:</li> <li>1. Separate bits are provided (IDE Decode Enable, in the IDE Timing register) to independently disable the Primary or Secondary I/O spaces.</li> <li>2. When this bit is 0 and the IDE controller is in Native Mode, the Interrupt Pin Register (see Section 11.1.14) will be masked (the interrupt will not be asserted).</li> <li>If an interrupt occurs while the masking is in place and the interrupt is still active when the masking ends, the interrupt will be allowed to be asserted.</li> </ul> | #### 10.1.2 STS—Device Status Register (IDE—D31:F1) Address Offset: 06–07h Attribute: R/WC, RO Default Value: 0280h Size: 16 bits | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE)—RO. Reserved as '0'. | | 14 | Signaled System Error (SSE)—RO. Reserved as'0'. | | 13 | Received Master-Abort Status (RMA)—R/WC. 0 = Cleared by writing a 1 to it. 1 = Bus Master IDE interface function, as a master, generated a master-abort. | | 12 | Reserved as '0'—RO. | | 11 | Signaled Target-Abort Status (STA)—R/WC. 0 = Cleared by writing a 1 to it. 1 = ICH3 IDE interface function is targeted with a transaction that the ICH3 terminates with a target abort. | | 10:9 | DEVSEL# Timing Status (DEVT)—RO. 01 = Hardwired; however, the ICH3 does not have a real DEVSEL# signal associated with the IDE unit, so these bits have no effect. | | 8 | Data Parity Error Detected—RO. Reserved as '0'. | | 7 | Fast Back-to-Back Capable—RO. Reserved as '1'. | | 6 | User Definable Features (UDF)—RO. Reserved as '0'. | | 5 | 66 MHz Capable—RO. Reserved as '0'. | | 4:0 | Reserved. | ### 10.1.3 PI—Programming Interface Register (IDE—D31:F1) Address Offset: 09h Attribute: R/W Default Value: 8Ah Size: 8 bits | Bit | Description | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | This read-only bit is a 1 to indicate that the ICH3 supports bus master operation. | | | 6:4 | Reserved. Will always return 0. | | | 3 | SOP_MODE_CAP. This read-only bit is a 1 to indicate that the secondary controller supports both legacy and native modes. | | | 2 | SOP_MODE_SEL. This read-write bits determines the mode that the secondary IDE channel is operating in. 0 = Legacy-PCI mode (default). 1 = Native-PCI mode. | | | 1 | POP_MODE_CAP. This read-only bit is a 1 to indicate that the primary controller supports both legacy and native modes. | | | 0 | POP_MODE_SEL. This read-write bits determines the mode that the primary IDE channel is operating in. 0 = Legacy-PCI mode (default). 1 = Native-PCI mode. | | *Note:* This register can not be programmed to allow legacy mode on one controller and native on the other. They can only both be set to legacy mode or native mode. #### 10.1.4 SCC—Sub Class Code Register (IDE—D31:F1) Address Offset: 0Ah Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------| | 7:0 | Sub Class Code—RO. | | 7.0 | 01h = IDE device, in the context of a mass storage device. | #### 10.1.5 BCC—Base Class Code Register (IDE—D31:F1) Address Offset: 0Bh Attribute: RO Default Value: 01h Size: 8 bits | | Bit | Description | |--|-----|---------------------------| | | 7:0 | Base Class Code—RO. | | | | 01 = Mass storage device. | #### 10.1.6 MLT—Master Latency Timer Register (IDE—D31:F1) Address Offset: 0Dh Attribute: RO Default Value: 00h Size: 8 bits | В | it | Description | |----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7: | :0 | Bus Master Latency—RO. Hardwired to 00h. The IDE controller is implemented internally, and is not arbitrated as a PCI device, so it does not need a Master Latency Timer. | # 10.1.7 PCMD\_BAR—Primary Command Block Base Address Register (IDE—D31:F1) Address Offset: 10h-13h Attribute: R/W Default Value: 00000001h Size: 32 bits | Bit | Description | | |-------|-------------------------------------------------------------------------------------------------------------|--| | 31:16 | Reserved. | | | 15:3 | Base Address—R/W. Base address of the I/O space (8 consecutive I/O locations). | | | 2:1 | Reserved. | | | 0 | <b>Resource Type Indicator (RTE)</b> —This bit is set to one, indicating a request for I/O space.Read-Only. | | *Note:* This 8-byte I/O space is used in native mode for the Primary Controller's Command Block. # 10.1.8 PCNL\_BAR—Primary Control Block Base Address Register (IDE—D31:F1) Address Offset: 14h–17h Attribute: R/W Default Value: 00000001h Size: 32 bits | Bit | Description | | |-------|-------------------------------------------------------------------------------------------------------------|--| | 31:16 | Reserved. | | | 15:2 | Base Address—R/W. Base address of the I/O space (4 consecutive I/O locations). | | | 1 | Reserved. | | | 0 | <b>Resource Type Indicator (RTE)</b> —This bit is set to one, indicating a request for I/O space.Read-Only. | | *Note:* This 4-byte I/O space is used in native mode for the Primary Controller's Command Block. # 10.1.9 SCMD\_BAR—Secondary Command Block Base Address Register (IDE D31:F1) Address Offset: 18h–1Bh Attribute: R/W Default Value: 00000001h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:3 | Base Address—R/W. Base address of the I/O space (8 consecutive I/O locations). | | 2:1 | Reserved. | | 0 | <b>Resource Type Indicator (RTE)</b> —This bit is set to one, indicating a request for I/O space.Read-Only. | Note: This 4-byte I/O space is used in native mode for the Secondary Controller's Command Block. # 10.1.10 SCNL\_BAR—Secondary Control Block Base Address Register (IDE D31:F1) Address Offset: 14h–17h Attribute: R/W Default Value: 00000001h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:2 | Base Address—R/W. Base address of the I/O space (4 consecutive I/O locations). | | 1 | Reserved. | | 0 | <b>Resource Type Indicator (RTE)</b> —This bit is set to one, indicating a request for I/O space.Read-Only. | *Note:* This 4-byte I/O space is used in native mode for the Secondary Controller's Command Block. # 10.1.11 BM\_BASE—Bus Master Base Address Register (IDE—D31:F1) Address Offset: 20h–23h Attribute: R/W Default Value: 00000001h Size: 32 bits The Bus Master IDE interface function uses Base Address register 5 to request a 16-byte I/O space to provide a software interface to the Bus Master functions. Only 12 bytes are actually used (6 bytes for primary, 6 bytes for secondary). Only bits [15:4] are used to decode the address. | Bit | Description | |-------|-----------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:4 | Base Address—R/W. Base address of the I/O space (16 consecutive I/O locations). | | 3:1 | Reserved. | | 0 | Resource Type Indicator (RTE)—RO. Hardwired to '1', indicating a request for I/O space. | #### 10.1.12 EXBAR—Expansion Base Address Register (IDE—D31:F1) Address Offset: 24h–27h Attribute: R/W Default Value: 00h Size: 32 bits **Note:** This is a memory mapped BAR that requires 1 KB of dword aligned memory that is Intel reserved for future functionality. BIOS needs to program the base address for a 1-K memory space. | Bit | Description | |------|------------------------------------------| | 31:0 | Intel Reserved for Future Functionality. | #### 10.1.13 IDE\_SVID—Subsystem Vendor ID Register (IDE—D31:F1) Address Offset:2Ch-2DhAttribute:R/Write-OnceDefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem Vendor ID (SVID)—R/Write-Once. The SVID register, in combination with the Subsystem ID (SID) register, enables the operating system (OS) to distinguish subsystems from each other. Software (BIOS) sets the value in this register. After that, the value can be read, but subsequent writes to this register have no effect. The value written to this register will also be readable via the corresponding SVID registers for the USB#1, USB#2 and SMBus functions. | #### 10.1.14 IDE\_SID—Subsystem ID Register (IDE—D31:F1) Address Offset:2Eh–2FhAttribute:R/Write-OnceDefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem ID (SID)—R/Write-Once. The SID register, in combination with the SVID register, enables the operating system (OS) to distinguish subsystems from each other. Software (BIOS) sets the value in this register. After that, the value can be read, but subsequent writes to this register have no effect. The value written to this register will also be readable via the corresponding SID registers for the USB#1, USB#2 and SMBus functions. | ### 10.1.15 INTR\_LN—Interrupt Line Register (IDE—D31:F1) Address Offset: 3Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>Interrupt Line.</b> It is to communicate to software the interrupt line that the interrupt pin is connected to. | #### 10.1.16 INTR\_PN—Interrupt Pin Register (IDE—D31:F1) Address Offset: 3Dh Attribute: RO Default Value: 01h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2:0 | Interrupt Pin. The value of 01h indicates to "software" that the ICH3 will drive PIRQ[A]#. Note that this is only used in native mode. Also note that the routing to the internal interrupt controller doesn't necessarily relate to the value in this register. The IDE interrupt is in fact routed to PIRQ[C]# (IRQ18 in APIC mode). Read-Only. | #### IDE\_TIM—IDE Timing Register (IDE—D31:F1) 10.1.17 Primary: 40–41h Secondary: 42–43h Address Offset: Attribute: R/W Default Value: 0000h Size: 16 bits This register controls the timings driven on the IDE cable for PIO and Intel® 8237 style DMA transfers. It also controls operation of the buffer for PIO transfers. | Bit | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | IDE Decode Enable (IDE)—R/W. Individually enable/disable the Primary or Secondary decode. The IDE I/O Space Enable bit in the Command register must be set in order for this bit to have any effect. Additionally, separate configuration bits are provided (in the IDE I/O Configuration register) to individually disable the primary or secondary IDE interface signals, even if the IDE Decode Enable bit is set. 0 = Disable. 1 = Enables the ICH3 to decode the associated Command Blocks (1F0–1F7h for primary, 170– | | | 177h for secondary) and Control Block (3F6h for primary and 376h for secondary). This bit effects the IDE decode ranges for both legacy and native-Mode decoding. It also effects the | | | corresponding primary or secondary memory decode range for IDE Expansion. | | | Drive 1 Timing Register Enable (SITRE)—R/W. | | 14 | 0 = Use bits 13:12, 9:8 for both drive 0 and drive 1.<br>1 = Use bits 13:12, 9:8 for drive 0, and use the Slave IDE Timing register for drive 1. | | | IORDY Sample Point (ISP). The setting of these bits determine the number of PCI clocks between IDE IOR#/IOW# assertion and the first IORDY sample point. | | 40.40 | 00 = 5 clocks | | 13:12 | 01 = 4 clocks | | | 10 = 3 clocks | | | 11 = Reserved. | | 11:10 | Reserved. | | | <b>Recovery Time (RCT)</b> —R/W. The setting of these bits determines the minimum number of PCI clocks between the last IORDY sample point and the IOR#/IOW# strobe of the next cycle. | | 9:8 | 00 = 4 clocks | | 9.0 | 01 = 3 clocks | | | 10 = 2 clocks | | | 11 = 1 clock | | | Drive 1 DMA Timing Enable (DTE1)—R/W. | | 7 | <ul> <li>0 = Disable.</li> <li>1 = Enable the fast timing mode for DMA transfers only for this drive. PIO transfers to the IDE data port will run in compatible timing.</li> </ul> | | | Drive 1 Prefetch/Posting Enable (PPE1)—R/W. | | 6 | <ul> <li>0 = Disable.</li> <li>1 = Enable Prefetch and posting to the IDE data port for this drive.</li> </ul> | | | Drive 1 IORDY Sample Point Enable (IE1)—R/W. | | 5 | <ul><li>0 = Disable IORDY sampling for this drive.</li><li>1 = Enable IORDY sampling for this drive.</li></ul> | | | Drive 1 Fast Timing Bank (TIME1)— /W. | | 4 | <ul> <li>0 = Accesses to the data port will use compatible timings for this drive.</li> <li>1 = When this bit = '1' and bit 14 = '0', accesses to the data port will use bits 13:12 for the IORDY sample point, and bits 9:8 for the recovery time. When this bit = '1' and bit 14 = '1', accesses to the data port will use the IORDY sample point and recover time specified in the slave IDE timing register.</li> </ul> | | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Drive 0 DMA Timing Enable (DTE0)—R/W. | | 3 | <ul> <li>0 = Disable.</li> <li>1 = Enable fast timing mode for DMA transfers only for this drive. PIO transfers to the IDE data port will run in compatible timing.</li> </ul> | | | Drive 0 Prefetch/Posting Enable (PPE0)—R/W. | | 2 | <ul> <li>0 = Disable prefetch and posting to the IDE data port for this drive.</li> <li>1 = Enable prefetch and posting to the IDE data port for this drive.</li> </ul> | | | Drive 0 IORDY Sample Point Enable (IE0)—R/W. | | 1 | <ul> <li>0 = Disable IORDY sampling is disabled for this drive.</li> <li>1 = Enable IORDY sampling for this drive.</li> </ul> | | | Drive 0 Fast Timing Bank (TIME0)—R/W. | | 0 | <ul> <li>0 = Accesses to the data port will use compatible timings for this drive.</li> <li>1 = Accesses to the data port will use bits 13:12 for the IORDY sample point, and bits 9:8 for the recovery time.</li> </ul> | # 10.1.18 SLV\_IDETIM—Slave (Drive 1) IDE Timing Register (IDE—D31:F1) Address Offset: 44h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Secondary Drive 1 IORDY Sample Point (SISP1)—R/W. Determines the number of PCI clocks between IDE IOR#/IOW# assertion and the first IORDY sample point, if the access is to drive 1 data port and bit 14 of the IDE timing register for secondary is set. 00 = 5 clocks 01 = 4 clocks 10 = 3 clocks 11 = Reserved | | 5:4 | Secondary Drive 1 Recovery Time (SRCT1)—R/W. Determines the minimum number of PCI clocks between the last IORDY sample point and the IOR#/IOW# strobe of the next cycle, if the access is to drive 1 data port and bit 14 of the IDE timing register for secondary is set. 00 = 4 clocks 01 = 3 clocks 10 = 2 clocks 11 = 1 clocks | | 3:2 | Primary Drive 1 IORDY Sample Point (PISP1)—R/W. Determines the number of PCI clocks between IOR#/IOW# assertion and the first IORDY sample point, if the access is to drive 1 data port and bit 14 of the IDE timing register for primary is set. 00 = 5 clocks 01 = 4 clocks 10 = 3 clocks 11 = Reserved | | 1:0 | Primary Drive 1 Recovery Time (PRCT1)—R/W. Determines the minimum number of PCI clocks between the last IORDY sample point and the IOR#/IOW# strobe of the next cycle, if the access is to drive 1 data port and bit 14 of the IDE timing register for primary is set. 00 = 4 clocks 01 = 3 clocks 10 = 2 clocks 11 = 1 clocks | # 10.1.19 SDMA\_CNT—Synchronous DMA Control Register (IDE—D31:F1) Address Offset: 48h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved. | | 3 | Secondary Drive 1 Synchronous DMA Mode Enable (SSDE1)—R/W. 0 = Disable (default). 1 = Enable Synchronous DMA mode for secondary channel drive 1. | | 2 | Secondary Drive 0 Synchronous DMA Mode Enable (SSDE0)—R/W. 0 = Disable (default). 1 = Enable Synchronous DMA mode for secondary drive 0. | | 1 | Primary Drive 1 Synchronous DMA Mode Enable (PSDE1)—R/W. 0 = Disable (default). 1 = Enable Synchronous DMA mode for primary channel drive 1. | | 0 | Primary Drive 0 Synchronous DMA Mode Enable (PSDE0)—R/W. 0 = Disable (default). 1 = Enable Synchronous DMA mode for primary channel drive 0. | # 10.1.20 SDMA\_TIM—Synchronous DMA Timing Register (IDE—D31:F1) Address Offset: 4A–4Bh Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--| | 15:14 | Reserved. | | | | | 13:12 | Secondary Drive 1 Cycle Time (SCT1)—R/W. For Ultra ATA mode. The setting of these bits determines the minimum write strobe cycle time (CT). The DMARDY#-to-STOP (RP) time is also determined by the setting of these bits. | | | | | | SCB1 = 0 (33 MHz clk)<br>00 = CT 4 clocks, RP 6 clocks<br>01 = CT 3 clocks, RP 5 clocks<br>10 = CT 2 clocks, RP 4 clocks<br>11 = Reserved | SCB1 = 1 (66 MHz clk)<br>00 = Reserved<br>01 = CT 3 clocks, RP 8 clocks<br>10 = CT 2 clocks, RP 8 clocks<br>11 = Reserved | | | | 11:10 | Reserved. | | | | | | Secondary Drive 0 Cycle Time (SCT0)—R/W. For Ultra ATA mode. The setting of these bits determines the minimum write strobe cycle time (CT). The DMARDY#-to-STOP (RP) time is also determined by the setting of these bits. | | | | | 9:8 | SCB1 = 0 (33 MHz clk)<br>00 = CT 4 clocks, RP 6 clocks<br>01 = CT 3 clocks, RP 5 clocks<br>10 = CT 2 clocks, RP 4 clocks<br>11 = Reserved | SCB1 = 1 (66 MHz clk)<br>00 = Reserved<br>01 = CT 3 clocks, RP 8 clocks<br>10 = CT 2 clocks, RP 8 clocks<br>11 = Reserved | | | | 7:6 | Reserved. | | | | | | Primary Drive 1 Cycle Time (PCT1)—R/W. For Ultra ATA mode, the setting of these bits determines the minimum write strobe cycle time(CT). The DMARDY#-to-STOP (RP) time is also determined by the setting of these bits. | | | | | 5:4 | PCB1 = 0 (33 MHz clk)<br>00 = CT 4 clocks, RP 6 clocks<br>01 = CT 3 clocks, RP 5 clocks<br>10 = CT 2 clocks, RP 4 clocks<br>11 = Reserved | PCB1 = 1 (66 MHz clk)<br>00 = Reserved<br>01 = CT 3 clocks, RP 8 clocks<br>10 = CT 2 clocks, RP 8 clocks<br>11 = Reserved | FAST_PCB1 = 1 (133 MHz clk)<br>00 = Reserved<br>01 = CT 3 clks, RP 16 clks<br>10 = Reserved<br>11 = Reserved | | | 3:2 | Reserved. | | | | | | <b>Primary Drive 0 Cycle Time (PCT0)</b> —R/W. For Ultra ATA mode, the setting of these bits determines the minimum write strobe cycle time (CT). The DMARDY#-to-STOP (RP) time is also determined by the setting of these bits. | | | | | 1:0 | PCB1 = 0 (33 MHz clk)<br>00 = CT 4 clocks, RP 6 clocks<br>01 = CT 3 clocks, RP 5 clocks<br>10 = CT 2 clocks, RP 4 clocks<br>11 = Reserved | PCB1 = 1 (66 MHz clk)<br>00 = Reserved<br>01 = CT 3 clocks, RP 8 clocks<br>10 = CT 2 clocks, RP 8 clocks<br>11 = Reserved | FAST_PCB1 = 1 (133 MHz clk)<br>00 = Reserved<br>01 = CT 3 clks, RP 16 clks<br>10 = Reserved<br>11 = Reserved | | ## 10.1.21 IDE\_CONFIG—IDE I/O Configuration Register Address Offset: 54h Attribute: R/W Default Value: 00h Size: 32 bits | Bit | Description | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:20 | Reserved. | | | | 19:18 | <b>SEC_SIG_MODE</b> —R/W. These bits are used to control mode of the Secondary IDE signal pins for mobile swap bay support. | | | | | 00 = Normal (Enabled)<br>01 = Tri-state (Disabled)<br>10 = Drive low (Disabled)<br>11 = Reserved | | | | 17:16 | <b>PRIM_SIG_MODE</b> —R/W. These bits are used to control mode of the Primary IDE signal pins for mobile swap bay support. | | | | | 00 = Normal (Enabled)<br>01 = Tri-state (Disabled)<br>10 = Drive low (Disabled)<br>11 = Reserved | | | | 15 | Fast Secondary Drive 1 Base Clock (FAST_SCB1)—R/W. This bit is used in conjunction with the SCT1 bits to enable/disable Ultra ATA/100 timings for the Secondary Slave drive. | | | | | 0 = Disable Ultra ATA/100 timing for the Secondary Slave drive. 1 = Enable Ultra ATA/100 timing for the Secondary Slave drive (overrides bit 3 in this register). | | | | 14 | Fast Secondary Drive 0 Base Clock (FAST_SCB0)—R/W. This bit is used in conjunction with the SCT0 bits to enable/disable Ultra ATA/100 timings for the Secondary Master drive. | | | | 14 | 0 = Disable Ultra ATA/100 timing for the Secondary Master drive. 1 = Enable Ultra ATA/100 timing for the Secondary Master drive (overrides bit 2 in this register). | | | | 13 | Fast Primary Drive 1 Base Clock (FAST_PCB1)—R/W. This bit is used in conjunction with the PCT1 bits to enable/disable Ultra ATA/100 timings for the Primary Slave drive. | | | | | 0 = Disable Ultra ATA/100 timing for the Primary Slave drive. 1 = Enable Ultra ATA/100 timing for the Primary Slave drive (overrides bit 1 in this register). | | | | 12 | Fast Primary Drive 0 Base Clock (FAST_PCB0)—R/W. This bit is used in conjunction with the PCT0 bits to enable/disable Ultra ATA/100 timings for the Primary Master drive. | | | | | 0 = Disable Ultra ATA/100 timing for the Primary Master drive. 1 = Enable Ultra ATA/100 timing for the Primary Master drive (overrides bit 0 in this register). | | | | 11 | Reserved. | | | | | WR_PingPong_EN—R/W. | | | | 10 | 0 = Disabled. The buffer will behave similar to PIIX4. 1 = Enables the write buffer to be used in a split (ping/pong) manner. | | | | 9:8 | Reserved. | | | | 7 | <b>Secondary Slave Channel Cable Reporting</b> —R/W. BIOS should program this bit to tell the IDE driver which cable is plugged into the channel. | | | | | 0 = 40 conductor cable is present.<br>1 = 80 conductor cable is present. | | | | 6 | Secondary Master Channel Cable Reporting—R/W. Same description as bit 7. | | | | 5 | Primary Slave Channel Cable Reporting—R/W. Same description as bit 7. | | | | 4 | Primary Master Channel Cable Reporting—R/W. Same description as bit 7. | | | | | Secondary Drive 1 Base Clock (SCB1)—R/W. | | | | 3 | 0 = 33 MHz base clock for Ultra ATA timings.<br>1 = 66 MHz base clock for Ultra ATA timings. | | | | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------| | 2 | Secondary Drive 0 Base Clock (SCBO)—R/W. 0 = 33 MHz base clock for Ultra ATA timings. 1 = 66 MHz base clock for Ultra ATA timings. | | 1 | Primary Drive 1 Base Clock (PCB1)—R/W. 0 = 33 MHz base clock for Ultra ATA timings. 1 = 66 MHz base clock for Ultra ATA timings. | | 0 | Primary Drive 0 Base Clock (PCB0)—R/W. 0 = 33 MHz base clock for Ultra ATA timings. 1 = 66 MHz base clock for Ultra ATA timings. | ## 10.2 Bus Master IDE I/O Registers (D31:F1) The bus master IDE function uses 16 bytes of I/O space, allocated via the BMIBA register, located in Device 31:Function 1 Configuration space, offset 20h. All bus master IDE I/O space registers can be accessed as byte, word, or dword quantities. Reading reserved bits returns an indeterminate, inconsistent value, and writes to reserved bits have no affect (but should not be attempted). The description of the I/O registers is shown below in Table 10-2. Table 10-2. Bus Master IDE I/O Registers | Offset | Mnemonic | Register | Default | Туре | |--------|----------|------------------------------------|------------|------| | 00 | BMICP | Command Register Primary | 00h | R/W | | 01 | | Reserved | 00h | RO | | 02 | BMISP | Status Register Primary | 00h | R/WC | | 03 | | Reserved | 00h | RO | | 04–07 | BMIDP | Descriptor Table Pointer Primary | xxxxxxxxxh | R/W | | 08 | BMICS | Command Register Secondary | 00h | R/W | | 09 | | Reserved | 00h | RO | | 0A | BMISS | Status Register Secondary | 00h | R/WC | | 0B | | Reserved | 00h | RO | | 0C-0F | BMIDS | Descriptor Table Pointer Secondary | xxxxxxxxxh | R/W | #### **BMIC[P,S]**—Bus Master IDE Command Register 10.2.1 Primary: 00h Secondary: 08h Attribute: R/W Address Offset: Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved. Returns '0'. | | 3 | Read / Write Control (RWC)—R/W. This bit sets the direction of the bus master transfer. This bit must NOT be changed when the bus master function is active. 0 = Memory reads. 1 = Memory writes. | | 2:1 | Reserved. Returns '0'. | | 0 | Start/Stop Bus Master (START)—R/W. 0 = All state information is lost when this bit is cleared. Master mode operation cannot be stopped and then resumed. If this bit is reset while bus master operation is still active (i.e., the Bus Master IDE Active bit of the Bus Master IDE Status register for that IDE channel is set) and the drive has not yet finished its data transfer (the Interrupt bit in the Bus Master IDE Status register for that IDE channel is not set), the bus master command is said to be aborted and data transferred from the drive may be discarded instead of being written to system memory. 1 = Enables bus master operation of the controller. Bus master operation begins when this bit is detected changing from a zero to a one. The controller will transfer data between the IDE device and memory only when this bit is set. Master operation can be halted by writing a '0' to this bit. This bit is intended to be cleared by software after the data transfer is completed, as indicated by either the Bus Master IDE Active bit being cleared or the Interrupt bit of the Bus Master IDE Status register for that IDE channel being set, or both. Hardware does not clear this bit automatically. | #### BMIS[P,S]—Bus Master IDE Status Register 10.2.2 Primary: 02h Secondary: 0Ah Address Offset: Attribute: R/WC Default Value: 00h Size: 8 bits | Bit | Description | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | Reserved. Returns '0'. | | | 6 | Drive 1 DMA Capable—R/W. 0 = Not Capable. 1 = Capable. Set by device dependent code (BIOS or device driver) to indicate that drive 1 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance. The ICH3 does not use this bit. It is intended for systems that do not attach BMIDE to the PCI bus. | | | 5 | Drive 0 DMA Capable—R/W. 0 = Not Capable. 1 = Capable. Set by device dependent code (BIOS or device driver) to indicate that drive 0 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance. The ICH3 does not use this bit. It is intended for systems that do not attach BMIDE to the PCI bus. | | | 4:3 | Reserved. Returns '0'. | | | 2 | Interrupt—R/WC. Software can use this bit to determine if an IDE device has asserted its interrupt line (IRQ 14 for the Primary channel, and IRQ 15 for Secondary). 0 = This bit is cleared by software writing a '1' to the bit position. If this bit is cleared while the interrupt is still active, this bit will remain clear until another assertion edge is detected on the interrupt line. 1 = Set by the rising edge of the IDE interrupt line, regardless of whether or not the interrupt is masked in the 8259 or the internal I/O APIC. When this bit is read as a one, all data transferred from the drive is visible in system memory. | | | 1 | Error—R/WC. 0 = This bit is cleared by software writing a '1' to the bit position. 1 = This bit is set when the controller encounters a target abort or master abort when transferring data on PCI. | | | 0 | Bus Master IDE Active (ACT)—RO. 0 = This bit is cleared by the ICH3 when the last transfer for a region is performed, where EOT for that region is set in the region descriptor. It is also cleared by the ICH3 when the Start bit is cleared in the Command register. When this bit is read as a zero, all data transferred from the drive during the previous bus master command is visible in system memory, unless the bus master command was aborted. 1 = Set by the ICH3 when the Start bit is written to the Command register. | | #### BMID[P,S]—Bus Master IDE Descriptor Table Pointer 10.2.3 Register Address Offset: Primary: 04h Attribute: R/W Secondary: 0Ch All bits undefined Default Value: Size: 32 bits | В | 3it | Description | |----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3′ | 1:2 | <b>Address of Descriptor Table (ADDR)</b> —R/W. Corresponds to A[31:2]. The Descriptor Table must be dword aligned. The Descriptor Table must not cross a 64-K boundary in memory. | | 1 | 1:0 | Reserved. | This page is intentionally left blank. ## **USB 1.1 Controllers Registers** 11 ## 11.1 PCI Configuration Registers (D29:F0/F1/F2) **Note:** Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 11-1. PCI Configuration Map (USB—D29:F0/F1/F2) | Offset | Mnemonic | Register Name/<br>Function | Function 0<br>Default | Function 1<br>Default | Function 2<br>Default | Туре | |--------|------------|-----------------------------------------|-----------------------|-----------------------|-----------------------|------| | 00–01h | VID | Vendor ID | 8086h | 8086h | 8086h | RO | | 02–03h | DID | Device ID | 2482h | 2484h | 2487h | RO | | 04–05h | CMD | Command Register | 0000h | 0000h | 0000h | R/W | | 06–07h | STA | Device Status | 0280h | 0280h | 0280h | R/W | | 08h | RID | Revision ID | See Note | See Note | See Note | RO | | 09h | PI | Programming Interface | 00h | 00h | 00h | RO | | 0Ah | SCC | Sub Class Code | 03h | 03h | 03h | RO | | 0Bh | BCC | Base Class Code | 0Ch | 0Ch | 0Ch | RO | | 0Eh | HTYPE | Header Type | 80h | 00h | 00h | RO | | 20–23h | Base | Base Address Register | 00000001h | 00000001h | 00000001h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 00 | 00 | 00 | RO | | 2E-2Fh | SID | Subsystem ID | 00 | 00 | 00 | RO | | 3Ch | INTR_LN | Interrupt Line | 00h | 00h | 00h | R/W | | 3Dh | INTR_PN | Interrupt Pin | 01h | 02h | 03h | RO | | 60h | SB_RELNUM | Serial Bus Release<br>Number | 10h | 10 | 10 | RO | | C0–C1h | USB_LEGKEY | USB Legacy<br>Keyboard/Mouse<br>Control | 2000h | 2000h | 2000h | R/W | | C4h | USB_RES | USB Resume Enable | 00h | 00h | 00h | R/W | NOTE: Refer to the Specification Update for the Revision ID. ## 11.1.1 VID—Vendor Identification Register (USB—D29:F0/F1/F2) Address Offset:00-01hAttribute:RODefault Value:8086hSize:16 bits | Bit | Description | |------|---------------------------------------------------------------| | 15:0 | Vendor ID Value—RO. This is a 16-bit value assigned to Intel. | ## 11.1.2 DID—Device Identification Register (USB—D29:F0/F1/F2) Address Offset: 02–03h Attribute: RO Default Value: Function 0: 2482h Size: 16 bits Function 1: 2484h Function 2: 2487h | Bit | Description | |------|---------------------------------------------------------------------------------------| | 15:0 | Device ID Value—RO. This is a 16-bit value assigned to the ICH3 USB Host Controllers. | ## 11.1.3 CMD—Command Register (USB—D29:F0/F1/F2) Address Offset: 04–05h Attribute: R/W Default Value: 0000h Size: 16 bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Reserved as '0'. | | 8 | SERR# Enable—RO. Reserved as '0'. | | 7 | Wait Cycle Control—RO. Reserved as '0'. | | 6 | Parity Error Response—RO. Reserved as '0'. | | 5 | VGA Palette Snoop—RO. Reserved as '0'. | | 4 | Postable Memory Write Enable (PMWE)—RO. Reserved as '0'. | | 3 | Special Cycle Enable (SCE)—RO. Reserved as '0'. | | 2 | <b>Bus Master Enable (BME)</b> —RW. When set, the ICH3 can act as a master on the PCI bus for USB transfers. | | 1 | Memory Space Enable (MSE)—RO. Reserved as '0'. | | 0 | I/O Space Enable (IOSE)—RW. This bit controls access to the I/O space registers. 0 = Disable. 1 = Enable accesses to the USB I/O registers. The Base Address register for USB should be programmed before this bit is set. | #### 11.1.4 STA—Device Status Register (USB—D29:F0/F1/F2) Address Offset: 06–07h Attribute: R/WC Default Value: 0280h Size: 16 bits | Bit | Description | | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:14 | Reserved as '00b'. Read Only. | | | | 13 | Received Master-Abort Status (RMA)—R/WC. 0 = Software clears this bit by writing a 1 to the bit location. 1 = USB, as a master, generated a master-abort. | | | | 12 | Reserved. Always read as '0'. | | | | 11 | Signaled Target-Abort Status (STA)—R/WC. 0 = Software clears this bit by writing a 1 to the bit location. 1 = USB function is targeted with a transaction that the ICH3 terminates with a target abort. | | | | 10:9 | <b>DEVSEL# Timing Status (DEVT)</b> —RO. This 2-bit field defines the timing for DEVSEL# assertion. These read only bits indicate the ICH3's DEVSEL# timing when performing a positive decode. ICH3 generates DEVSEL# with medium timing for USB. | | | | 8 | Data Parity Error Detected. Reserved as '0'. Read Only. | | | | 7 | Fast Back-to-Back Capable. Reserved as '1' Read Only. | | | | 6 | User Definable Features (UDF). Reserved as '0'. Read Only. | | | | 5 | 66 MHz Capable. Reserved as '0'. Read Only. | | | | 4:0 | Reserved. | | | #### 11.1.5 RID—Revision Identification Register (USB—D29:F0/F1/F2) Address Offset:08hAttribute:RODefault Value:See NoteSize:8 bits | Ī | Bit | Description | |---|-----|----------------------------------------------------------------------------------------| | Ī | 7:0 | These bits contain device stepping information and are hardwired to the default value. | NOTE: Refer to the Specification Update for the Revision ID. #### 11.1.6 PI—Programming Interface Register (USB—D29:F0/F1/F2) Address Offset: 09h Attribute: RO Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------| | 7:0 | Programming Interface—RO: 00h = No specific register level programming interface defined. | | | out = No specific register level programming interface defined. | #### 11.1.7 SCC—Sub Class Code Register (USB—D29:F0/F1/F2) Address Offset: 0Ah Attribute: RO Default Value: 03h Size: 8 bits | Bit | Description | |-----|---------------------------------------------| | 7:0 | Sub Class Code—RO. | | | 03h = Universal Serial Bus Host Controller. | #### 11.1.8 BCC—Base Class Code Register (USB—D29:F0/F1/F2) Address Offset: 0Bh Attribute: RO Default Value: 0Ch Size: 8 bits | Bit | Description | |-----|------------------------------| | 7.0 | Base Class Code—RO. | | 7:0 | 0Ch = Serial Bus controller. | #### 11.1.9 HTYPE—Header Type Register (USB—D29:F0/F1/F2) Address Offset: 0Eh Attribute: RO Default Value: FN 0: 80h Size: 8 bits FN 1: 00h FN 2: 00h For functions 1 and 2, this register is hardwired to 00h. For function 0, bit 7 is determined by the values in bits 15, 10, and 9 of the function disable register (D31:F0:F2h). | Bit | Description | | | | |-----|----------------------------|----------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------| | | '0' indicates a sing | le-function device. S | ince the upper function | ware that this is a multi-function device. ons in this device can be individually Device 31, Function 0, Offset F2h as | | 7 | D29:F7_Disable<br>(bit 15) | D29:F2_Disable<br>(bit 10) | D29:F2_Disable<br>(bit 9) | Multi-Function Bit | | | 0 | Χ | Χ | 1 | | | X | 0 | Χ | 1 | | | X | X | 0 | 1 | | | 1 | 1 | 1 | 0 | | 6:0 | Configuration Layo | out. Hardwired to 00h | , which indicates the | standard PCI configuration layout. | #### 11.1.10 BASE—Base Address Register (USB—D29:F0/F1/F2) Address Offset: 20–23h Attribute: R/W Default Value: 00000001h Size: 32 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Reserved. | | 15:5 | <b>Base Address</b> —R/W. Bits [15:5] correspond to I/O address signals AD [15:5], respectively. This gives 32 bytes of relocatable I/O space. | | 4:1 | Reserved. | | 0 | <b>Resource Type Indicator (RTE)</b> —RO. This bit is hardwired to 1 indicating that the base address field in this register maps to I/O space. | #### 11.1.11 SVID—Subsystem Vendor ID Register (USB—D29:F0/F1/F2) Address Offset:2Ch-2DhAttribute:RODefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem Vendor ID (SVID)—RO. The SVID register, in combination with the Subsystem ID (SID) register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE_SVID register. | #### 11.1.12 SID—Subsystem ID Register (USB—D29:F0/F1/F2) Address Offset:2Eh–2FhAttribute:RODefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem ID (SID)—R/Write-Once. The SID register, in combination with the SVID register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE_SID register. | #### 11.1.13 INTR\_LN—Interrupt Line Register (USB—D29:F0/F1/F2) Address Offset: 3Ch Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line—R/W. This data is not used by the ICH3. It is to communicate to software the interrupt line that the interrupt pin is connected to. | ## 11.1.14 INTR\_PN—Interrupt Pin Register (USB—D29:F0/F1/F2) Address Offset: 3Dh Attribute: RO Default Value: Function 0: 01h Size: 8 bits Function 1: 02h Function 2: 03h | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2:0 | Interrupt Pin. The values of 01h, 02h, and 03h in function 0, 1, and 2, respectively, indicate to software that the corresponding ICH3 classic USB controllers drive the INTA#, INTB#, and INTC# PCI signals. Read-Only. | | 2.0 | Note that this does not determine the mapping to the ICH3 PIRQ inputs. Function 0 will drive PIRQA. Function 1 will drive PIRQD. Function 2 will drive PIRQC. Function 1 does not use the corresponding mapping in order to spread the interrupts with AC '97, which has historically been mapped to PIRQB. | # 11.1.15 SB\_RELNUM—Serial Bus Release Number Register (USB—D29:F0/F1/F2) Address Offset: 60h Attribute: RO Default Value: 10h Size: 8 bits | Bit | Description | |-----|----------------------------------------------------------------------------------------------| | 7:0 | Serial Bus Release Number—RO: | | 7.0 | 10h = Indicates that the USB controller is compliant with the USB specification release 1.0. | # 11.1.16 USB\_LEGKEY—USB Legacy Keyboard/Mouse Control Register (USB—D29:F0/F1/F2) Address Offset: C0–C1h Attribute: R/W Default Value: 2000h Size: 16 bits This register is implemented separately in each of the USB 1.1 functions. However, the enable and status bits for the trapping logic are OR'ed and shared, respectively, since their functionality is not specific to any one host controller. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SMI Caused by End of Pass-through (SMIBYENDPS)—R/WC. Indicates if the event occurred. Note that even if the corresponding enable bit is not set in bit 7, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. | | | 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers.<br>1 = Event Occurred. | | 14 | Reserved. | | 13 | PCI Interrupt Enable (USBPIRQEN)—R/W. Used to prevent the USB controller from generating an interrupt due to transactions on its ports. Note, when disabled, that it will probably be configured to generate an SMI using bit 4 of this register. Default to 1 for compatibility with older USB software. 0 = Disable. 1 = Enable. | | 12 | SMI Caused by USB Interrupt (SMIBYUSB)—RO. Indicates if an interrupt event occurred from this controller. The interrupt from the controller is taken before the enable in bit 13 has any effect to create this read-only bit. Note that even if the corresponding enable bit is not set in the Bit 4, then this bit may still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. O = Software should clear the interrupts via the USB controllers. Writing a 1 to this bit will have no effect. | | | 1 = Event Occurred. | | 11 | SMI Caused by Port 64 Write (TRAPBY64W)—R/WC. Indicates if the event occurred. Note that even if the corresponding enable bit is not set in the bit 3, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. Note that the A20Gate Pass-Through Logic allows specific port 64h writes to complete without setting this bit. | | | <ul> <li>0 = Software clears this bit by writing a 1 to the bit location in any of the controllers.</li> <li>1 = Event Occurred.</li> </ul> | | 10 | SMI Caused by Port 64 Read (TRAPBY64R)—R/WC. Indicates if the event occurred. Note that even if the corresponding enable bit is not set in the bit 2, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. | | | <ul> <li>0 = Software clears this bit by writing a 1 to the bit location in any of the controllers.</li> <li>1 = Event Occurred.</li> </ul> | | 9 | SMI Caused by Port 60 Write (TRAPBY60W)—R/WC. Indicates if the event occurred. Note that even if the corresponding enable bit is not set in the bit 1, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. Note that the A20Gate Pass-Through Logic allows specific port 64h writes to complete without setting this bit. | | | 0 = Software clears this bit by writing a 1 to the bit location in any of the controllers. 1 = Event Occurred. | | 8 | SMI Caused by Port 60 Read (TRAPBY60R)—R/WC. Indicates if the event occurred. Note that even if the corresponding enable bit is not set in the bit 0, then this bit will still be active. It is up to the SMM code to use the enable bit to determine the exact cause of the SMI#. | | | <ul> <li>0 = Software clears this bit by writing a 1 to the bit location in any of the controllers.</li> <li>1 = Event Occurred.</li> </ul> | | Bit | Description | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | SMI at End of Pass-through Enable (SMIATENDPS)—R/W. May need to cause SMI at the end of a pass-through. Can occur if an SMI is generated in the middle of a pass through, and needs to be serviced later. 0 = Disable. 1 = Enable. | | | | 6 | Pass Through State (PSTATE)—RO. 0 = If software needs to reset this bit, it should set bit 5 in all of the host controllers to 0. 1 = Indicates that the state machine is in the middle of an A20GATE pass-through sequence. | | | | 5 | A20Gate Pass-Through Enable (A20PASSEN)—R/W. 0 = Disable. 1 = Allows A20GATE sequence Pass-Through function. A specific cycle sequence involving writes to port 60h and 64h does not result in the setting of the SMI status bits. | | | | 4 | SMI on USB IRQ Enable (USBSMIEN)—R/W. 0 = Disable 1 = USB interrupt will cause an SMI event | | | | 3 | SMI on Port 64 Writes Enable (64WEN)—R/W. 0 = Disable. 1 = A 1 in bit 11 will cause an SMI event. | | | | 2 | SMI on Port 64 Reads Enable (64REN)—R/W. 0 = Disable. 1 = A 1 in bit 10 will cause an SMI event. | | | | 1 | SMI on Port 60 Writes Enable (60WEN)—R/W. 0 = Disable. 1 = A 1 in bit 9 will cause an SMI event. | | | | 0 | SMI on Port 60 Reads Enable (60REN)—R/W. 0 = Disable. 1 = A 1 in bit 8 will cause an SMI event. | | | # 11.1.17 USB\_RES—USB Resume Enable Register (USB—D29:F0/F1/F2) Address Offset: C4h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | 1 | <b>PORT1EN</b> —R/W. Enable the USB controller to respond to wakeup events on this port. For Function 2 this applies to port 1, for Function 4 this applies to port 3. | | ' | 0 = The USB controller will not look at this port for a wakeup event. 1 = The USB controller will monitor this port for remote wakeup and connect/disconnect events. | | 0 | <b>PORT0EN</b> —R/W. Enable the USB controller to respond to wakeup events on this port. For Function 2 this applies to port 0, for Function 4 this applies to port 2. | | 0 | 0 = The USB controller will not look at this port for a wakeup event. 1 = The USB controller will monitor this port for remote wakeup and connect/disconnect events. | ## 11.2 USB I/O Registers Some of the read/write register bits which deal with changing the state of the USB hub ports function such that on read back they reflect the current state of the port, and not necessarily the state of the last write to the register. This allows the software to poll the state of the port and wait until it is in the proper state before proceeding. A Host Controller Reset, Global Reset, or Port Reset will immediately terminate a transfer on the affected ports and disable the port. This affects the USBCMD register, bit [4] and the PORTSC registers, bits [12,6,2]. See individual bit descriptions for more detail. Table 11-2. USB I/O Registers | Offset | Mnemonic | Register | Default | Туре | |--------|-----------|-----------------------------|-----------|-------------------| | 00–01h | USBCMD | USB Command Register | 0000h | R/W* | | 02-03h | USBSTS | USB Status Register | 0020h | R/WC | | 04–05h | USBINTR | USB Interrupt Enable | 0000h | R/W | | 06-07h | FRNUM | USB Frame Number | 0000h | R/W (see Note 1) | | 08–0Bh | FRBASEADD | USB Frame List Base Address | Undefined | R/W | | 0Ch | SOFMOD | USB Start of Frame Modify | 40h | R/W | | 0D-0Fh | | Reserved | 0 | RO | | 10–11h | PORTSC0 | Port 0 Status/Control | 0080h | R/WC (see Note 1) | | 12–13h | PORTSC1 | Port 1 Status/Control | 0080h | R/WC (see Note 1) | | 14–17h | | Reserved | 0 | RO | | 18h | LOOPDATA | Loop Back Test Data | 00h | RO | #### NOTES: <sup>1.</sup> These registers are WORD writable only. Byte writes to these registers have unpredictable effects. ## 11.2.1 USBCMD—USB Command Register The Command Register indicates the command to be executed by the serial bus host controller. Writing to the register causes a command to be executed. The table following the bit description provides additional information on the operation of the Run/Stop and Debug bits. | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | Reserved. | | 8 | Loop Back Test Mode—R/W. 0 = Disable loop back test mode. 1 = ICH3 is in loop back test mode. When both ports are connected together, a write to one port will be seen on the other port and the data will be stored in I/O offset 18h. | | 7 | Max Packet (MAXP)—R/W. This bit selects the maximum packet size that can be used for full speed bandwidth reclamation at the end of a frame. This value is used by the Host Controller to determine whether it should initiate another transaction based on the time remaining in the SOF counter. Use of reclamation packets larger than the programmed size will cause a Babble error if executed during the critical window at frame end. The Babble error results in the offending endpoint being stalled. Software is responsible for ensuring that any packet which could be executed under bandwidth reclamation be within this size limit. 0 = 32 bytes. 1 = 64 bytes. | | 6 | Configure Flag (CF)—R/W. This bit has no effect on the hardware. It is provided only as a semaphore service for software. 0 = Indicates that software has not completed host controller configuration. 1 = HCD software sets this bit as the last action in its process of configuring the Host Controller. | | 5 | Software Debug (SWDBG)—R/W. The SWDBG bit must only be manipulated when the controller is in the stopped state. This can be determined by checking the HCHalted bit in the USBSTS register. 0 = Normal Mode 1 = Debug mode. In SW Debug mode, the Host Controller clears the Run/Stop bit after the completion of each USB transaction. The next transaction is executed when software sets the Run/Stop bit back to 1. | | 4 | Force Global Resume (FGR)—R/W: 0 = Software resets this bit to '0' after 20 ms has elapsed to stop sending the Global Resume signal. At that time all USB devices should be ready for bus activity. The 1 to 0 transition causes the port to send a low speed EOP signal. This bit will remain a 1 until the EOP has completed. 1 = Host Controller sends the Global Resume signal on the USB, and sets this bit to '1' when a resume event (connect, disconnect, or K-state) is detected while in global suspend mode. | | 3 | <ul> <li>Enter Global Suspend Mode (EGSM)—R/W:</li> <li>0 = Software resets this bit to 0 to come out of Global Suspend mode. Software writes this bit to 0 at the same time that Force Global Resume (bit 4) is written to 0 or after writing bit 4 to 0.</li> <li>1 = Host Controller enters the Global Suspend mode. No USB transactions occur during this time. The Host Controller is able to receive resume signals from USB and interrupt the system. Software must ensure that the Run/Stop bit (bit 0) is cleared prior to setting this bit.</li> </ul> | | 2 | Global Reset (GRESET)—R/W: 0 = This bit is reset by the software after a minimum of 10 ms has elapsed as specified in Chapter 7 of the USB Specification. 1 = Global Reset. The Host Controller sends the global reset signal on the USB and then resets all its logic, including the internal hub registers. The hub registers are reset to their power on state. Chip Hardware Reset has the same effect as Global Reset (bit 2), except that the Host Controller does not send the Global Reset on USB. | | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Host Controller Reset (HCRESET)—R/W. The effects of HCRESET on Hub registers are slightly different from Chip Hardware Reset and Global USB Reset. The HCRESET affects bits [8,3:0] of the Port Status and Control Register (PORTSC) of each port. HCRESET resets the state machines of the Host Controller including the Connect/Disconnect state machine (one for each port). When the Connect/Disconnect state machine is reset, the output that signals connect/disconnect are negated to 0, effectively signaling a disconnect, even if a device is attached to the port. This virtual disconnect causes the port to be disabled. This disconnect and disabling of the port causes bit 1 (connect status change) and bit 3 (port enable/disable change) of the PORTSC to get set. The disconnect also causes bit 8 of PORTSC to reset. About 64 bit times after HCRESET goes to 0, the connect and low-speed detect will take place, and bits 0 and 8 of the PORTSC will change accordingly. O = Reset by the Host Controller when the reset process is complete. 1 = Reset. When this bit is set, the Host Controller module resets its internal timers, counters, state machines, etc. to their initial value. Any transaction currently in progress on USB is immediately terminated. | | 0 | Run/Stop (RS)—R/W. When set to 1, the ICH3 proceeds with execution of the schedule. The ICH3 continues execution as long as this bit is set. When this bit is cleared, the ICH3 completes the current transaction on the USB and then halts. The HC Halted bit in the status register indicates when the Host Controller has finished the transaction and has entered the stopped state. The Host Controller clears this bit when the following fatal errors occur: consistency check failure, PCI Bus errors. 0 = Stop. 1 = Run. | Table 11-3. Run/Stop, Debug Bit Interaction SWDBG (Bit 5), Run/Stop (Bit 0) Operation | SWDBG<br>(Bit 5) | Run/Stop<br>(Bit 0) | Description | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0 | If executing a command, the Host Controller completes the command and then stops. The 1.0 ms frame counter is reset and command list execution resumes from start of frame using the frame list pointer selected by the current value in the FRNUM register. (While Run/Stop=0, the FRNUM register can be reprogrammed). | | | 0 | 1 | Execution of the command list resumes from Start Of Frame using the frame list pointer selected by the current value in the FRNUM register. The Host Controller remains running until the Run/Stop bit is cleared (by software or hardware). | | | 1 | 0 | If executing a command, the Host Controller completes the command and then stops and the 1.0 ms frame counter is frozen at its current value. All status are preserved. The Host Controller begins execution of the command list from where it left off when the Run/Stop bit is set. | | | 1 | Execution of the command list resumes from where the previous execution stopped. The Run/Stop bit is set to 0 by the Host Controller when a TD is be fetched. This causes the Host Controller to stop again after the execution of TD (single step). When the Host Controller has completed execution, the HO Halted bit in the Status Register is set. | | | When the USB Host Controller is in Software Debug Mode (USBCMD Register bit 5=1), the single stepping software debug operation is as follows: To Enter Software Debug Mode: - 1. HCD puts Host Controller in Stop state by setting the Run/Stop bit to 0. - 2. HCD puts Host Controller in Debug Mode by setting the SWDBG bit to 1. - 3. HCD sets up the correct command list and Start Of Frame value for starting point in the Frame List Single Step Loop. - 4. HCD sets Run/Stop bit to 1. - 5. Host Controller executes next active TD, sets Run/Stop bit to 0, and stops. - 6. HCD reads the USBCMD register to check if the single step execution is completed (HCHalted=1). - 7. HCD checks results of TD execution. Go to step 4 to execute next TD or step 8 to end Software Debug mode. - 8. HCD ends Software Debug mode by setting SWDBG bit to 0. - 9. HCD sets up normal command list and Frame List table. - 10. HCD sets Run/Stop bit to 1 to resume normal schedule execution. In Software Debug mode, when the Run/Stop bit is set, the Host Controller starts. When a valid TD is found, the Run/Stop bit is reset. When the TD is finished, the HCHalted bit in the USBSTS register (bit 5) is set. The SW Debug mode skips over inactive TDs and only halts after an active TD has been executed. When the last active TD in a frame has been executed, the Host Controller waits until the next SOF is sent and then fetches the first TD of the next frame before halting. This HCHalted bit can also be used outside of Software Debug mode to indicate when the Host Controller has detected the Run/Stop bit and has completed the current transaction. Outside of the Software Debug mode, setting the Run/Stop bit to 0 always resets the SOF counter so that when the Run/Stop bit is set the Host Controller starts over again from the frame list location pointed to by the Frame List Index (see FRNUM Register description) rather than continuing where it stopped. ## 11.2.2 USBSTA—USB Status Register I/O Offset:Base + (02–03h)Attribute:R/WCDefault Value:0020hSize:16 bits This register indicates pending interrupts and various states of the Host Controller. The status resulting from a transaction on the serial bus is not indicated in this register. Software sets a bit to 0 in this register by writing a 1 to it. | Bit | Description | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:6 | Reserved. | | | | 5 | <ul> <li>HCHalted—R/WC:</li> <li>0 = Software resets this bit to '0' by writing a '1' to the bit position.</li> <li>1 = The Host Controller has stopped executing as a result of the Run/Stop bit being set to 0, either by software or by the Host Controller hardware (debug mode or an internal error). Default.</li> </ul> | | | | 4 | Host Controller Process Error—R/WC. 0 = Software resets this bit to '0' by writing a '1' to the bit position. 1 = The Host Controller has detected a fatal error. This indicates that the Host Controller suffered a consistency check failure while processing a Transfer Descriptor. An example of a consistency check failure would be finding an illegal PID field while processing the packet header portion of the TD. When this error occurs, the Host Controller clears the Run/Stop bit in the Command register to prevent further schedule execution. A hardware interrupt is | | | | 3 | generated to the system. Host System Error—R/WC. 0 = Software resets this bit to '0' by writing a '1' to the bit position. 1 = A serious error occurred during a host system access involving the Host Controller module. In a PCI system, conditions that set this bit to 1 include PCI Parity error, PCI Master Abort, and PCI Target Abort. When this error occurs, the Host Controller clears the Run/Stop bit in the | | | | 2 | Command register to prevent further execution of the scheduled TDs. A hardware interrupt is generated to the system. Resume Detect (RSM_DET)—R/WC: 0 = Software resets this bit to '0' by writing a '1' to the bit position. 1 = The Host Controller received a "RESUME" signal from a USB device. This is only valid if the Host Controller is in a global suspend state (bit 3 of Command register = 1). | | | | 1 | USB Error Interrupt—R/WC: 0 = Software resets this bit to '0' by writing a '1' to the bit position. 1 = Completion of a USB transaction resulted in an error condition (e.g., error counter underflow). If the TD on which the error interrupt occurred also had its IOC bit set, both this bit and Bit 0 are set. | | | | 0 | USB Interrupt (USBINT)—R/WC: 0 = Software resets this bit to '0' by writing a '1' to the bit position. 1 = The Host Controller sets this bit when the cause of an interrupt is a completion of a USB transaction whose Transfer Descriptor had its IOC bit set. Also set when a short packet is detected (actual length field in TD is less than maximum length field in TD), and short packet detection is enabled in that TD. | | | #### 11.2.3 USBINTR—Interrupt Enable Register I/O Offset:Base + (04-05h)Attribute:R/WDefault Value:0000hSize:16 bits This register enables and disables reporting of the corresponding interrupt to the software. When a bit is set and the corresponding interrupt is active, an interrupt is generated to the host. Fatal errors (Host Controller Processor Error-bit 4, USBSTS Register) cannot be disabled by the host controller. Interrupt sources that are disabled in this register still appear in the Status Register to allow the software to poll for events. | Bit | Description | |------|----------------------------------------------------------------------| | 15:4 | Reserved. | | 3 | Short Packet Interrupt Enable—R/W: 0 = Disabled. 1 = Enabled. | | 2 | Interrupt On Complete (IOC) Enable—R/W: 0 = Disabled. 1 = Enabled. | | 1 | Resume Interrupt Enable—R/W: 0 = Disabled. 1 = Enabled. | | 0 | Timeout/CRC Interrupt Enable—R/W: 0 = Disabled. 1 = Enabled. | ### 11.2.4 FRNUM—Frame Number Register I/O Offset: Base + (06–07h) Attribute: R/W (Word Writes Only) Default Value: 0000h Size: 16 bits Bits [10:0] of this register contain the current frame number which is included in the frame SOF packet. This register reflects the count value of the internal frame number counter. Bits [9:0] are used to select a particular entry in the Frame List during scheduled execution. This register is updated at the end of each frame time. This register must be written as a word. Byte writes are not supported. This register cannot be written unless the Host Controller is in the STOPPED state as indicated by the HCHalted bit (USBSTS register). A write to this register while the Run/Stop bit is set (USBCMD register) is ignored. | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | Reserved. | | 10:0 | Frame List Current Index/Frame Number—R/W. Provides the frame number in the SOF Frame. The value in this register increments at the end of each time frame (approximately every 1 ms). In addition, bits [9:0] are used for the Frame List current index and correspond to memory address signals [11:2]. | #### 11.2.5 FRBASEADD—Frame List Base Address I/O Offset:Base + (08–0Bh)Attribute:R/WDefault Value:UndefinedSize:32 bits This 32-bit register contains the beginning address of the Frame List in the system memory. HCD loads this register prior to starting the schedule execution by the Host Controller. When written, only the upper 20 bits are used. The lower 12 bits are written as zero (4-KB alignment). The contents of this register are combined with the frame number counter to enable the Host Controller to step through the Frame List in sequence. The two least significant bits are always 00. This requires DWord alignment for all list entries. This configuration supports 1024 Frame List entries. | Bit | Description | |-------|------------------------------------------------------------------------------------------| | 31:12 | Base Address—R/W. These bits correspond to memory address signals [31:12], respectively. | | 11:0 | Reserved. | #### 11.2.6 SOFMOD—Start of Frame Modify Register I/O Offset:Base + (0Ch)Attribute:R/WDefault Value:40hSize:8 bits This 1-byte register is used to modify the value used in the generation of SOF timing on the USB. Only the 7 least significant bits are used. When a new value is written into these 7 bits, the SOF timing of the next frame will be adjusted. This feature can be used to adjust out any offset from the clock source that generates the clock that drives the SOF counter. This register can also be used to maintain real time synchronization with the rest of the system so that all devices have the same sense of real time. Using this register, the frame length can be adjusted across the full range required by the USB specification. It's initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. It may be reprogrammed by USB system software at any time. Its value will take effect from the beginning of the next frame. This register is reset upon a Host Controller Reset or Global Reset. Software must maintain a copy of its value for reprogramming if necessary. | Bit | Description | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--| | 7 | Reserved. | | | | | <b>SOF Timing Value</b> —R/W. Guidelines for the modification of frame time are contained in Chapter 7 of the USB Specification. The SOF cycle time (number of SOF counter clock periods to generate a SOF frame length) is equal to 11936 + value in this field. The default value is decimal 64 which gives a SOF cycle time of 12000. For a 12 MHz SOF counter clock input, this produces a 1 ms Frame period. The following table indicates what SOF Timing Value to program into this field for a certain frame period. | | | | | Frame Length<br>(# 12 MHz Clocks)<br>(decimal) | SOF Reg. Value<br>(decimal) | | | 6:0 | 11936 | 0 | | | 0.0 | 11937 | 1 | | | | • | • | | | | 11999 | 63 | | | | 12000 | 64 | | | | 12001 | 65 | | | | | • | | | | 12062 | 126 | | | | 12063 | 127 | | #### 11.2.7 PORTSC[0,1]—Port Status and Control Register I/O Offset: Port 0/2/4: Base + Attribute: R/W (Word Writes Only) (10-11h) Port 1/3/5: Base + (12-13h) Default Value: 0080h Size: 16 bits **Note:** For Function 0 this applies to ICH3 USB ports 0 and 1, for Function 1 this applies to ICH3 USB ports 2 and 3, and for Function 2 this applies to ICH3 USB ports 4 and 5. After a Power-up reset, Global reset, or Host Controller reset, the initial conditions of a port are no device connected, Port disabled, and the bus line status is 00 (single-ended zero). | Bit | Description | | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:13 | Reserved—RO. | | | | | Suspend—R.W. This bit should not be written to a 1 if global suspend is active (bit 3=1 in the USBCMD register). Bit 2 and bit 12 of this register define the hub states as follows: Bits [12,2] Hub State X,0 Disable 0,1 Enable 1,1 Suspend | | | | 12 | When in suspend state, downstream propagation of data is blocked on this port, except for single-ended 0 resets (global reset and port reset). The blocking occurs at the end of the current transaction, if a transaction was in progress when this bit was written to 1. In the suspend state, the port is sensitive to resume detection. Note that the bit status does not change until the port is suspended and that there may be a delay in suspending a port if there is a transaction currently in progress on the USB. 0 = Port not in suspend state. | | | | | Port in suspend state. NOTE: Normally, if a transaction is in progress when this bit is set, the port will be suspended when the current transaction completes. However, in the case of a specific error condition (out transaction with babble), the ICH3 may issue a start-of-frame, and then suspend the port. | | | | | Overcurrent Indicator—R/WC. Set by hardware | | | | 11 | 0 = Software clears this bit by writing a '1' to the bit position. 1 = Overcurrent pin has gone from inactive to active on this port. | | | | | Overcurrent Active—RO. This bit is set and cleared by hardware. | | | | 10 | 0 = Indicates that the overcurrent pin is inactive (high). 1 = Indicates that the overcurrent pin is active (low). | | | | | Port Reset—RO. | | | | 9 | 0 = Port is not in Reset.<br>1 = Port is in Reset. When set, the port is disabled and sends the USB Reset signaling. | | | | | Low Speed Device Attached (LS) —RO. Writes have no effect. | | | | 8 | 0 = Full speed device is attached.<br>1 = Low speed device is attached to this port. | | | | 7 | Reserved—RO. Always read as 1. | | | | 6 | Resume Detect (RSM_DET)—R/W. Software sets this bit to a 1 to drive resume signaling. The Host Controller sets this bit to a 1 if a J-to-K transition is detected for at least 32 microseconds while the port is in the Suspend state. The ICH3 will then reflect the K-state back onto the bus as long as the bit remains a '1', and the port is still in the suspend state (bit 12,2 are '11'). Writing a 0 (from 1) causes the port to send a low speed EOP. This bit will remain a 1 until the EOP has completed. | | | | | 0 = No resume (K-state) detected/driven on port.<br>1 = Resume detected/driven on port. | | | | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:4 | <b>Line Status</b> —RO. These bits reflect the D+ (bit 4) and D- (bit 5) signals lines' logical levels. These bits are used for fault detect and recovery as well as for USB diagnostics. This field is updated at EOF2 time (See Chapter 11 of the USB Specification). | | 3 | Port Enable/Disable Change—R/WC. For the root hub, this bit gets set only when a port is disabled due to disconnect on that port or due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification). | | | 1 = Port enabled/disabled status has changed. | | | 0 = No change. Software clears this bit by writing a '1' to the bit location. | | 2 | Port Enabled/Disabled (PORT_EN) —R/W. Ports can be enabled by host software only. Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by host software. Note that the bit status does not change until the port state actually changes and that there may be a delay in disabling or enabling a port if there is a transaction currently in progress on the USB. 0 = Disable. 1 = Enable. | | 1 | Connect Status Change—R/WC. Indicates that a change has occurred in the port's Current Connect Status (see bit 0). The hub device sets this bit for any changes to the port device connect status, even if system software has not cleared a connect status change. If, for example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be setting" an already-set bit (i.e., the bit will remain set). However, the hub transfers the change bit only once when the Host Controller requests a data transfer to the Status Change endpoint. System software is responsible for determining state change history in such a case. 0 = No change. Software clears this bit by writing a '1' to the bit location. 1 = Change in Current Connect Status. | | 0 | Current Connect Status—RO. This value reflects the current state of the port, and may not correspond directly to the event that caused the Connect Status Change bit (Bit 1) to be set. 0 = No device is present. 1 = Device is present on port. | ## SMBus Controller Registers (D31:F3) 12 ## 12.1 PCI Configuration Registers (SMBus—D31:F3) Table 12-1. PCI Configuration Registers (SMBUS—D31:F3) | Offset | Mnemonic | Register Name/Function | Default | Type | |--------|----------|--------------------------------|------------|------| | 00–01h | VID | Vendor ID | 8086 | RO | | 02–03h | DID | Device ID | 2483h | RO | | 04–05h | CMD | Command Register | 0000h | R/W | | 06–07h | STA | Device Status | 0280h | R/W | | 08h | RID | Revision ID | See Note 2 | RO | | 09h | PI | Programming Interface | 00h | RO | | 0Ah | SCC | Sub Class Code | 05h | RO | | 0Bh | BCC | Base Class Code | 0Ch | RO | | 20–23h | SMB_BASE | SMBus Base Address<br>Register | 0000001h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 00h | RO | | 2E-2Fh | SID | Subsystem ID | 00h | RO | | 3Ch | INTR_LN | Interrupt Line | 00h | R/W | | 3Dh | INTR_PN | Interrupt Pin | 02h | RO | | 40h | HOSTC | Host Configuration | 00h | R/W | #### NOTES: #### 12.1.1 VID—Vendor Identification Register (SMBUS—D31:F3) Address: 00–01h Attributes: RO Default Value: 8086h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------| | 15:0 | Vendor ID Value—RO. This is a 16-bit value assigned to Intel. | #### 12.1.2 DID—Device Identification Register (SMBUS—D31:F3) Address: 02–03h Attributes: RO Default Value: 2483h Size: 16 bits | Bit | Description | |------|---------------------| | 15:0 | Device ID value—RO. | <sup>1.</sup> Registers that are not shown should be treated as Reserved (See Section 6.2 for details). <sup>2.</sup> Refer to the Specification Update for the Revision ID. ## 12.1.3 CMD—Command Register (SMBUS—D31:F3) Address: 04–05h Attributes: RO, R/W Default Value: 0000h Size: 16 bits | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. | | 9 | Fast Back to Back Enable (FBE)—RO. Reserved as '0'. | | 8 | SERR# Enable (SERREN)—RO. Reserved as '0'. | | 7 | Wait Cycle Control (WCC)—RO. Reserved as '0'. | | 6 | Parity Error Response (PER)—RO. Reserved as '0'. | | 5 | VGA Palette Snoop (VPS)—RO. Reserved as '0'. | | 4 | Postable Memory Write Enable (PMWE) —RO. Reserved as '0'. | | 3 | Special Cycle Enable (SCE)—RO. Reserved as '0'. | | 2 | Bus Master Enable (BME)—RO. Reserved as '0'. | | 1 | Memory Space Enable (MSE) —RO. Reserved as '0'. | | 0 | I/O Space Enable (IOSE)—R/W. 0 = Disable. 1 = Enables access to the SM Bus I/O space registers as defined by the Base Address Register. | ## 12.1.4 STA—Device Status Register (SMBUS—D31:F3) Address: 06–07h Attributes: RO, R/WC Default Value: 0280h Size: 16 bits | Bit | Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE)—RO. Reserved as '0'. | | 14 | Signaled System Error (SSE)—RO. Reserved as'0'. | | 13 | Received Master Abort (RMA)—RO. Reserved as '0'. | | 12 | Received Target Abort (RTA)—RO. Reserved as '0'. | | 11 | Signaled Target-Abort Status—R/WC. 0 = Software resets STA to 0 by writing a 1 to this bit location. 1 = Set when the function is targeted with a transaction that the ICH3 terminates with a target abort. | | 10:9 | <b>DEVSEL# Timing Status (DEVT)</b> —RO. This 2-bit field defines the timing for DEVSEL# assertion for positive decode. 01 = Medium timing. | | 8 | Data Parity Error Detected—RO. Reserved as '0'. | | 7 | Fast Back-to-Back Capable—RO. Reserved as '1'. | | 6 | User Definable Features (UDF)—RO. Reserved as '0'. | | 5 | 66 MHz Capable—RO. Reserved as '0'. | | 4:0 | Reserved. | #### 12.1.5 SCC—Sub Class Code Register (SMBUS—D31:F3) Address Offset: 0Ah Attributes: RO Default Value: 05h Size: 8 bits | | Bit | Description | |--|-----|---------------------------------| | | 7:0 | Sub Class Code—RO. | | | | 05h = SM Bus serial controller. | #### 12.1.6 BCC—Base Class Code Register (SMBUS—D31:F3) Address Offset: 0Bh Attributes: RO Default Value: 0Ch Size: 8 bits | Bit | Description | |-----|--------------------------| | 7.0 | Base Class Code—RO. | | 7:0 | 0Ch = Serial controller. | # 12.1.7 SMB\_BASE—SMBus Base Address Register (SMBUS—D31:F3) Address Offset: 20–23h Attribute: R/W Default Value: 00000001h Size: 32-bits | Bit | Description | |-------|------------------------------------------------------------------------------------------------------| | 31:16 | Reserved—RO. | | 15:5 | Base Address—R/W. Provides the 32 byte system I/O base address for the ICH3 SMB logic. | | 4:1 | Reserved—RO. | | 0 | I/O Space Indicator—RO. This read-only bit is always 1, indicating that the SMB logic is I/O mapped. | #### 12.1.8 SVID—Subsystem Vendor ID Register (SMBUS—D31:F2/F4) Address Offset:2Ch-2DhAttribute:RODefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem Vendor ID (SVID)—RO. The SVID register, in combination with the Subsystem ID (SID) register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE_SVID register. | #### 12.1.9 SID—Subsystem ID Register (SMBUS—D31:F2/F4) Address Offset:2Eh–2FhAttribute:RODefault Value:00hSize:16 bitsLockable:NoPower Well:Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Subsystem ID (SID)—R/Write-Once. The SID register, in combination with the SVID register, enables the operating system (OS) to distinguish subsystems from each other. The value returned by reads to this register is the same as that which was written by BIOS into the IDE_SID register. | ## 12.1.10 INTR\_LN—Interrupt Line Register (SMBUS—D31:F3) Address Offset: 3Ch Attributes: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line—R/W. This data is not used by the ICH3. It is to communicate to software the interrupt line that the interrupt pin is connected to PIRQB#. | #### 12.1.11 INTR\_PN—Interrupt Pin Register (SMBUS—D31:F3) Address Offset: 3Dh Attributes: RO Default Value: 02h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------| | 7:0 | Interrupt PIN—RO. | | | 02h = Indicates that the ICH3 SMBus Controller will drive PIRQB# as its interrupt line. | ## 12.1.12 HOSTC—Host Configuration Register (SMBUS—D31:F3) Address Offset: 40h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | 2 | I <sup>2</sup> C_EN—R/W. 0 = SMBus behavior. 1 = The ICH3 is enabled to communicate with I <sup>2</sup> C devices. This will change the formatting of some commands. | | 1 | SMB_SMI_EN—R/W. 0 = SMBus interrupts will not generate an SMI#. 1 = Any source of an SMB interrupt will instead be routed to generate an SMI#. Refer to Section 5.17.4, "Interrupts / SMI#" on page 5-151. This bit needs to be set for SMBALERT# to be enabled. | | 0 | SMBus Host Enable (HST_EN)—R/W. 0 = Disable the SMBus Host Controller. 1 = Enable. The SMB Host Controller interface is enabled to execute commands. The INTREN bit needs to be enabled for the SMB Host Controller to interrupt or SMI#. Note that the SMB Host Controller will not respond to any new requests until all interrupt requests have been cleared. | ## 12.2 SMBus I/O Registers Table 12-2. SMB I/O Registers | Offset | Mnemonic | Register Name/Function | Default | Access | |--------|----------------|------------------------|---------|--------| | 00h | HST_STS | Host Status | 00h | R/W | | 02h | HST_CNT | Host Control | 00h | R/W | | 03h | HST_CMD | Host Command | 00h | R/W | | 04h | XMIT_SLVA | Transmit Slave Address | 00h | R/W | | 05h | HST_D0 | Host Data 0 | 00h | R/W | | 06h | HST_D1 | Host Data 1 | 00h | R/W | | 07h | BLOCK_DB | Block Data Byte | 00h | R/W | | 08h | PEC | Packet Error Check | 00h | R/W | | 09h | RCV_SLVA | Receive Slave Address | 44h | R/W | | 0Ah | SLV_DATA | Slave Data | 0000h | R/W | | 0Eh | SMLINK_PIN_CTL | SMLink Pin Control | 04h | R/W | | 0Fh | SMBUS_PIN_CTL | SMBus Pin Control | 04h | R/W | | 10h | SLV_STS | Slave Status | 00h | R/WC | | 11h | SLV_CMD | Slave Command | 00h | R/W | | 14h | NOTIFY_DADDR | Notify Device Address | 00h | RO | | 16h | NOTIFY_DLOW | Notify Data Low Byte | 00h | RO | | 17h | NOTIFY_DHIGH | Notify Data High Byte | 00h | RO | ## 12.2.1 HST\_STS—Host Status Register Register Offset: 00h Attribute: R/WC Default Value: 00h Size: 8-bits All status bits are set by hardware and cleared by the software writing a one to the particular bit position. Writing a zero to any bit position has no effect. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | BYTE_DONE_STS—R/WC. 0 = Cleared by writing a '1' to the bit position. | | 7 | The ICH3 has received a byte (for Block Read commands) or if it has completed transmission of a byte (for Block Write commands). This bit will be set even on the last byte of the transfer. It will not be set when transmission is due to the Alert On LAN* heartbeat. | | | <b>INUSE_STS</b> —R/WC (special). This bit is used as semaphore among various independent software threads that may need to use the ICH3's SMBus logic, and has no other effect on hardware. | | 6 | <ul> <li>0 = After a full PCI reset, a read to this bit returns a 0.</li> <li>1 = After the first read, subsequent reads will return a 1. A write of a 1 to this bit will reset the next read value to 0. Writing a 0 to this bit has no effect. Software can poll this bit until it reads a 0, and will then own the usage of the host controller.</li> </ul> | | | SMBALERT_STS—R/WC. | | 5 | 0 = Interrupt or SMI# was not generated by SMBALERT#. 1 = The source of the interrupt or SMI# was the SMBALERT# signal. This bit is only cleared by software writing a 1 to the bit position or by RSMRST# going low. | | | If the signal is programmed as a GPIO, then this bit will never be set. | | | FAILED—R/WC. | | 4 | <ul> <li>0 = Cleared by writing a '1' to the bit position.</li> <li>1 = The source of the interrupt or SMI# was a failed bus transaction. This bit is set in response to the KILL bit being set to terminate the host transaction.</li> </ul> | | | BUS_ERR—R/WC. | | 3 | 0 = Cleared by writing a '1' to the bit position. 1 = The source of the interrupt of SMI# was a transaction collision. | | | DEV_ERR—R/WC. | | | The source of the interrupt or SMI# was due to one of the following: | | | Illegal Command Field, | | 2 | Unclaimed Cycle (host initiated), | | | Host Device Time-out Error.] | | | 0 = Software resets this bit by writing a 1 to this location. The ICH3 will then deassert the interrupt or SMI#. | | 1 | INTR—R/WC (special). This bit can only be set by termination of a command. INTR is not dependent on the INTREN bit of the Host Controller Register (offset 02h). It is only dependent on the termination of the command. If the INTREN bit is not set, then the INTR bit will be set, although the interrupt will not be generated. Software can poll the INTR bit in this non-interrupt case. | | | 0 = Software resets this bit by writing 1 to this location. The ICH3 will then deassert the interrupt or SMI#. | | | 1 = The source of the interrupt or SMI# was the successful completion of its last command. | | | HOST_BUSY—RO. | | 0 | <ul> <li>0 = Cleared by the ICH3 when the current transaction is completed.</li> <li>1 = Indicates that the ICH3 is running a command from the host interface. No SMB registers should be accessed while this bit is set, except the BLOCK DATA BYTE Register. The BLOCK DATA BYTE Register can be accessed when this bit is set only when the SMB_CMD bits in the Host Control Register are programmed for Block command or I<sup>2</sup>C Read command. This is necessary in order to check the BYTE_DONE_STS bit.</li> </ul> | ## 12.2.2 HST\_CNT—Host Control Register Register Offset: 02h Attribute: R/W Default Value: 00h Size: 8-bits | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | PEC_EN—R/W | | 7 | <ul> <li>0 = SMBus host controller does not perform the transaction with the PEC phase appended.</li> <li>1 = Causes the host controller to perform the SMBus transaction with the Packet Error Checking phase appended. For writes, the value of the PEC byte is transferred from the PEC Register. For reads, the PEC byte is loaded in to the PEC Register. This bit must be written prior to the write in which the START bit is set.</li> </ul> | | | START—WO. | | 6 | <ul> <li>0 = This bit will always return '0' on reads. The HOST_BUSY bit in the Host Status register (offset 00h) can be used to identify when the ICH3 has finished the command.</li> <li>1 = Writing a '1' to this bit initiates the command described in the SMB_CMD field. All registers should be setup prior to writing a '1' to this bit position.</li> </ul> | | | LAST_BYTE—WO. This bit is used for Block Read commands. 1 = Software sets this bit to indicate that the next byte will be the last byte to be received for the block. This causes the ICH3 to send a NACK (instead of an ACK) after receiving the last byte. | | 5 | NOTE: Once the SECOND_TO_STS bit in TCO2_STS register (D31:F0, TCOBASE+6h, bit 1) is set, the LAST_BYTE bit also gets set. While the SECOND_TO_STS bit is set, the LAST_BYTE bit cannot be cleared. This prevents the ICH3 from running some of the SMBus commands (Block Read/Write, I <sup>2</sup> C Read, Block I <sup>2</sup> C Write). | | | SMB_CMD—R/W. The bit encoding below indicates which command the ICH3 is to perform. If enabled, the ICH3 will generate an interrupt or SMI# when the command has completed If the value is for a non-supported or reserved command, the ICH3 will set the device error (DEV_ERR) status bit and generate an interrupt when the START bit is set. The ICH3 will perform no command, and will not operate until DEV_ERR is cleared. | | | <b>000 = Quick</b> : The slave address and read/write value (bit 0) are stored in the transmit slave address register. | | | <b>001 = Byte</b> : This command uses the transmit slave address and command registers. Bit 0 of the slave address register determines if this is a read or write command. | | | 010 = Byte Data: This command uses the transmit slave address, command, and DATA0 registers.<br>Bit 0 of the slave address register determines if this is a read or write command. If it is a read, the DATA0 register will contain the read data. | | 4:2 | 011 = Word Data: This command uses the transmit slave address, command, DATA0 and DATA1 registers. Bit 0 of the slave address register determines if this is a read or write command. If it is a read, after the command completes, the DATA0 and DATA1 registers will contain the read data. | | | 100 = Process Call: This command uses the transmit slave address, command, DATA0 and DATA1 registers. Bit 0 of the slave address register determines if this is a read or write command. After the command completes, the DATA0 and DATA1 registers will contain the read data. | | | 101 = Block: This command uses the transmit slave address, command, DATA0 registers, and the Block Data Byte register. For block write, the count is stored in the DATA0 register and indicates how many bytes of data will be transferred. For block reads, the count is received and stored in the DATA0 register. Bit 0 of the slave address register selects if this is a read or write command. For writes, data is retrieved from the first n (where n is equal to the specified count) addresses of the SRAM array. For reads, the data is stored in the Block Data Byte register. | | | 110 = I <sup>2</sup> C Read: This command uses the transmit slave address, command, DATA0, DATA1 registers, and the Block Data Byte register. The read data is stored in the Block Data Byte register. The ICH3 will continue reading data until the NAK is received. | | | 111 = Reserved. | | | KILL—R/W. | | 1 | <ul> <li>0 = Normal SMBus Host Controller functionality.</li> <li>1 = When set, kills the current host transaction taking place, sets the FAILED status bit, and asserts the interrupt (or SMI#). This bit, once set, must be cleared by software to allow the SMBus Host Controller to function normally.</li> </ul> | | Bit | Description | | |-----|------------------------------------------------------------------------------------------------------------------|--| | 0 | INTREN—R/W. 0 = Disable. 1 = Enable the generation of an interrupt or SMI# upon the completion of the command. | | #### 12.2.3 HST\_CMD—Host Command Register Register Offset: 03h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | This eight bit field is transmitted by the host controller in the command field of the SMBus protocol during the execution of any command. | #### 12.2.4 XMIT\_SLVA—Transmit Slave Address Register Register Offset: 04h Attribute: R/W Default Value: 00h Size: 8 bits This register is transmitted by the host controller in the slave address field of the SMBus protocol. | Bit | Description | | |-----|----------------------------------------------------------------|--| | 7:1 | ADDRESS—R/W. 7-bit address of the targeted slave. | | | 0 | RW—R/W. Direction of the host transfer. 0 = Write. 1 = Read. | | #### 12.2.5 HST\_D0—Data 0 Register Register Offset: 05h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | <b>DATA0/COUNT</b> —R/W. This field contains the eight bit data sent in the DATA0 field of the SMBus protocol. For block write commands, this register reflects the number of bytes to transfer. This register should be programmed to a value between 1 and 32 for block counts. A count of 0 or a count above 32 will result in unpredictable behavior. The host controller does not check or log illegal block counts. | | #### 12.2.6 HST\_D1—Data 1 Register Register Offset: 06h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>DATA1</b> —R/W. This eight bit register is transmitted in the DATA1 field of the SMBus protocol during the execution of any command. | #### 12.2.7 BLOCK\_DB—Block Data Byte Register Register Offset: 07h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Block Data Byte—R/W. For Block Writes, the software will write the first byte to this register as part of the setup for this command. After the ICH3 has sent the Address, Command, and Byte Count fields, it will send the byte in the Block Data Byte register. After the byte has been sent, the ICH3 will set the BYTE_DONE_STS bit in the Host Status register. If there are more bytes to send, the software then writes the next byte to the Block Data Byte register and subsequently clears the BYTE_DONE_STS bit. The ICH3 will then send the next byte. During the time from when a byte has been transmitted to when the next byte has been loaded, the ICH3 will insert wait-states on the SMBus/I <sup>2</sup> C. | | | A similar process will be used for Block Reads. After receiving the byte count (which goes in the DATA 0 register), the first "data byte" goes in the Block Data Byte register and the ICH3 will generate an SMI# or interrupt (depending on configuration). The interrupt or SMI# handler will then read the byte and clear the BYTE_DONE_STS bit. This will free room for the next byte. During the time from when a byte is read to when the BYTE_DONE_STS bit is cleared, the ICH3 will insert wait-states on the SMBus/I <sup>2</sup> C. | ## 12.2.8 PEC—Packet Error Check (PEC) Register Register Offset: 08h Attribute: R/W Default Value: 00h Size: 8 bits | Bit | | Description | |-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7:0 | <b>PEC_DATA</b> —R/W. This 8-bit register is written with the 8-bit CRC value that is used as the SMBus PEC data prior to a write transaction. For read transactions, the PEC data is loaded from the SMBus into this register and is then read by software. Software must ensure that the INUSE_STS bit is properly maintained to avoid having this field over-written by a write transaction following a read transaction. | #### 12.2.9 RCV\_SLVA—Receive Slave Address Register Register Offset: 09h Attribute: R/W Default Value: 44h Size: 8 bits Lockable: No Power Well: Resume | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | Reserved. | | | 6:0 | <b>SLAVE_ADDR</b> —R/W. This field is the slave address that the ICH3 decodes for read and write cycles. the default is not 0, so the SMBus Slave Interface can respond even before the processor comes up (or if the processor is dead). This register is cleared by RSMRST#, but not by PCIRST#. | | #### 12.2.10 SLV\_DATA—Receive Slave Data Register Register Offset: 0Ah Attribute: RO Default Value: 00h Size: 16 bits Lockable: No Power Well: Resume This register contains the 16-bit data value written by the external SMBus master. The processor can then read the value from this register. This register is reset by RSMRST#, but not PCIRST# | | Bit | Description | |---|------|----------------------------------------------------------------------------------------| | | 15:8 | Data Message Byte 1 (DATA_MSG1)—RO. See Section 5.17.6 for a discussion of this field. | | ĺ | 7:0 | Data Message Byte 0 (DATA_MSG0)—RO. See Section 5.17.6 for a discussion of this field. | #### 12.2.11 SMLINK\_PIN\_CTL—SMLink Pin Control Register Register Offset: 0Eh Attribute: R/W Default Value: See below Size: 8 bits Note: This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | | SMLINK_CLK_CTL. This Read/Write bit has a default of 1. | | 2 | <ul> <li>0 = ICH3 will drive the SMLINK[0] pin low, independent of what the other SMLINK logic would otherwise indicate for the SMLINK[0] pin.</li> <li>1 = The SMLINK[0] pin is <i>Not</i> overdriven low. The other SMLINK logic controls the state of the pin.</li> </ul> | | 1 | <b>SMLINK[1]_CUR_STS</b> . This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMLINK[1] pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. | | 0 | <b>SMLINK[0]_CUR_STS</b> . This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMLINK[0] pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. | #### 12.2.12 SMBUS\_PIN\_CTL—SMBus Pin Control Register Register Offset: 0Fh Attribute: R/W Default Value: See below Size: 8 bits Note: This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved. | | | SMBCLK_CTL. This Read/Write bit has a default of 1. | | 2 | <ul> <li>0 = ICH3 will drive the SMBCLK pin low, independent of what the other SMB logic would otherwise indicate for the SMBCLK pin.</li> <li>1 = The SMBCLK pin is <i>Not</i> overdriven low. The other SMBus logic controls the state of the pin.</li> </ul> | | 1 | SMBDATA_CUR_STS. This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMBDATA pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. | | 0 | SMBCLK_CUR_STS. This read-only bit has a default value that is dependent on an external signal level. This pin returns the value on the SMBCLK pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. | #### 12.2.13 SLV\_STS—Slave Status Register Register Offset: 10h Attribute: R/WC Default Value: 00h Size: 8 bits *Note:* This register is in the resume well and is reset by RSMRST#. All bits in this register are implemented in the 64 kHz clock domain. Therefore, software must poll this register until a write takes effect before assuming that a write has completed internally. | Bit | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved. | | 0 | HOST_NOTIFY_STS—R/WC. The ICH3 sets this bit to a 1 when it has completely received a successful Host Notify Command on the SMLink pins. Software reads this bit to determine that the source of the interrupt or SMI# was the reception of the Host Notify Command. Software clears this bit after reading any information needed from the Notify address and data registers by writing a 1 to this bit. Note that the ICH3 will allow the Notify Address and Data registers to be over-written once this bit has been cleared. When this bit is 1, the ICH3 will NACK the first byte (host address) of any new "Host Notify" commands on the SMLink. Writing a 0 to this bit has no effect. | #### 12.2.14 SLV\_CMD—Slave Command Register Register Offset: 11h Attribute: R/W Default Value: 00h Size: 8 bits Note: This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | | SMBALERT_DIS—R/W. | | 2 | <ul> <li>0 = Allows the generation of the interrupt or SMI#.</li> <li>1 = Software sets this bit to block the generation of the interrupt or SMI# due to the SMBALERT# source. This bit is logically inverted and ANDed with the SMBALERT_STS bit. The resulting signal is distributed to the SMI# and/or interrupt generation logic. This bit does not effect the wake logic.</li> </ul> | | 1 | HOST_NOTIFY_WKEN—R/W. Software sets this bit to 1 to enable the reception of a Host Notify command as a wake event. When enabled this event is "OR"ed in with the other SMBus wake events and is reflected in the SMB_WAK_STS bit of the General Purpose Event 0 Status register. | | 0 | HOST_NOTIFY_INTREN—R/W. Software sets this bit to 1 to enable the generation of interrupt or SMI# when HOST_NOTIFY_STS is 1. This enable does not affect the setting of the HOST_NOTIFY_STS bit. When the interrupt is generated, either PIRQ[B]# or SMI# is generated, depending on the value of the SMB_SMI_EN bit (D31, F3, Off40h, B1). If the HOST_NOTIFY_STS bit is set when this bit is written to a 1, then the interrupt (or SMI#) will be generated. The interrupt (or SMI#) is logically generated by AND'ing the STS and INTREN bits. | #### 12.2.15 NOTIFY\_DADDR—Notify Device Address Register Offset: 14h Attribute: RO Default Value: 00h Size: 8 bits *Note:* This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | <b>DEVICE_ADDRESS</b> —RO. This field contains the 7-bit device address received during the Host Notify protocol of the SMBus 2.0 specification. Software should only consider this field valid when the HOST_NOTIFY_STS bit is set to 1. | | 0 | Reserved. | ### 12.2.16 NOTIFY\_DLOW—Notify Data Low Byte Register Register Offset: 16h Attribute: RO Default Value: 00h Size: 8 bits Note: This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>DATA_LOW_BYTE</b> —RO. This field contains the first (low) byte of data received during the Host Notify protocol of the SMBus 2.0 specification. Software should only consider this field valid when the HOST_NOTIFY_STS bit is set to 1. | ## 12.2.17 NOTIFY\_DHIGH—Notify Data High Byte Register Register Offset: 17h Attribute: RO Default Value: 00h Size: 8 bits *Note:* This register is in the resume well and is reset by RSMRST# | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | <b>DATA_HIGH_BYTE</b> —RO. This field contains the second (high) byte of data received during the Host Notify protocol of the SMBus 2.0 specification. Software should only consider this field valid when the HOST_NOTIFY_STS bit is set to 1. | # AC '97 Audio Controller Registers (D31:F5) 13 ## 13.1 AC '97 Audio PCI Configuration Space (D31:F5) Note: Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 13-1. PCI Configuration Map (Audio—D31:F5) | Offset | Mnemonic | Register | Default | Access | |--------|----------|-----------------------------------------|----------|------------| | 00–01h | VID | Vendor Identification | 8086h | RO | | 02–03h | DID | Device Identification | 2485h | RO | | 04–05h | PCICMD | PCI Command | 0000 | R/W | | 06–07h | PCISTS | PCI Device Status | 0280h | R/WC | | 08h | RID | Revision Identification | See Note | RO | | 09h | PI | Programming Interface | 00 | RO | | 0Ah | SCC | Sub Class Code | 01h | RO | | 0Bh | BCC | Base Class Code | 04h | RO | | 0Eh | HEDT | Header Type | 00 | RO | | 10–13h | NAMBAR | Native Audio Mixer Base Address | 0000001h | R/W | | 14–17h | NABMBAR | Native Audio Bus Mastering Base Address | 0000001h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 0000h | Write-Once | | 2E-2Fh | SID | Subsystem ID | 0000h | Write-Once | | 3Ch | INTR_LN | Interrupt Line | 00h | R/W | | 3Dh | INTR_PN | Interrupt Pin | 02h | RO | | 40h | PCID | Programmable Codec ID | 01h | R/W | NOTE: Refer to the Specification Update for the Revision ID. #### 13.1.1 VID—Vendor Identification Register (Audio—D31:F5) Offset: 00-01h Attribute: RO Default Value: 8086h Size: 16 Bits Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------------| | 15:0 | Vendor ID Value. This is a 16-bit value assigned to Intel. | #### 13.1.2 DID—Device Identification Register (Audio—D31:F5) Offset: 02–03h Attribute: RO Default Value: 2485h Size: 16 Bits Lockable: No Power Well: Core | Bit | Description | |------|------------------| | 15:0 | Device ID Value. | ## 13.1.3 PCICMD—PCI Command Register (Audio—D31:F5) Address Offset:04–05hAttribute:R/WDefault Value:0000hSize:16 bitsLockable:NoPower Well:Core PCICMD is a 16-bit control register. Refer to the PCI 2.2 specification for complete details on each bit. | Bit | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved. Read 0. | | 9 | Fast Back to Back Enable (FBE). Not implemented. Hardwired to "0". | | 8 | SERR# Enable (SEN). Not implemented. Hardwired to "0". | | 7 | Wait Cycle Control (WCC). Not implemented. Hardwired to "0". | | 6 | Parity Error Response (PER). Not implemented. Hardwired to "0". | | 5 | VGA Palette Snoop (VPS). Not implemented. Hardwired to "0". | | 4 | Memory Write and Invalidate Enable (MWI). Not implemented. Hardwired to "0". | | 3 | Special Cycle Enable (SCE). Not implemented. Hardwired to "0". | | 2 | Bus Master Enable (BME)—R/W. Controls standard PCI bus mastering capabilities. 0 = Disable. 1 = Enable. | | 1 | Memory Space (MS). Hardwired to "0", AC '97 does not respond to memory accesses | | 0 | IOS (I/O Space)—R/W. This bit controls access to the AC '97 Audio Controller I/O space registers. 0 = Disable (Default). 1 = Enable access to I/O space. The Native PCI Mode Base Address register should be programmed prior to setting this bit. | #### 13.1.4 PCISTS—PCI Device Status Register (Audio—D31:F5) Offset: 06-07h Attribute: R/WC Default Value 0280h Size: 16 bits Lockable: No Power Well: Core PCISTA is a 16-bit status register. Refer to the PCI 2.2 specification for complete details on each bit. | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Detected Parity Error (DPE). Not implemented. Hardwired to "0". | | 14 | SERR# Status (SERRS). Not implemented. Hardwired to "0". | | 13 | Master-Abort Status (MAS)—R/WC. 0 = Software clears this bit by writing a "1" to the bit position. 1 = Bus Master AC '97 2.2 interface function, as a master, generates a master abort. | | 12 | Reserved. Will always read as 0. | | 11 | Signaled Target-Abort Status (STA). Not implemented. Hardwired to "0". | | 10:9 | <b>DEVSEL# Timing Status (DEVT)</b> —RO. This 2-bit field reflects the ICH3's DEVSEL# timing when performing a positive decode. 01b = Medium timing. | | 8 | Data Parity Detected (DPD). Not implemented. Hardwired to "0". | | 7 | Fast Back to Back Capable (FBC). Hardwired to "1". This bit indicates that the ICH3 as a target is capable of fast back-to-back transactions. | | 6 | UDF Supported. Not implemented. Hardwired to "0". | | 5 | 66 MHz Capable. Hardwired to "0". | | 4:0 | Reserved. Read as 0s. | ## 13.1.5 RID—Revision Identification Register (Audio—D31:F5) Offset: 08h Attribute: RO Default Value: See Note Size: 8 Bits Lockable: No Power Well: Core | Bit | Description | | |-----|-----------------------|--| | 7:0 | Revision ID Value—RO. | | NOTE: Refer to the Specification Update for the Revision ID. ## 13.1.6 PI—Programming Interface Register (Audio—D31:F5) Offset:09hAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|---------------------------| | 7:0 | Programming Interface—RO. | #### 13.1.7 SCC—Sub Class Code Register (Audio—D31:F5) Address Offset:0AhAttribute:RODefault Value:01hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|---------------------| | 7:0 | Sub Class Code—RO. | | 7:0 | 01h = Audio Device. | ## 13.1.8 BCC—Base Class Code Register (Audio—D31:F5) Address Offset:0BhAttribute:RODefault Value:04hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|--------------------------| | 7:0 | Base Class Code—RO. | | 7.0 | 04h = Multimedia device. | #### 13.1.9 HEDT—Header Type Register (Audio—D31:F5) Address Offset:0EhAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|---------------------------------------| | 7:0 | Header Type Value. Hardwired to '00h. | # 13.1.10 NAMBAR—Native Audio Mixer Base Address Register (Audio—D31:F5) Address Offset:10–13hAttribute:R/WDefault Value:00000001hSize:32 bitsLockable:NoPower Well:Core The Native PCI Mode Audio function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Native Audio Mixer software interface. The mixer requires 256 bytes of I/O space. Native Audio Mixer and Modem codec I/O registers are located from 00h to 7Fh and reside in the codec. Access to these registers will be decoded by the AC '97 controller and forwarded over the AC-link to the codec. The codec will then respond with the register value. In the case of the split codec implementation, accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. For description of these I/O registers, refer to the Audio Codec '97, Revision 2.2 specification. | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0s. | | 15:8 | Base Address—R/W. These bits are used in the I/O space decode of the Native Audio Mixer interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 mixer, the upper 16 bits are hardwired to 0, while bits 15:8 are programmable. This configuration yields a maximum I/O block size of 256 bytes for this base address. | | 7:1 | Reserved. Read as 0s. | | 0 | Resource Type Indicator (RTE)—RO. Hardwired to '1', indicating a request for I/O space. | # 13.1.11 NABMBAR—Native Audio Bus Mastering Base Address Register (Audio—D31:F5) Address Offset: 14–17h Attribute: R/W Default Value: 00000001h Size: 32 bits Lockable: No Power Well: Core The Native PCI Mode Audio function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Native Mode Audio software interface. | Bit | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Hardwired to 0s. | | 15:6 | Base Address—R/W. These bits are used in the I/O space decode of the Native Audio Bus Mastering interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For AC '97 bus mastering, the upper 16 bits are hardwired to 0, while bits 15:6 are programmable. This configuration yields a maximum I/O block size of 64 bytes for this base address. | | 5:1 | Reserved. Read as 0s. | | 0 | Resource Type Indicator (RTE)—RO. This bit is set to one, indicating a request for I/O space. | #### 13.1.12 SVID—Subsystem Vendor ID Register (Audio—D31:F5) Address Offset: 2D–2Ch Attribute: Read/Write-Once Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core The SVID register, in combination with the Subsystem ID register, enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. | Bit | Description | |------|-----------------------------------------| | 15:0 | Subsystem Vendor ID Value—R/Write-Once. | #### 13.1.13 SID—Subsystem ID Register (Audio—D31:F5) Address Offset: 2E-2Fh Attribute: Read/Write-Once Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core The SID register, in combination with the Subsystem Vendor ID register make it possible for the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. | E | Bit | Description | |---|-----|----------------------------------| | 1 | 5:0 | Subsystem ID Value—R/Write-Once. | #### 13.1.14 INTR\_LN—Interrupt Line Register (Audio—D31:F5) Address Offset:3ChAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt line is used for the AC '97 module interrupt. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line—R/W. This data is not used by the ICH3. It is used to communicate to software the interrupt line that the interrupt pin is connected to. | #### 13.1.15 INTR\_PN—Interrupt Pin Register (Audio—D31:F5) Address Offset:3DhAttribute:RODefault Value:02hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt pin is used for the AC '97 module interrupt. The AC '97 interrupt is internally OR'ed to the interrupt controller with the PIRQB# signal. | | Bit | Description | |-----|-----|------------------------------------------------------------------| | | 7:3 | Reserved. | | - 2 | 2:0 | AC '97 Interrupt Routing—RO. Hardwired to 010b to select PIRQB#. | #### 13.1.16 PCID—Programmable Codec ID Register (Audio—D31:F5) Address Offset:40hAttribute:R/WDefault Value:01hSize:8 bitsLockable:NoPower Well:Core Note: The value in this register must only be modified prior to any AC '97 codec accesses. | Bit | Description | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | Reserved. | | 1:0 | Secondary Codec ID (SCID)—R/W. These two bits define the encoded ID that is used to address the secondary codec I/O space. The two bits are the ID that will be placed on slot-0, bits 0 and 1, upon an I/O access to the secondary codec. Bit 1 is the first bit sent and bit 0 is the second bit sent on AC_SDATA_OUT during slot 0. | ## 13.2 AC '97 Audio I/O Space (D31:F5) The AC '97 I/O space includes Native Audio Bus Master Registers and Native Mixer Registers. Table 13-2 shows the register addresses for the audio mixer registers. Table 13-2. Intel® ICH3 Audio Mixer Register Configuration | Primary offset | Secondary<br>Offset | NAMBAR Exposed Registers (D31:F5) | |----------------|---------------------|-----------------------------------| | 00h | 80h | Reset | | 02h | 82h | Master Volume Mute | | 04h | 84h | Headphone Volume Mute | | 06h | 86h | Master Volume Mono Mute | | 08h | 88h | Master Tone (R & L) | | 0Ah | 8Ah | PC_BEEP Volume Mute | | 0Ch | 8Ch | Phone Volume Mute | | 0Eh | 8Eh | Mic Volume Mute | | 10h | 90h | Line In Volume Mute | | 12h | 92h | CD Volume Mute | | 14h | 94h | Video Volume Mute | | 16h | 96h | Aux Volume Mute | | 18h | 98h | PCM Out Volume Mute | | 1Ah | 9Ah | Record Select | | 1Ch | 9Ch | Record Gain Mute | | 1Eh | 9Eh | Record Gain Mic Mute | | 20h | A0h | General Purpose | | 22h | A2h | 3D Control | | 24h | A4h | AC '97 RESERVED | | 26h | A6h | Powerdown Ctrl/Stat | | 28h | A8h | Extended Audio | | 2Ah | AAh | Extended Audio Ctrl/Stat | | 2Ch | ACh | PCM Front DAC Rate | | 2Eh | AEh | PCM Surround DAC Rate | | 30h | B0h | PCM LFE DAC Rate | | 32h | B2h | PCM LR ADC Rate | | 34h | B4h | MIC ADC Rate | | 36h | B6h | 6Ch Vol: C, LFE Mute | | 38h | B8h | 6Ch Vol: L, R Surround Mute | | 3A-56h | BA-F6h | Intel RESERVED | | 58h | | Vendor Reserved | | 7Ah | | Vendor Reserved | | 7Ch | | Vendor ID1 | | 7Eh | | Vendor ID2 | #### NOTE - 1. Registers in bold are multiplexed between audio and modem functions - 2. Software should not try to access reserved registers The Bus Master registers are located from offset + 00h to offset + 51h and reside in the AC '97 controller. Accesses to these registers do **not** cause the cycle to be forwarded over the AC-link to the codec. In the case of the split codec implementation accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. The Global Control (GLOB\_CNT) and Global Status (GLOB\_STA) registers are aliased to the same global registers in the audio and modem I/O space. Therefore a read/write to these registers in either audio or modem I/O space affects the same physical register. Bus Mastering registers exist in I/O space and reside in the AC '97 controller. The three channels, PCM in, PCM out, and Mic in, each have their own set of Bus Mastering registers. The following register descriptions apply to all three channels. The register definition section titles use a generic "x\_" in front of the register to indicate that the register applies to all three channels. The naming prefix convention used in Table 13-3 and in the register description I/O address is as follows: PI = PCM in channel PO = PCM out channel MC = Mic in channel. **Table 13-3. Native Audio Bus Master Control Registers** | Offset | Mnemonic | Name | Default | Access | |--------|----------|------------------------------------------------------|-----------|--------| | 00h | PI_BDBAR | PCM In Buffer Descriptor list Base Address Register | 00000000h | R/W | | 04h | PI_CIV | PCM In Current Index Value | 00h | RO | | 05h | PI_LVI | PCM In Last Valid Index | 00h | R/W | | 06h | PI_SR | PCM In Status Register | 0001h | R/W | | 08h | PI_PICB | PCM In Position In Current Buffer | 0000h | RO | | 0Ah | PI_PIV | PCM In Prefetched Index Value | 00h | RO | | 0Bh | PI_CR | PCM In Control Register | 00h | R/W | | 10h | PO_BDBAR | PCM Out Buffer Descriptor list Base Address Register | 00000000h | R/W | | 14h | PO_CIV | PCM Out Current Index Value | 00h | RO | | 15h | PO_LVI | PCM Out Last Valid Index | 00h | R/W | | 16h | PO_SR | PCM Out Status Register | 0001h | R/W | | 18h | PO_PICB | PCM Out Position In Current Buffer | 0000h | RO | | 1Ah | PO_PIV | PCM Out Prefetched Index Value | 00h | RO | | 1Bh | PO_CR | PCM Out Control Register | 00h | R/W | | 20h | MC_BDBAR | Mic. In Buffer Descriptor list Base Address Register | 00000000h | R/W | | 24h | PM_CIV | Mic. In Current Index Value | 00h | RO | | 25h | MC_LVI | Mic. In Last Valid Index | 00h | R/W | | 26h | MC_SR | Mic. In Status Register | 0001h | R/W | | 28h | MC_PICB | Mic In Position In Current Buffer | 0000h | RO | | 2Ah | MC_PIV | Mic. In Prefetched Index Value | 00h | RO | | 2Bh | MC_CR | Mic. In Control Register | 00h | R/W | | 2Ch | GLOB_CNT | Global Control | 00000000h | R/W | | 30h | GLOB_STA | Global Status | 00000000h | RO | | 34h | ACC_SEMA | Codec Write Semaphore Register | 00h | R/W | #### 13.2.1 x\_BDBAR—Buffer Descriptor Base Address Register I/O Address: NABMBAR + 00h (PIBDBAR), Attribute: R/W NABMBAR + 10h (POBDBAR), NABMBAR + 20h (MCBDBAR) 00000000h Size: Default Value: 32 bits Lockable: No Power Well: Core | Bit | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | <b>Buffer Descriptor Base Address[31:3]</b> —R/W. These bits represent address bits 31:3. The data should be aligned on 8-byte boundaries. Each buffer descriptor is 8 bytes long and the list can contain a maximum of 32 entries. | | 2:0 | Hardwired to 0. | #### 13.2.2 x\_CIV—Current Index Value Register I/O Address: NABMBAR + 04h (PICIV), Attribute: RO NABMBAR + 14h (POCIV), NABMBAR + 24h (MCCIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32-bit read from address offset 04h. Software can also read this register individually by doing a single 8-bit read to offset 04h. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | <b>Current Index Value[4:0]</b> —RO. These bits represent which buffer descriptor within the list of 32 descriptors is currently being processed. As each descriptor is processed, this value is incremented. The value rolls over after it reaches 31. | #### 13.2.3 x\_LVI—Last Valid Index Register I/O Address: NABMBAR + 05h (PILVI), Attribute: R/W NABMBAR + 15h (POLVI), NABMBAR + 25h (MCLVI) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32 bit read from address offset 04h. Software can also read this register individually by doing a single 8 bit read to offset 05h. | Bit Description | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | Last Valid Index[4:0]—R/W. This value represents the last valid descriptor in the list. This value is updated by the software each time it prepares a new buffer and adds it to the list. | #### 13.2.4 x\_SR—Status Register NABMBAR + 06h (PISR), NABMBAR + 16h (POSR), I/O Address: Attribute: R/WC, RO NABMBAR + 26h (MCSR) 16 bits Default Value: 0001h Size: Lockable: No Power Well: Core | Bit | Description | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:5 | Reserved. | | | | 4 | FIFO error (FIFOE)—R/WC. 0 = Cleared by writing a "1" to this bit position. 1 = FIFO error occurs. PISR Register: FIFO error indicates a FIFO overrun. The FIFO pointers don't increment, the incoming data is not written into the FIFO, thus is lost. POSR Register: FIFO error indicates a FIFO underrun. The sample transmitted in this case should be the last valid sample. The ICH3 will set the FIFOE bit if the under-run or overrun occurs when there are more valid buffers to process. | | | | 3 | Buffer Completion Interrupt Status (BCIS)—R/WC. 0 = Cleared by writing a "1" to this bit position. 1 = Set by the hardware after the last sample of a buffer has been processed, AND if the Interrupt on Completion (IOC) bit is set in the command byte of the buffer descriptor. It remains active until cleared by software. | | | | 2 | Last Valid Buffer Completion Interrupt (LVBCI)—R/WC. 0 = Cleared by writing a "1" to this bit position. 1 = Last valid buffer has been processed. It remains active until cleared by software. This bit indicates the occurrence of the event signified by the last valid buffer being processed. Thus this is an event status bit that can be cleared by software once this event has been recognized. This event will cause an interrupt if the enable bit in the Control Register is set. The interrupt is cleared when the software clears this bit. In the case of Transmits (PCM out, Modem out) this bit is set, after the last valid buffer has been fetched (not after transmitting it). While in the case of Receives, this bit is set after the data for the last buffer has been written to memory. | | | | | Current Equals Last Valid (CELV)—RO. 0 = Cleared by hardware when controller exists state (i.e., until a new value is written to the LVI register.) 1 = Current Index is equal to the value in the Last Valid Index Register, and the buffer pointed to by the CIV has been processed (i.e., after the last valid buffer has been processed). This bit is very similar to bit 2, except this bit reflects the state rather than the event. This bit reflects the state of the controller, and remains set until the controller exits this state. | | | | 0 | DMA Controller Halted (DCH)—RO. 1 = Halted. This could happen because of the Start/Stop bit being cleared, or it could happen once the controller has processed the last valid buffer (in which case it will set bit 1 and halt). | | | Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32-bit read from address offset 04h. Software can also read this register individually by doing a single 16-bit read to offset 06h. #### 13.2.5 *x*\_PICB—Position In Current Buffer Register I/O Address: NABMBAR + 08h (PIPICB), Attribute: RO NABMBAR + 18h (POPICÉ), NABMBAR + 28h (MCPICB) Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Position In Current Buffer[15:0]—RO. These bits represent the number of DWords left to be processed in the current buffer. Once again, this means, the number of samples not yet read from memory (in the case of reads from memory) or not yet written to memory (in the case of writes to memory), irrespective of the number of samples that have been transmitted/received across AC-link. | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 16-bit read to offset 08h. ## 13.2.6 x\_PIV—Prefetched Index Value Register I/O Address: NABMBAR + 0Ah (PIPIV), Attribute: RO NABMBAR + 1Ah (POPIV), NABMBAR + 2Ah (MCPIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core | Bit | Description | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 7:5 | Hardwired to 0. | | 4:0 Prefetched Index Value[4:0]—RO. These bits represent which buffer descriptor in the been prefetched. The bits in this register are also modulo 32 and roll over after they re- | | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 8-bit read to offset 0Ah. ## 13.2.7 x\_CR—Control Register I/O Address: NABMBAR + 0Bh (PICR), Attribute: R/W NABMBAR + 1Bh (POCR), NABMBAR + 2Bh (MCCR) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core | Bit | Description | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | Reserved. | | | 4 | Interrupt On Completion Enable (IOCE)—R/W. This bit controls whether or not an interrupt occurs when a buffer completes with the IOC bit set in its descriptor. | | | 4 | 0 = Disable. Interrupt will not occur. 1 = Enable. | | | 3 | FIFO Error Interrupt Enable (FEIE)—R/W. This bit controls whether the occurrence of a FIFO error will cause an interrupt or not. | | | 3 | <ul> <li>0 = Disable. Bit 4 in the Status Register will be set, but the interrupt will not occur.</li> <li>1 = Enable. Interrupt will occur.</li> </ul> | | | 2 | Last Valid Buffer Interrupt Enable (LVBIE)—R/W. This bit controls whether the completion of the last valid buffer will cause an interrupt or not. | | | 2 | 0 = Disable. Bit 2 in the Status register will still be set, but the interrupt will not occur. 1 = Enable. | | | | Reset Registers (RR)—R/W (special). | | | 1 | <ul> <li>0 = Removes reset condition.</li> <li>1 = Contents of all Bus master related registers to be reset, except the interrupt enable bits (bit 4,3,2 of this register). Software needs to set this bit but need not clear it since the bit is self clearing. This bit must be set only when the Run/Pause bit is cleared. Setting it when the Run bit is set will cause undefined consequences.</li> </ul> | | | | Run/Pause Bus master (RPBM)—R/W. | | | 0 | <ul> <li>0 = Pause bus master operation. This results in all state information being retained (i.e., master mode operation can be stopped and then resumed).</li> <li>1 = Run. Bus master operation starts.</li> </ul> | | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 8-bit read to offset 0Bh. ## 13.2.8 GLOB\_CNT—Global Control Register I/O Address:NABMBAR + 2ChAttribute:R/WDefault Value:00000000hSize:32 bitsLockable:NoPower Well:Core | Bit | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:22 | Reserved. | | | 21:20 | PCM 4/6 Enable—R/W. Configures PCM Output for 2, 4 or 6 channel mode. 00 = 2-channel mode (default) 01 = 4-channel mode 10 = 6-channel mode 11 = Reserved | | | 19:6 | Reserved. | | | 5 | Secondary Resume Interrupt Enable—R/W. 0 = Disable. 1 = Enable an interrupt to occur when the secondary codec causes a resume event on the AC-link. | | | 4 | Primary Resume Interrupt Enable—R/W. 0 = Disable. 1 = Enable an interrupt to occur when the primary codec causes a resume event on the AC-link. | | | 3 | ACLINK Shut Off—R/W. 0 = Normal operation. 1 = Drive all AC '97 outputs low and turn off all AC '97 input buffer enables | | | 2 | AC '97 Warm Reset—R/W (special). 0 = Normal operation. 1 = Writing a "1" to this bit causes a warm reset to occur on the AC-link. The warm reset will awaken a suspended codec without clearing its internal registers. If software attempts to perform a warm reset while bit_clk is running, the write will be ignored and the bit will not change. This bit is self-clearing (it remains set until the reset completes and bit_clk is seen on the ACLink, after which it clears itself). | | | 1 | <ul> <li>AC '97 Cold Reset#—R/W.</li> <li>0 = Writing a "0" to this bit causes a cold reset to occur throughout the AC '97 circuitry. All data in the controller and the codec will be lost. Software needs to clear this bit no sooner than the minimum number of ms have elapsed.</li> <li>1 = This bit defaults to 0 and hence after reset, the driver needs to set this bit to a 1. The value of this bit is retained after suspends; hence, if this bit is set to a 1 prior to suspending, a cold reset is not generated automatically upon resuming.</li> <li>NOTE: This bit is in the Resume well, not in the Core well.</li> </ul> | | | 0 | GPI Interrupt Enable (GIE)—R/W. This bit controls whether the change in status of any GPI causes an interrupt. 0 = Bit 0 of the Global Status Register is set, but no interrupt is generated. 1 = The change on value of a GPI causes an interrupt and sets bit 0 of the Global Status Register. | | #### **GLOB\_STA—Global Status Register** 13.2.9 RO, R/W, R/WC 32 bits I/O Address: NABMBAR + 30h Attribute: Default Value: 00300000h Size: Lockable: No Power Well: Core | Bit | Description | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:22 | Reserved. | | | 21 | 6 Channel Capability (6CH_CAP)—RO. Hardwired to '1' in the ICH3. 0 = The AC '97 Controller does not support 6-channel PCM Audio output. 1 = The AC '97 Controller supports 6-channel PCM Audio output. | | | 20 | 4 Channel Capability (4CH_CAP)—RO. Hardwired to '1' in the ICH3. 0 = The AC '97 Controller does not support 4-channel PCM Audio output. 1 = The AC '97 Controller supports 4-channel PCM Audio output. | | | 19:18 | Reserved. | | | 17 | MD3—R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. | | | 16 | AD3—R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. | | | 15 | Read Completion Status (RCS)—R/WC. This bit indicates the status of codec read completions. 0 = A codec read completes normally. 1 = A codec read results in a time-out. The bit remains set until being cleared by software writing a "1" to the bit location. | | | 14 | Bit 3 of slot 12—RO. Display bit 3 of the most recent slot 12. | | | 13 | Bit 2 of slot 12—RO. Display bit 2 of the most recent slot 12. | | | 12 | Bit 1 of slot 12—RO. Display bit 1 of the most recent slot 12. | | | 11 | Secondary Resume Interrupt (SRI)—R/WC. This bit indicates that a resume event occurred on AC_SDIN[1]. 0 = Cleared by writing a 1 to this bit position. 1 = Resume event occurred. | | | 10 | Primary Resume Interrupt (PRI)—R/WC. This bit indicates that a resume event occurred on AC_SDIN[0]. 0 = Cleared by writing a 1 to this bit position. 1 = Resume event occurred. | | | 9 | Secondary Codec Ready (SCR)—RO. Reflects the state of the codec ready bit in AC_SDIN[1]. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. | | | 8 | Primary Codec Ready (PCR)—RO. Reflects the state of the codec ready bit in AC_SDIN [0]. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. | | | 7 | Mic In Interrupt (MINT)—RO. This bit indicates that one of the Mic in channel interrupts occurred. 0 = When the specific interrupt is cleared, this bit will be cleared. 1 = Interrupt occurred. | | | Bit | Description | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | <b>PCM Out Interrupt (POINT)</b> —RO. This bit indicates that one of the PCM out channel interrupts occurred. | | | 6 | <ul><li>0 = When the specific interrupt is cleared, this bit will be cleared.</li><li>1 = Interrupt occurred.</li></ul> | | | | 0 = | | | 5 | PCM In Interrupt (PIINT)—RO. This bit indicates that one of the PCM in channel interrupts occurred. | | | 5 | <ul> <li>0 = When the specific interrupt is cleared, this bit will be cleared.</li> <li>1 = Interrupt occurred.</li> </ul> | | | 4:3 | Reserved. | | | 2 | Modem Out Interrupt (MOINT)—RO. This bit indicates that one of the modem out channel interrupts occurred. | | | 2 | <ul> <li>0 = When the specific interrupt is cleared, this bit will be cleared.</li> <li>1 = Interrupt occurred.</li> </ul> | | | 4 | <b>Modem In Interrupt (MIINT)</b> —RO. This bit indicates that one of the modem in channel interrupts occurred. | | | 1 | <ul> <li>0 = When the specific interrupt is cleared, this bit will be cleared.</li> <li>1 = Interrupt occurred.</li> </ul> | | | 0 | <b>GPI Status Change Interrupt (GSCI)</b> —RWC. This bit reflects the state of bit 0 in slot 12, and is set whenever bit 0 of slot 12 is set. This happens when the value of any of the GPIOs currently defined as inputs changes. | | | - | 0 = Cleared by writing a 1 to this bit position. 1 = Input changed. | | ## 13.2.10 CAS—Codec Access Semaphore Register I/O Address:NABMBAR + 34hAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core | | Bit | Description | | |---|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 7:1 | Reserved. | | | | | <b>Codec Access Semaphore (CAS)</b> —R/W (special). This bit is read by software to check whether a codec access is currently in progress. | | | 0 | 0 | <ul> <li>0 = No access in progress.</li> <li>1 = The act of reading this register sets this bit to 1. The driver that read this bit can then perform an I/O access. Once the access is completed, hardware automatically clears this bit.</li> </ul> | | This page intentionally left blank. # AC '97 Modem Controller Registers (D31:F6) 14 ## 14.1 AC '97 Modem PCI Configuration Space (D31:F6) Note: Registers that are not shown should be treated as Reserved (See Section 6.2 for details). Table 14-1. PCI Configuration Map (Modem—D31:F6) | Offset | Mnemonic | Register | Default | Access | |--------|----------|--------------------------|-----------|------------| | 00–01h | VID | Vendor Identification | 8086 | RO | | 02–03h | DID | Device Identification | 2486h | RO | | 04–05h | PCICMD | PCI Command | 0000 | R/W | | 06–07h | PCISTA | PCI Device Status | 0280h | R/WC | | 08h | RID | Revision Identification | See Note | RO | | 09h | PI | Programming Interface | 00 | RO | | 0Ah | SCC | Sub Class Code | 03h | RO | | 0Bh | BCC | Base Class Code | 07h | RO | | 0Eh | HEDT | Header Type | 00 | RO | | 10–13h | MMBAR | Modem Mixer Base Address | 00000001h | R/W | | 14–17h | MBAR | Modem Base Address | 00000001h | R/W | | 2C-2Dh | SVID | Subsystem Vendor ID | 0000h | Write-Once | | 2E-2Fh | SID | Subsystem ID | 0000h | Write-Once | | 3Ch | INTR_LN | Interrupt Line | 00h | RO | | 3Dh | INT_PN | Interrupt Pin | 02h | RO | NOTE: Refer to the Specification Update for the Revision ID. ## 14.1.1 VID—Vendor Identification Register (Modem—D31:F6) Address Offset:00-01hAttribute:RODefault Value:8086Size:16 BitsLockable:NoPower Well:Core | Bit | Description | |------|------------------| | 15:0 | Vendor ID Value. | #### 14.1.2 DID—Device Identification Register (Modem—D31:F6) Address Offset:02–03hAttribute:RODefault Value:2486hSize:16 BitsLockable:NoPower Well:Core | | Bit | Description | |---|------|------------------| | 1 | 15:0 | Device ID Value. | ## 14.1.3 PCICMD—PCI Command Register (Modem—D31:F6) Address Offset:04–05hAttribute:R/WDefault Value:0000hSize:16 bitsLockable:NoPower Well:Core PCICMD is a 16-bit control register. Refer to the *PCI Local Bus Specification*, Revision 2.2 for complete details on each bit. | Bit | Description | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:10 | Reserved. Read 0. | | | 9 | Fast Back to Back Enable (FBE). Not implemented. Hardwired to "0". | | | 8 | SERR# Enable (SEN). Not implemented. Hardwired to "0". | | | 7 | Wait Cycle Control (WCC). Not implemented. Hardwired to "0". | | | 6 | Parity Error Response (PER). Not implemented. Hardwired to "0". | | | 5 | VGA Palette Snoop (VPS). Not implemented. Hardwired to "0". | | | 4 | Memory Write and Invalidate Enable (MWI). Not implemented. Hardwired to "0". | | | 3 | Special Cycle Enable (SCE). Not implemented. Hardwired to "0". | | | 2 | Bus Master Enable (BME)—R/W. Controls standard PCI bus mastering capabilities. 0 = Disable. 1 = Enable. | | | 1 | Memory Space (MS). Hardwired to "0", AC '97 does not respond to memory accesses. | | | 0 | <ul> <li>I/O Space (IOS)—R/W. This bit controls access to the I/O space registers.</li> <li>0 = Disable access. (default = 0).</li> <li>1 = Enable access to I/O space. The Native PCI Mode Base Address register should be programmed prior to setting this bit.</li> </ul> | | #### 14.1.4 PCISTA—Device Status Register (Modem—D31:F6) Address Offset:06–07hAttribute:R/WCDefault Value:0280hSize:16 bitsLockable:NoPower Well:Core PCISTA is a 16-bit status register. Refer to the PCI 2.2 specification for complete details on each bit. | Bit | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | Detected Parity Error (DPE)—RO. Not implemented. Hardwired to "0". | | | 14 | SERR# Status (SERRS)—RO. Not implemented. Hardwired to "0". | | | 13 | Master-Abort Status (MAS)—R/WC. | | | 13 | <ul> <li>0 = Software clears this bit by writing a "1" to the bit position.</li> <li>1 = Bus Master AC '97 interface function, as a master, generates a master abort.</li> </ul> | | | 12 | Reserved. Read as "0". | | | 11 | Signaled Target-Abort Status (STA)—RO. Not implemented. Hardwired to "0". | | | 10:9 | DEVSEL# Timing Status (DEVT)—RO. This 2-bit field reflects the ICH3's DEVSEL# timing parameter. These read only bits indicate the ICH3's DEVSEL# timing when performing a positive decode. | | | 8 | Data Parity Detected (DPD)—RO. Not implemented. Hardwired to "0". | | | 7 | Fast Back to back Capable (FBC)—RO. Hardwired to "1". This bit indicates that the ICH3 as a target is capable of fast back-to-back transactions. | | | 6 | UDF Supported—RO. Not implemented. Hardwired to "0". | | | 5 | 66 MHz Capable—RO. Hardwired to "0". | | | 4:0 | Reserved. Read as 0's. | | ### 14.1.5 RID—Revision Identification Register (Modem—D31:F6) Address Offset:08hAttribute:RODefault Value:See NoteSize:8 BitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------| | 7:0 | Revision ID Value—RO. | NOTE: Refer to the Specification Update for the Revision ID. ## 14.1.6 PI—Programming Interface Register (Modem—D31:F6) Address Offset:09hAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | | |-----|---------------------------------|--| | 7:0 | Programming Interface Value—RO. | | #### 14.1.7 SCC—Sub Class Code Register (Modem—D31:F6) Address Offset:0AhAttribute:RODefault Value:03hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------------| | 7:0 | Sub Class Code Value—RO. 03h = Generic Modem. | #### 14.1.8 BCC—Base Class Code Register (Modem—D31:F6) Address Offset:0BhAttribute:RODefault Value:07hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|-----------------------------------------| | 7:0 | Base Class Code Value—RO. | | 7.0 | 07h = Simple Communications Controller. | #### 14.1.9 HEDT—Header Type Register (Modem—D31:F6) Address Offset:0EhAttribute:RODefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | |-----|------------------| | 7:0 | Header Value—RO. | # 14.1.10 MMBAR—Modem Mixer Base Address Register (Modem—D31:F6) Address Offset: 10–13h Attribute: R/W Default Value: 00000001h Size: 32 bits The Native PCI Mode Modem uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Modem Mixer software interface. The mixer requires 256 bytes of I/O space. All accesses to the mixer registers are forwarded over the AC-link to the codec where the registers reside. In the case of the split codec implementation accesses to the different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. | Bit | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | Hardwired to 0s. | | | 15:8 | Base Address—R/W. These bits are used in the I/O space decode of the Modem interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 Modem, the upper 16 bits are hardwired to 0, while bits 15:8 are programmable. This configuration yields a maximum I/O block size of 256 bytes for this base address. | | | 7:1 | Reserved. Read as 0. | | | 0 | Resource Type Indicator (RTE)—RO. This bit is set to one, indicating a request for I/O space. | | ## 14.1.11 MBAR—Modem Base Address Register (Modem—D31:F6) Address Offset: 14–17h Attribute: R/W Default Value: 00000001h Size: 32 bits The Modem function uses PCI Base Address register #1 to request a contiguous block of I/O space that is to be used for the Modem software interface. The Modem Bus Mastering register space requires 128 bytes of I/O space. All Modem registers reside in the controller, therefore cycles are NOT forwarded over the AC-link to the codec. | Bit | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | Hardwired to 0s. | | | 15:7 | Base Address—R/W. These bits are used in the I/O space decode of the Modem interface registers. The number of upper bits that a device actually implements depends on how much of the address space the device will respond to. For the AC '97 Modem, the upper 16 bits are hardwired to 0, while bits 15:7 are programmable. This configuration yields a maximum I/O block size of 128 bytes for this base address. | | | 6:1 | Reserved. Read as 0. | | | 0 | Resource Type Indicator (RTE)—RO. This bit is set to one, indicating a request for I/O space | | #### 14.1.12 SVID—Subsystem Vendor ID (Modem—D31:F6) Address Offset:2C-2DhAttribute:Write-OnceDefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SVID register, in combination with the Subsystem ID register, enable the operating environment to distinguish one audio subsystem from the other(s). This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. | Bit | Description | |------|--------------------------------------------| | 15:0 | Subsystem Vendor ID Value—Read/Write-Once. | #### 14.1.13 SID—Subsystem ID (Modem—D31:F6) Address Offset:2E-2FhAttribute:Write-OnceDefault Value:0000hSize:16 bitsLockable:NoPower Well:Core The SID register, in combination with the Subsystem Vendor ID register make it possible for the operating environment to distinguish one audio subsystem from another. This register is implemented as write-once register. Once a value is written to it, the value can be read back. Any subsequent writes will have no effect. | Bit | Description | |------|-------------------------------------| | 15:0 | Subsystem ID Value—Read/Write-Once. | #### 14.1.14 INTR\_LN—Interrupt Line Register (Modem—D31:F6) Address Offset:3ChAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt line is used for the AC '97 module interrupt. | Bit | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Interrupt Line—R/W. This data is not used by the ICH3. It is used to communicate to software the interrupt line that the interrupt pin is connected to. | ## 14.1.15 INT\_PIN—Interrupt Pin (Modem—D31:F6) Address Offset:3DhAttribute:RODefault Value:02hSize:8 bitsLockable:NoPower Well:Core This register indicates which PCI interrupt pin is used for the AC '97 modem interrupt. The AC '97 interrupt is internally ORed to the interrupt controller with the PIRQB# signal. | Bit | Description | |-----|------------------------------------------------------------------| | 7:3 | Reserved. | | 2:0 | AC '97 Interrupt Routing—RO. Hardwired to 010b to select PIRQB#. | ## 14.2 AC '97 Modem I/O Space (D31:F6) In the case of the split codec implementation accesses to the modem mixer registers in different codecs are differentiated by the controller by using address offsets 00h–7Fh for the primary codec and address offsets 80h–FEh for the secondary codec. Table 14-2 shows the register addresses for the modem mixer registers. Table 14-2. Intel<sup>®</sup> ICH3 Modem Mixer Register Configuration | Register | | MMBAR Exposed Registers (D31:F6) | |----------|---------|----------------------------------| | Pri. | Sec. | Name | | 00h:38h | 80h:B8h | Intel RESERVED | | 3Ch | BCh | Extended Modem ID | | 3Eh | BEh | Extended Modem Stat/Ctrl | | 40h | C0h | Line 1 DAC/ADC Rate | | 42h | C2h | Line 2 DAC/ADC Rate | | 44h | C4h | Handset DAC/ADC Rate | | 46h | C6h | Line 1 DAC/ADC Level Mute | | 48h | C8h | Line 2 DAC/ADC Level Mute | | 4Ah | CAh | Handset DAC/ADC Level Mute | | 4Ch | CCh | GPIO Pin Configuration | | 4Eh | CEh | GPIO Polarity/Type | | 50h | D0h | GPIO Pin Sticky | | 52h | D2h | GPIO Pin Wake Up | | 54h | D4h | GPIO Pin Status | | 56h | D6h | Misc. Modem AFE Stat/Ctrl | | 58h | D8h | Vendor Reserved | | 7Ah | FAh | Vendor Reserved | | 7Ch | FCh | Vendor ID1 | | 7Eh | FEh | Vendor ID2 | #### NOTE: - 1. Registers in bold are multiplexed between audio and modem functions - 2. Registers in italics are for functions not supported by the ICH3 - 3. Software should not try to access reserved registers - 4. The ICH3 supports a modem codec as either primary or secondary, but does not support two modem codecs. The Global Control (GLOB\_CNT) and Global Status (GLOB\_STA) registers are aliased to the same global registers in the audio and modem I/O space. Therefore a read/write to these registers in either audio or modem I/O space affects the same physical register. These registers exist in I/O space and reside in the AC '97 controller. The two channels, Modem in and Modem out, each have their own set of Bus Mastering registers. The following register descriptions apply to both channels. The naming prefix convention used is as follows: MI = Modem in channel MO = Modem out channel **Table 14-3. Modem Registers** | Offset | Mnemonic | Name | Default | Access | |--------|----------|-----------------------------------------------------------|-----------|--------| | 00h | MI_BDBAR | Modem In Buffer Descriptor List Base Address<br>Register | 00000000h | R/W | | 04h | MI_CIV | Modem In Current Index Value Register | 00h | R | | 05h | MI_LVI | Modem In Last Valid Index Register | 00h | R/W | | 06h | MI_SR | Modem In Status Register | 0001h | R/W | | 08h | MI_PICB | Modem In Position In Current Buffer Register | 00h | R | | 0Ah | MI_PIV | Modem In Prefetch Index Value Register | 00h | RO | | 0Bh | MI_CR | Modem In Control Register | 00h | R/W | | 10h | MO_BDBAR | Modem Out Buffer Descriptor List Base Address<br>Register | 00000000h | R/W | | 14h | MO_CIV | Modem Out Current Index Value Register | 00h | RO | | 15h | MO_LVI | Modem Out Last Valid Register | 00h | R/W | | 16h | MO_SR | Modem Out Status Register | 0001h | R/W | | 18h | MI_PICB | Modem In Position In Current Buffer Register | 00h | RO | | 1Ah | MO_PIV | Modem Out Prefetched Index Register | 00h | RO | | 1Bh | MO_CR | Modem Out Control Register | 00h | R/W | | 3Ch | GLOB_CNT | Global Control | 00000000h | R/W | | 40h | GLOB_STA | Global Status | 00000000h | RO | | 44h | ACC_SEMA | Codec Write Semaphore Register | 00h | R/W | #### NOTE: 1. MI = Modem in channel; MO = Modem out channel #### 14.2.1 x\_BDBAR—Buffer Descriptor List Base Address Register I/O Address: MBAR + 00h (MIBDBAR), Attribute: R/W MBAR + 10h (MOBDBAR) Default Value: 00000000h Size: 32bits Lockable: No Power Well: Core | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | <b>Buffer Descriptor List Base Address[31:3]</b> —R/W. These bits represent address bits 31:3. The entries should be aligned on 8 byte boundaries. | | 2:0 | Hardwired to 0. | #### 14.2.2 x\_CIV—Current Index Value Register I/O Address: MBAR + 04h (MICIV), Attribute: RO MBAR + 14h (MOCIV), Default Value: 00h Size: 8bits Lockable: No Power Well: Core | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | Current Index Value [4:0]—RO. These bits represent which buffer descriptor within the list of 16 descriptors is being processed currently. As each descriptor is processed, this value is incremented. | Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32-bit read from address offset 04h. Software can also read this register individually by doing a single 8-bit read to offset 04h. #### 14.2.3 x\_LVI—Last Valid Index Register I/O Address: MBAR + 05h (MILVI), Attribute: R/W MBAR + 15h (MOLVI) Default Value: 00h Size: 8bits Power Well: Core | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0. | | 4:0 | Last Valid Index [4:0]—R/W. These bits indicate the last valid descriptor in the list. This value is updated by the software as it prepares new buffers and adds to the list. | Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32-bit read from address offset 04h. Software can also read this register individually by doing a single 8-bit read to offset 05h. ## 14.2.4 x\_SR—Status Register I/O Address: MBAR + 06h (MISR), Attribute: R/WC MBAR + 06h (MISR), MBAR + 16h (MOSR) Default Value: 0001h Size: 16 bits Lockable: No Power Well: Core | Bit | Description | | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 15:5 | Reserved. | | | | | | | | FIFO error (FIFOE)—R/WC. | | | | | | | 3 | 0 = Cleared by writing a "1" to this bit position.<br>1 = FIFO error occurs. | | | | | | | | <b>Modem in:</b> FIFO error indicates a FIFO overrun. The FIFO pointers don't increment, the incoming data is not written into the FIFO, thereby being lost. | | | | | | | | <b>Modem out:</b> FIFO error indicates a FIFO underrun. The sample transmitted in this case should be the last valid sample. | | | | | | | | The ICH3 will set the FIFOE bit if the under-run or overrun occurs when there are more valid buffers to process. | | | | | | | | Buffer Completion Interrupt Status (BCIS)—R/WC. | | | | | | | 3 | <ul> <li>0 = Cleared by writing a "1" to this bit position.</li> <li>1 = Set by the hardware after the last sample of a buffer has been processed, AND if the Interrupt on Completion (IOC) bit is set in the command byte of the buffer descriptor. Remains active until software clears bit.</li> </ul> | | | | | | | | Last Valid Buffer Completion Interrupt (LVBCI)—R/WC. | | | | | | | 2 | <ul> <li>0 = Cleared by writing a "1" to this bit position.</li> <li>1 = Set by hardware when last valid buffer has been processed. It remains active until cleared by software. This bit indicates the occurrence of the event signified by the last valid buffer being processed. Thus, this is an event status bit that can be cleared by software once this event has been recognized. This event will cause an interrupt if the enable bit in the Control Register is set. The interrupt is cleared when the software clears this bit.</li> </ul> | | | | | | | | In the case of transmits (PCM out, Modem out) this bit is set, after the last valid buffer has been fetched (not after transmitting it) While in the case of Receives, this bit is set after the data for the last buffer has been written to memory. | | | | | | | | Current Equals Last Valid (CELV)—RO. | | | | | | | | 0 = Hardware clears when controller exists state (i.e., until a new value is written to the LVI register). | | | | | | | 1 | 1 = Current Index is equal to the value in the Last Valid Index Register, AND the buffer pointed to by the CIV has been processed (i.e., after the last valid buffer has been processed). This bit is very similar to bit 2, except, this bit reflects the state rather than the event. This bit reflects the state of the controller, and remains set until the controller exits this state. | | | | | | | 0 | DMA Controller Halted (DCH)—RO. 1 = DMA controller is halted. This could happen because of the Start/Stop bit being cleared, or it could happen once the controller has processed the last valid buffer (in which case it will set bit 1 and halt). | | | | | | Software can read the registers at offsets 04h, 05h and 06h simultaneously by performing a single 32-bit read from address offset 04h. Software can also read this register individually by doing a single 16-bit read to offset 06h. #### 14.2.5 *x\_PICB—Position In Current Buffer Register* I/O Address: MBAR + 08h (MIPICB), Attribute: RO MBAR + 18h (MOPICB), Default Value: 0000h Size: 16 bits Lockable: No Power Well: Core | Bit | Description | |------|------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | <b>Position In Current Buffer[15:0]</b> —RO. These bits represent the number of DWords left to be processed in the current buffer. | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 16-bit read to offset 08h. #### 14.2.6 x\_PIV—Prefetch Index Value Register I/O Address: MBAR + 0Ah (MIPIV), Attribute: RO MBAR + 1Ah (MOPIV) Default Value: 00h Size: 8 bits Lockable: No Power Well: Core | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------| | 7:5 | Hardwired to 0 | | 4:0 | <b>Prefetched Index value [4:0]</b> —RO. These bits represent which buffer descriptor in the list has been prefetched. | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 8-bit read to offset 0Ah. ## x\_CR—Control Register MBAR + 0Bh (MICR), MBAR + 1Bh (MOCR) I/O Address: Attribute: R/W Default Value: 00h Size: 8 bits Lockable: Power Well: No Core | Bit | Description | | | | | | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7:5 | Reserved. | | | | | | | | 4 | Interrupt On Completion Enable (IOCE)—R/W. This bit controls whether or not an interrupt occurs when a buffer completes with the IOC bit set in its descriptor. 0 = Disable. 1 = Enable. | | | | | | | | 3 | FIFO Error Interrupt Enable (FEIE)—R/W. This bit controls whether the occurrence of a FIFO error will cause an interrupt or not. 0 = Disable. Bit 4 in the Status Register will be set, but the interrupt will not occur. 1 = Enable. Interrupt will occur. | | | | | | | | 2 | Last Valid Buffer Interrupt Enable (LVBIE)—R/W. This bit controls whether the completion of the last valid buffer will cause an interrupt or not. 0 = Disable. Bit 2 in the Status register will still be set, but the interrupt will not occur. 1 = Enable. | | | | | | | | 1 | Reset Registers (RR)—R/W (special). 0 = Removes reset condition. 1 = Contents of all registers to be reset, except the interrupt enable bits (bit 4,3,2 of this register). Software needs to set this bit. It must be set only when the Run/Pause bit is cleared. Setting it when the Run bit is set will cause undefined consequences. This bit is self-clearing (software needs not clear it). | | | | | | | | 0 | Run/Pause Bus master (RPBM)—R/W. 0 = Pause bus master operation. This results in all state information being retained (i.e., master mode operation can be stopped and then resumed). 1 = Run. Bus master operation starts. | | | | | | | Software can read the registers at the offsets 08h, 0Ah, and 0Bh by performing a 32-bit read from the address offset 08h. Software can also read this register individually by doing a single 8-bit read to offset 0Bh. ## 14.2.8 GLOB\_CNT—Global Control Register I/O Address:MBAR + 3ChAttribute:R/WDefault Value:00000000hSize:32 bitsLockable:NoPower Well:Core | Bit | Description | | | | | | | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 31:6 | Reserved. NOTE: Software must preserve the value of these bits when writing to this register. This can be achieved by either not writing to the upper two bytes at all (with byte-writes to this register enabled) or by performing a read-modify-write to the entire 4-byte register. | | | | | | | | | 5 | Secondary Resume Interrupt Enable—R/W. 0 = Disable. 1 = Enable an interrupt to occur when the secondary codec causes a resume event on the AC-link. | | | | | | | | | 4 | Primary Resume Interrupt Enable—R/W. 0 = Disable. 1 = Enable an interrupt to occur when the primary codec causes a resume event on the AC-link. | | | | | | | | | 3 | ACLINK Shut Off—R/W. 0 = Normal operation. 1 = Disable the AC-link signals (drive all AC '97 outputs low and turn off all AC '97 input buffer enables). | | | | | | | | | 2 | AC '97 Warm Reset—R/W (special). 0 = This bit is self-clearing (it clears itself after the reset has occurred and BIT_CLK has started). 1 = Writing a "1" to this bit causes a warm reset to occur on the AC-link. The warm reset will awaken a suspended codec without clearing its internal registers. If software attempts to perform a warm reset while BIT_CLK is running, the write will be ignored and the bit will not be changed. A warm reset can only occur in the absence of BIT_CLK. | | | | | | | | | 1 | AC '97 Cold Reset#—R/W (special). 0 = Writing a "0" to this bit causes a cold reset to occur throughout the AC '97 circuitry. All data in the codec will be lost. Software needs to clear this bit no sooner than after 1usec has elapsed. This bit reflects the state of the AC_RST# pin. The ICH3 clears this bit to "0" upon entering S3/S4/S5 sleep states and PCIRST#. | | | | | | | | | 0 | GPI Interrupt Enable (GIE)—R/W. This bit controls whether the change in status of any GPI causes an interrupt. 0 = Bit 0 of the Global Status Register is set, but an interrupt is not generated. 1 = The change on value of a GPI causes an interrupt and sets bit 0 of the Global Status Register. | | | | | | | | ## **GLOB\_STA—Global Status Register** RO, R/W, R/WC 32 bits I/O Address: Default Value: MBAR + 40h 00300000h Attribute: Size: Lockable: No Power Well: Core | Bit | Description | | | | | | | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | 31:22 | Reserved. | | | | | | | | | | | 21 | 6 Channel Capability (6CH_CAP)—RO. Hardwired to '1' in the ICH3. 0 = The AC '97 Controller does not support 6-channel PCM Audio output. 1 = The AC '97 Controller supports 6-channel PCM Audio output. | | | | | | | | | | | 20 | 4 Channel Capability (4CH_CAP)—RO. Hardwired to '1' in the ICH3. 0 = The AC '97 Controller does not support 4-channel PCM Audio output. 1 = The AC '97 Controller supports 4-channel PCM Audio output. | | | | | | | | | | | 19:18 | Reserved. | | | | | | | | | | | 17 | <b>MD3</b> —R/W. Power down semaphore for Modem. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the AD3 bit to coordinate the entry of the two codecs into D3 state. | | | | | | | | | | | 16 | AD3—R/W. Power down semaphore for Audio. This bit exists in the suspend well and maintains context across power states (except G3). The bit has no hardware function. It is used by software in conjunction with the MD3 bit to coordinate the entry of the two codecs into D3 state. | | | | | | | | | | | 15 | Read Completion Status (RCS)—R/W. This bit indicates the status of codec read completions. 0 = A codec read completes normally. 1 = A codec read results in a time-out. The bit remains set until being cleared by software. | | | | | | | | | | | 14 | Bit 3 of slot 12—RO. Display bit 3 of the most recent slot 12. | | | | | | | | | | | 13 | Bit 2 of slot 12—RO. Display bit 2 of the most recent slot 12. | | | | | | | | | | | 12 | Bit 1 of slot 12—RO. Display bit 1 of the most recent slot 12. | | | | | | | | | | | 11 | Secondary Resume Interrupt (SRI)—R/WC. This bit indicates that a resume event occurred on AC_SDIN[1]. 0 = Cleared by writing a 1 to this bit position. 1 = Resume event occurred. | | | | | | | | | | | 10 | Primary Resume Interrupt (PRI)—R/WC. This bit indicates that a resume event occurred on AC_SDIN[0]. 0 = Cleared by writing a 1 to this bit position. 1 = Resume event occurred. | | | | | | | | | | | 9 | Secondary Codec Ready (SCR)—RO. Reflects the state of the codec ready bit in AC_SDIN[1]. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. | | | | | | | | | | | 8 | Primary Codec Ready (PCR)—RO. Reflects the state of the codec ready bit in AC_SDIN [0]. Bus masters ignore the condition of the codec ready bits, so software must check this bit before starting the bus masters. Once the codec is "ready", it must never go "not ready" spontaneously. 0 = Not Ready. 1 = Ready. | | | | | | | | | | | 7 | Mic In Interrupt (MINT)—RO. This bit indicates that one of the Mic in channel interrupts occurred. 0 = When the specific interrupt is cleared, this bit will be cleared. 1 = Interrupt occurred. | | | | | | | | | | | 6 | PCM Out Interrupt (POINT)—RO. This bit indicates that one of the PCM out channel interrupts occurred. 0 = When the specific interrupt is cleared, this bit will be cleared. 1 = Interrupt occurred. | | | | | | | | | | | Bit | Description | | | | | | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 5 | PCM In Interrupt (PIINT)—RO. This bit indicates that one of the PCM in channel interrupts occurred. | | | | | | | | 5 | <ul> <li>0 = When the specific interrupt is cleared, this bit will be cleared.</li> <li>1 = Interrupt occurred.</li> </ul> | | | | | | | | 4:3 | Reserved. | | | | | | | | 2 | Modem Out Interrupt (MOINT)—RO. This bit indicates that one of the modem out channel interrupts occurred. | | | | | | | | 2 | <ul><li>0 = When the specific interrupt is cleared, this bit will be cleared.</li><li>1 = Interrupt occurred.</li></ul> | | | | | | | | 1 | <b>Modem In Interrupt (MIINT)</b> —RO. This bit indicates that one of the modem in channel interrupts occurred. | | | | | | | | ' | <ul> <li>0 = When the specific interrupt is cleared, this bit will be cleared.</li> <li>1 = Interrupt occurred.</li> </ul> | | | | | | | | 0 | GPI Status Change Interrupt (GSCI)—RWC. This bit reflects the state of bit 0 in slot 12, and is set whenever bit 0 of slot 12 is set. This happens when the value of any of the GPIOs currently defined as inputs changes. | | | | | | | | | 0 = Cleared by writing a 1 to this bit position. 1 = Input changed. | | | | | | | Note: On reads from a codec, the controller will give the codec a maximum of 4 frames to respond, after which if no response is received, it will return a dummy read completion to the processor (with all If's on the data) and also set the read completion status bit in the global status register. #### 14.2.10 CAS—Codec Access Semaphore Register I/O Address:NABMBAR + 44hAttribute:R/WDefault Value:00hSize:8 bitsLockable:NoPower Well:Core | Bit | Description | | | | | | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 7:1 | Reserved. | | | | | | | | | | <b>Codec Access Semaphore (CAS)</b> —R/W (special). This bit is read by software to check whether a codec access is currently in progress. | | | | | | | | | 0 | <ul> <li>0 = No access in progress.</li> <li>1 = The act of reading this register sets this bit to 1. The driver that read this bit can then perform an I/O access. Once the access is completed, hardware automatically clears this bit.</li> </ul> | | | | | | | | ## **Ballout Definition** **15** This section contains the ICH3 ballout information. Figure 15-1 and Figure 15-2 provide graphical illustrations of how the ballout maps to the 421-ball BGA package, and Table 15-1 provides the BGA ball list sorted alphabetically by signal name. Figure 15-1. Intel® ICH3 Ballout (Topview—Left Side) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |----|-------------|-------------|------------------------------|--------------------------|-----------------------|-------------------|-------------|-----------|-----------|-----------|----------| | Α | VSS | PIRQD# | REQ2# | GNT0# | PIRQH# /<br>GPIO5 | PIRQE# /<br>GPIO2 | AC_SYNC | LAN_RXD1 | LAN_RXD2 | LAN_TXD2 | OC5# | | В | PIRQA# | PIRQC# | GNTB# /<br>GNT5# /<br>GPIO17 | GNT4# | PIRQF#/<br>GPIO3 | GNTA# /<br>GPIO16 | AC_BIT_CLK | VSS | LAN_TXD0 | VSS | AC_SDIN0 | | С | PIRQB# | NC | VSS | REQA# / GPIO0 | PIRQG# /<br>GPIO4 | VSS | AC_SDOUT | LAN_RXD0 | LAN_CLK | LAN_TXD1 | AC_SDIN1 | | D | AD28 | GNT2# | REQ0# | REQB# /<br>REQ5# / GPIO1 | GNT3# | NC | LAN_RSTSYNC | EE_DIN | VSS | EE_SHCLK | AC_RST# | | E | AD30 | AD26 | GNT1# | REQ4# | VSS | V5REF1 | NC | EE_DOUT | EE_CS | VccSUS3_3 | Vcc1_8 | | F | FRAME# | AD22 | AD24 | REQ1# | AD16 | Vcc3_3 | VccLAN1_8 | VccLAN1_8 | VccLAN3_3 | VccLAN3_3 | | | G | AD20 | AD9 | VSS | AD18 | PAR | Vcc3_3 | | | | | l | | н | TRDY# | STOP# | AD6 | AD11 | AD4 | Vcc3_3 | | | | | | | J | AD15 | AD0 | AD13 | AD2 | VSS | Vcc3_3 | | | | | | | κ | AD1 | C/BE0# | AD3 | AD5 | C/BE1# | Vcc1_8 | | | | VccLAN1_8 | VSS | | L | AD7 | AD8 | VSS | AD10 | SERR# | | | | | VSS | VSS | | М | PLOCK# | PERR# | DEVSEL# | AD12 | AD14 | | | | | Vcc3_3 | VSS | | N | C/BE2# | AD17 | IRDY# | AD27 | VSS | | _ | | | VSS | VSS | | Р | AD21 | AD19 | AD23 | AD29 | AD31 | Vcc1_8 | | | | VccSUS1_8 | VSS | | R | AD25 | C/BE3# | VSS | REQ3# | VSS | Vcc3_3 | | | | | | | Т | NC | LDRQ0# | LAD2 / FWH2 | VSS | PCICLK | Vcc3_3 | | | | | | | U | LFRAME# | LAD3 / FWH3 | LAD1 / FWH1 | LDRQ1# | THRM# | Vcc3_3 | | | | | | | V | LAD0 / FHW0 | GPIO7 | VSS | AGPBUSY# | C3_STAT# /<br>GPIO21 | VccSus1_8 | VccSus1_8 | VccSus3_3 | VccSus3_3 | Vcc1_8 | | | w | PME# | GPIO8 | GPIO25 | GPIO27 | V5REF_Sus2 | VSS | VSS | V5REF2 | PDD10 | VSS | PDD4 | | Υ | PCIRST# | GPIO13 | GPIO28 | GPIO12 | LAN_RST# | INTRUDER# | RTCRST# | VSS | PDD5 | PDD9 | PDD11 | | AA | RI# | SLP_S5# | VSS | SUSCLK | SLP_S3# | PWROK | RSMRST# | VSS | PDD7 | PDD2 | PDD14 | | AB | PWRBTN# | SMLINK1 | BATLOW# | SUSSTAT# | SMBDATA | VCCRTC | VBIAS | VSS | PDD6 | PDD12 | PDD1 | | AC | VSS | CLKRUN# | SMLINK0 | SMBCLK | SMBALERT# /<br>GPIO11 | RTCX2 | RTCX1 | VSS | PDD8 | PDD3 | PDD13 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | # Figure 15-2. Intel<sup>®</sup> ICH3 Ballout (Topview—Right Side) | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | |----------|------------|-----------|-----------|-----------|-----------|-----------|---------|----------|----------|----------|-----------|----| | OC4# | VSS | USBP5N | USBP5P | VSS | VSS | USBP1N | USBP1P | VSS | VSS | VSS | VSS | Α | | OC3# | VSS | VSS | VSS | USBP3N | USBP3P | VSS | VSS | VSS | USBRBIAS | VSS | VccSUS1_8 | В | | OC2# | V5REF_Sus1 | VSS VccSUS1_8 | С | | OC1# | VSS | USBP4N | USBP4P | VSS | VSS | USBP0N | USBP0P | VSS | VSS | VSS | GPIO42 | D | | OC0# | VccSUS1_8 | VSS | VSS | USBP2N | USBP2P | VSS | VSS | VSS | GPIO37 | GPIO36 | GPIO43 | Е | | | | VccSUS1_8 | VccSUS1_8 | VccSUS1_8 | VccSUS3_3 | VccSUS3_3 | VSS | CLK48 | GPIO34 | VSS | GPIO40 | F | | | | | | | | Vcc3_3 | GPIO35 | VSS | GPIO41 | GPIO33 | GPIO39 | G | | | | | | | | Vcc3_3 | VSS | GPIO32 | GPIO38 | SERIRQ | SPKR | н | | | | | _ | | | Vcc1_8 | APICCLK | APICD0 | APICD1 | FERR# | CLK14 | J | | ccSUS1_8 | VSS | VccSUS3_3 | | | | Vcc1_8 | HICOMP | VSS | VSS | VSS | VSS | K | | VSS | VSS | VSS | | | | , | HITERM | HIREF | VSS | HI0 | VSS | L | | VSS | VSS | Vcc1_8 | | | | | HI8 | VSS | HI1 | VSS | HI2 | М | | vss | VSS | VSS | | | | | HI10 | HI3 | VSS | HI_STB | VSS | N | | Vcc3_3 | VSS | V_CPU_IO | | | | Vcc1_8 | HI9 | VSS | HI4 | VSS | HI_STB# | Р | | | | | • | | | Vcc1_8 | HI11 | HI6 | VSS | HI5 | VSS | R | | | | | | | | Vcc1_8 | CLK66 | VSS | NC | VSS | HI7 | Т | | | | | | | | V_CPU_IO | Vcc1_8 | SSMUXSEL | STP_PCI# | RCIN# | STPCLK# | U | | | | Vcc1_8 | Vcc3_3 | Vcc3_3 | Vcc3_3 | Vcc3_3 | VGATE | VSS | STP_CPU# | V_CPU_IO | A20M# | ٧ | | PDD0 | SDD8 | VSS | SDD7 | SDD4 | SDD1 | VSS | IRQ15 | SLP_S1# | CPU_SLP# | VSS | CPUPWRGD | w | | PDIOW# | PDDACK# | SDD5 | SDD10 | SDD9 | SDD0 | SDD14 | SDDACK# | CPUPERF# | NMI | A20GATE | SMI# | Υ | | VSS | SDD6 | PDA0 | PDA2 | VSS | SDD13 | SDIOW# | SDA1 | VSS | IGNNE# | VSS | INTR | AA | | PDDREQ | PIORDY | IRQ14 | PDCS3# | SDD3 | SDD12 | SDDREQ | SIORDY | SDA2 | DPRSLPVR | DPSLP# | INIT# | AE | | PDD15 | PDIOR# | PDA1 | PDCS1# | SDD11 | SDD2 | SDD15 | SDIOR# | SDA0 | SDCS1# | SDCS3# | VSS | AC | | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | Table 15-1. 82801CAM ICH3 Ball List by Signal Name | Signal Name | Ball Number | |-------------|-------------| | A20GATE | Y22 | | A20M# | V23 | | AC_BIT_CLK | B7 | | AC_RST# | D11 | | AC_SDIN0 | B11 | | AC_SDIN1 | C11 | | AC_SDOUT | C7 | | AC_SYNC | A7 | | AD0 | J2 | | AD1 | K1 | | AD2 | J4 | | AD3 | К3 | | AD4 | H5 | | AD5 | K4 | | AD6 | H3 | | AD7 | L1 | | AD8 | L2 | | AD9 | G2 | | AD10 | L4 | | AD11 | H4 | | AD12 | M4 | | AD13 | J3 | | AD14 | M5 | | AD15 | J1 | | AD16 | F5 | | AD17 | N2 | | AD18 | G4 | | AD19 | P2 | | AD20 | G1 | | AD21 | P1 | | AD22 | F2 | | AD23 | P3 | | AD24 | F3 | | AD25 | R1 | | AD26 | E2 | | AD27 | N4 | | AD28 | D1 | Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) | Signal Name | Ball Number | | | |------------------------|-------------|--|--| | AD29 | P4 | | | | AD30 | E1 | | | | AD31 | P5 | | | | AGPBUSY# | V4 | | | | APICCLK | J19 | | | | APICD0 | J20 | | | | APICD1 | J21 | | | | BATLOW# | AB3 | | | | C/BE0# | K2 | | | | C/BE1# | K5 | | | | C/BE2# | N1 | | | | C/BE3# | R2 | | | | C3_STAT# / GPIO21 | V5 | | | | CLK14 | J23 | | | | CLK48 | F20 | | | | CLK66 | T19 | | | | CLKRUN# | AC2 | | | | CPU_SLP# | W21 | | | | CPUPERF# | Y20 | | | | CPUPWRGD | W23 | | | | DEVSEL# | M3 | | | | DPRSLPVR | AB21 | | | | DPSLP# | AB22 | | | | EE_CS | E9 | | | | EE_DIN | D8 | | | | EE_DOUT | E8 | | | | EE_SHCLK | D10 | | | | FERR# | J22 | | | | FRAME# | F1 | | | | GNT0# | A4 | | | | GNT1# | E3 | | | | GNT2# | D2 | | | | GNT3# | D5 | | | | GNT4# | B4 | | | | GNTA# / GPIO16 | В6 | | | | GNTB# / GNT5# / GPIO17 | В3 | | | | GPIO7 | V2 | | | | GPIO8 | W2 | | | Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) **Signal Name Ball Number** Y4 GPIO12 GPIO13 Y2 GPIO25 W3 GPIO27 W4 GPIO28 Y3 GPIO32 H20 GPIO33 G22 GPIO34 F21 GPIO35 G19 GPIO36 E22 GPIO37 E21 GPIO38 H21 GPIO39 G23 GPIO40 F23 GPIO41 G21 GPIO42 D23 GPIO43 E23 HI\_STB N22 HI\_STB# P23 HI0 L22 HI1 M21 HI2 M23 HI3 N20 HI4 P21 R22 HI5 HI6 R20 HI7 T23 M19 HI8 HI9 P19 N19 HI10 HI11 R19 **HICOMP** K19 L20 HIREF HITERM L19 **IGNNE#** AA21 INIT# AB23 INTR AA23 INTRUDER# Y6 Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) | Signal Name | Ball Number | |-------------|-------------| | IRDY# | N3 | | IRQ14 | AB14 | | IRQ15 | W19 | | LAD0 / FHW0 | V1 | | LAD1 / FWH1 | U3 | | LAD2 / FWH2 | Т3 | | LAD3 / FWH3 | U2 | | LAN_CLK | C9 | | LAN_RST# | Y5 | | LAN_RSTSYNC | D7 | | LAN_RXD0 | C8 | | LAN_RXD1 | A8 | | LAN_RXD2 | A9 | | LAN_TXD0 | В9 | | LAN_TXD1 | C10 | | LAN_TXD2 | A10 | | LDRQ0# | T2 | | LDRQ1# | U4 | | LFRAME# | U1 | | NC | C2 | | NC | D6 | | NC | E7 | | NC | T1 | | NC | T21 | | NMI | Y21 | | OC0# | E12 | | OC1# | D12 | | OC2# | C12 | | OC3# | B12 | | OC4# | A12 | | OC5# | A11 | | PAR | G5 | | PCICLK | T5 | | PCIRST# | Y1 | | PDA0 | AA14 | | PDA1 | AC14 | | PDA2 | AA15 | | PDCS1# | AC15 | Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) **Signal Name Ball Number** PDCS3# AB15 PDD0 W12 PDD1 AB11 PDD2 AA10 PDD3 AC10 W11 PDD4 PDD5 Υ9 AB9 PDD6 PDD7 AA9 PDD8 AC9 Y10 PDD9 PDD10 W9 PDD11 Y11 PDD12 AB10 AC11 PDD13 PDD14 AA11 PDD15 AC12 Y13 PDDACK# PDDREQ AB12 AC13 PDIOR# Y12 PDIOW# PERR# M2 **PIORDY** AB13 PIRQA# B1 PIRQB# C1 PIRQC# B2 PIRQD# A2 PIRQE#/GPIO2 A6 PIRQF# / GPIO3 B5 PIRQG#/GPIO4 C5 PIRQH# / GPIO5 Α5 PLOCK# M1 PME# W1 PWRBTN# AB1 **PWROK** AA6 RCIN# U22 D3 REQ0# REQ1# F4 Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) | REQ2# A3 REQ3# R4 REQ4# E4 REQB# / GPIO0 C4 REQB# / REQ5# / GPIO1 D4 RI# AA1 RSMRST# AA7 RTCRST# Y7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 < | Signal Name | Ball Number | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------| | REQ4# E4 REQA# / GPIO0 C4 REQB# / REQ5# / GPIO1 D4 RI# AA1 RSMRST# AA7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD14 Y18 SDD15 AC18 SDD14 Y18 SDD15 AC18 SDD16 AB17 SDD17 AC18 SDD18 AC19 | REQ2# | A3 | | REQA# / GPIO0 C4 REQB# / REQ5# / GPIO1 D4 RI# AA1 RSMRST# AA7 RTCRST# Y7 RTCX1 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD14 Y18 SDD15 AC18 SDD15 AC18 SDDA16 SDDA17 SDD14 Y18 SDD15 AC18 SDDA16 Y18 SDDA17 SDD16 AA17 SDD17 SDD18 AC18 SDD16 AC18 SDD17 SDD18 AC18 SDD19 AC19 SDD10 AC19 SDD10 AC19 SDD10 AC19 SDD10 AC18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOW# AA18 SERIRQ H22 SERR# L55 | REQ3# | R4 | | REQB# / REQ5# / GPIO1 D4 RI# AA1 RSMRST# AA7 RTCRST# Y7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOW# AA18 SERIRQ H22 SERR# L5 | REQ4# | E4 | | RI# AA1 RSMRST# AA7 RTCRST# Y7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDB8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOW# AA18 SERIRQ H22 SERR# L5 | REQA# / GPIO0 | C4 | | RSMRST# Y7 RTCRST# Y7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDB8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDD15 AC18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AA18 SERIRQ H22 SERR# L55 | REQB# / REQ5# / GPIO1 | D4 | | RTCRST# Y7 RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERR# L5 | RI# | AA1 | | RTCX1 AC7 RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDB8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERR# L5 | RSMRST# | AA7 | | RTCX2 AC6 SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERR# L5 | RTCRST# | Y7 | | SDA0 AC20 SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERR# L5 | RTCX1 | AC7 | | SDA1 AA19 SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOW# AA18 SERRQ H22 SERR# L5 | RTCX2 | AC6 | | SDA2 AB20 SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDB8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERR# L5 | SDA0 | AC20 | | SDCS1# AC21 SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDA1 | AA19 | | SDCS3# AC22 SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDA2 | AB20 | | SDD0 Y17 SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERRQ H22 SERR# L5 | SDCS1# | AC21 | | SDD1 W17 SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDCS3# | AC22 | | SDD2 AC17 SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD0 | Y17 | | SDD3 AB16 SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD1 | W17 | | SDD4 W16 SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD2 | AC17 | | SDD5 Y14 SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD3 | AB16 | | SDD6 AA13 SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD4 | W16 | | SDD7 W15 SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD5 | Y14 | | SDD8 W13 SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD6 | AA13 | | SDD9 Y16 SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD7 | W15 | | SDD10 Y15 SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD8 | W13 | | SDD11 AC16 SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD9 | Y16 | | SDD12 AB17 SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD10 | Y15 | | SDD13 AA17 SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD11 | AC16 | | SDD14 Y18 SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD12 | AB17 | | SDD15 AC18 SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD13 | AA17 | | SDDACK# Y19 SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD14 | Y18 | | SDDREQ AB18 SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDD15 | AC18 | | SDIOR# AC19 SDIOW# AA18 SERIRQ H22 SERR# L5 | SDDACK# | Y19 | | SDIOW# AA18 SERIRQ H22 SERR# L5 | SDDREQ | AB18 | | SERIRQ H22 SERR# L5 | SDIOR# | AC19 | | SERR# L5 | SDIOW# | AA18 | | | SERIRQ | H22 | | SIORDY AB19 | SERR# | L5 | | | SIORDY | AB19 | Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) **Ball Number Signal Name** SLP\_S1# W20 SLP\_S3# AA5 SLP\_S5# AA2 SMBALERT# / GPIO11 AC5 **SMBCLK** AC4 **SMBDATA** AB5 SMI# Y23 AC3 SMLINK0 SMLINK1 AB2 **SPKR** H23 SSMUXSEL U20 STOP# H2 STP\_CPU# V21 STP PCI# U21 STPCLK# U23 SUS\_STAT# AB4 SUSCLK AA4 U5 THRM# TRDY# H1 **USBP0N** D18 USBP0P D19 USBP1N A18 USBP1P A19 USBP2N E16 USBP2P E17 USBP3N B16 USBP3P B17 USBP4N D14 USBP4P D15 USBP5N A14 USBP5P A15 **USBRBIAS** B21 V\_CPU\_IO P14 V\_CPU\_IO U18 V\_CPU\_IO V22 V5REF\_Sus1 C13 V5REF\_Sus2 W5 V5REF1 E6 Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) | Signal Name | Ball Number | |-------------|-------------| | V5REF2 | W8 | | VBIAS | AB7 | | Vcc1_8 | E11 | | Vcc1_8 | J18 | | Vcc1_8 | K18 | | Vcc1_8 | K6 | | Vcc1_8 | M14 | | Vcc1_8 | P18 | | Vcc1_8 | P6 | | Vcc1_8 | R18 | | Vcc1_8 | T18 | | Vcc1_8 | U19 | | Vcc1_8 | V10 | | Vcc1_8 | V14 | | Vcc3_3 | F6 | | Vcc3_3 | G18 | | Vcc3_3 | G6 | | Vcc3_3 | H18 | | Vcc3_3 | H6 | | Vcc3_3 | J6 | | Vcc3_3 | M10 | | Vcc3_3 | P12 | | Vcc3_3 | R6 | | Vcc3_3 | T6 | | Vcc3_3 | U6 | | Vcc3_3 | V15 | | Vcc3_3 | V16 | | Vcc3_3 | V17 | | Vcc3_3 | V18 | | VccLAN1_8 | F7 | | VccLAN1_8 | F8 | | VccLAN1_8 | K10 | | VccLAN3_3 | F10 | | VccLAN3_3 | F9 | | VCCRTC | AB6 | | VccSUS1_8 | B23 | | VccSUS1_8 | C23 | | VccSUS1_8 | E13 | Table 15-1. 82801CAM ICH3 Ball List by **Signal Name (Continued) Signal Name Ball Number** VccSUS1\_8 F14 VccSUS1\_8 F15 F16 VccSUS1\_8 VccSUS1\_8 K12 VccSUS1\_8 P10 VccSUS1\_8 V6 VccSUS1\_8 V7 VccSUS3\_3 E10 F17 VccSUS3\_3 VccSUS3\_3 F18 VccSUS3\_3 K14 V8 VccSUS3\_3 VccSUS3\_3 V9 **VGATE** V19 D9 VSS VSS Α1 VSS A13 VSS A16 VSS A17 VSS A20 VSS A21 VSS A22 VSS A23 VSS AA12 VSS AA16 VSS AA20 VSS AA22 VSS AA3 VSS AA8 VSS AB8 VSS AC1 VSS AC23 VSS AC8 VSS B10 VSS B13 VSS B14 VSS B15 B18 Table 15-1. 82801CAM ICH3 Ball List by **Signal Name (Continued)** | Signal Name | Ball Number | |-------------|-------------| | VSS | B19 | | VSS | B20 | | VSS | B22 | | VSS | B8 | | VSS | C14 | | VSS | C15 | | VSS | C16 | | VSS | C17 | | VSS | C18 | | VSS | C19 | | VSS | C20 | | VSS | C21 | | VSS | C22 | | VSS | C3 | | VSS | C6 | | VSS | D13 | | VSS | D16 | | VSS | D17 | | VSS | D20 | | VSS | D21 | | VSS | D22 | | VSS | E14 | | VSS | E15 | | VSS | E18 | | VSS | E19 | | VSS | E20 | | VSS | E5 | | VSS | F19 | | VSS | F22 | | VSS | G20 | | VSS | G3 | | VSS | H19 | | VSS | J5 | | VSS | K11 | | VSS | K13 | | VSS | K20 | | VSS | K21 | | VSS | K22 | VSS Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) **Signal Name Ball Number** VSS K23 VSS L10 VSS L11 VSS L12 VSS L13 VSS L14 VSS L21 L23 VSS VSS L3 VSS M11 VSS M12 VSS M13 VSS M20 VSS M22 VSS N10 VSS N11 VSS N12 N13 VSS VSS N14 VSS N21 VSS N23 Table 15-1. 82801CAM ICH3 Ball List by Signal Name (Continued) | Signal Name | Ball Number | |-------------|-------------| | VSS | N5 | | VSS | P11 | | VSS | P13 | | VSS | P20 | | VSS | P22 | | VSS | R21 | | VSS | R23 | | VSS | R3 | | VSS | R5 | | VSS | T20 | | VSS | T22 | | VSS | T4 | | VSS | V20 | | VSS | V3 | | VSS | W10 | | VSS | W14 | | VSS | W18 | | VSS | W22 | | VSS | W6 | | VSS | W7 | | VSS | Y8 | This page is intentionally left blank. # Electrical Characteristics 16 **Note:** The data provided in this chapter regarding the Electrical Characteristics of the ICH3 component are preliminary and subject to change. # 16.1 Absolute Maximum Ratings Case Temperature under Bias = 0 °C to +108 °C Storage Temperature = -55 °C to +150 °C Voltage on Any 3.3 V Pin with Respect to Ground = -0.5 to Vcc + 0.3 V Voltage on Any 5 V Tolerant Pin with Respect to Ground (VREF=5V) = -0.5 to VREF + 0.3 V 1.8 V Supply Voltage with Respect to Vss = -0.5 to +2.7 V = -0.5 to +2.7 V = -0.5 to +2.7 V = -0.5 to +2.7 V = -0.5 to +3.6 V Supply Voltage (Vref) with Respect to Vss = -0.5 to +3.6 V = -0.5 to +3.5 V **Warning:** Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. See Section 16.2 for the Functional Operating Range of the ICH3. *Note:* A non-condensing environment is required to maintain RTC accuracy. ## 16.2 Functional Operating Range All of the AC and DC Characteristics specified in this document assume that the ICH3 component is operating within the Functional Operating Range given in this section. Operation outside of the Functional Operating Range is not recommended, and extended exposure outside of the Functional Operating Range may affect component reliability. - Case Temperature under Bias = 0 °C to +108 °C - 1.8 V Supply Voltage (VCC1\_8, VccSus1\_8, VCCLAN1\_8) with respect to Vss = 1.71 V to 1.89 V - 3.3 V Supply Voltage (VCC3\_3, VccSus3\_3, VCCLAN3\_3) with respect to Vss = 3.135 V to 3.465 V - 5 V Supply Voltage (V5REF, V5REF\_Sus) with respect to Vss = 4.75 V to 5.25 V - V\_CPU\_IO Voltage with respect to Vss =0.950 V to 2.625 V #### **DC Characteristics** 16.3 Table 16-1. Intel® ICH3-M Power Consumption Measurements | Power Plane | | Maximum Power Consumption | | | | | |-------------|----------------------------------------------------|---------------------------|---------|---------|---------|------| | | | S0 | S1M | S3 | S4/S5 | G3 | | Vcc1_8 | | 440 mA | 20 mA | N/A | N/A | N/A | | Vcc3_3 | | 420 mA | 0.5 mA | N/A | N/A | N/A | | VccLAN1_8 | External PHY connected, but PHY power not included | 30 mA | 6 mA | 1 mA | 1 mA | N/A | | | External PHY<br>not connected<br>to ICH3-M | 0 mA | 0 mA | 0 mA | 0 mA | N/A | | VccLAN3_3 | External PHY connected, but PHY power not included | 12 mA | 6 mA | 4 mA | 4 mA | N/A | | | External PHY not connected to ICH3-M | 0.01 mA | 0.01 mA | 0.01 mA | 0.01 mA | N/A | | VccSus1_8 | | 64 mA | 7.5 mA | 7.5 mA | 7.5 mA | N/A | | VccSus3_3 | | 14 mA | 0.05 mA | 0.05 mA | 0.05 mA | N/A | | Vcc RTC | | N/A | N/A | N/A | N/A | 4 μΑ | - 3.3 V SUS S0 was measured with USB traffic (6 ports populated at full speed). Both VccSUS1\_8 and VccSUS3\_3 S0 max were measured with LAN 100 Mbs full duplex test. VccSUS measurements represent ICH3-S power only; they do not include PHY. **Table 16-2. DC Characteristics Input Signal Association** | Symbol | Associated Signals | |------------------------------------|---------------------------------------------------------------------------------------------------------------| | | PCI Signals: AD[31:0], C/BE[3:0]#, DEVSEL#, FRAME#, IRDY#, TRDY#, STOP#, PAR, PERR#, PLOCK#, SERR#, REQ[4:0]# | | | PC/PCI Signals: REQ[A]#/GPIO[0], REQB[#]/REQ[5]#/GPIO[1] | | V <sub>IH1</sub> /V <sub>IL1</sub> | IDE Signals: PDD[15:0], SDD[15:0], PDDREQ, PIORDY, SDDREQ, SIORDY | | (5V Tolerant) | Interrupt Signals: IRQ[15:14], PIRQ[D:A]#, PIRQ[H:E]#/GPIO[5:2] | | , | Legacy Signals: RCIN#, A20GATE | | | GPIO Signals: GPIO[7] | | | Power Management Signals: AGPBUSY# | | V <sub>IH2</sub> /V <sub>IL2</sub> | Clock Signals: CLK66, CLK48, CLK14 | | | Interrupt Signals: SERIRQ | | | LPC/FWH Signals: LDRQ[1:0]#, LAD[3:0]/FWH[3:0]; LFRAME#/FWH[4] | | V <sub>IH3</sub> /V <sub>IL3</sub> | Power Management Signals: BATLOW#, CLKRUN#, PME#, PWRBTN#, RI#, LAN_RST#, RTCRST#, THRM#, VRMPWRGD#/VGATE. | | | System Management Signals: SMBALERT#/GPIO[11] | | | EEPROM Signals: EE_DIN | | | <b>GPIO Signals:</b> GPIO[25,13:12, 8] | | V <sub>IH4</sub> /V <sub>IL4</sub> | Clock Signals: APICCLK | **Table 16-2. DC Characteristics Input Signal Association** | Symbol | Associated Signals | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------| | V <sub>IH5</sub> /V <sub>IL5</sub> | System Management Signals: INTRUDER# Power Management Signals: RSMRST#, PWROK, | | V <sub>IL6</sub> /V <sub>IH6</sub> | LAN Signals: LAN_RXD[2:0] | | V <sub>IL7</sub> /V <sub>IH7</sub> | Processor Signals: FERR#, APICD[1:0] | | V <sub>IL8</sub> /V <sub>IH8</sub> | Hub Interface Signals: HI[11:0], HI_STB#, HI_STB | | V <sub>IL9</sub> /V <sub>IH9</sub> | Real Time Clock Signals: RTCX1 | | V <sub>IL10</sub> /V <sub>IH10</sub><br>(5 V Tolerant) | USB Signals: OC[5:0]# | | V <sub>IL11</sub> /V <sub>IH11</sub> | AC '97 Signals: AC_BIT_CLK, AC_SDIN[1:0], AC_SYNC GPIO Signals: GPIO[43:32] | | V <sub>IL12</sub> /V <sub>IH12</sub> | Clock Signals: LAN_CLK | | V <sub>IL13</sub> /V <sub>IH13</sub> | Clock Signals: PCICLK | | V <sub>IL14</sub> /V <sub>IH14</sub> | SMBus Signals: SMBCLK, SMBDATA System Management Signals: SMLINK[1:0] GPIO Signals: GPIO[28:27] | | V <sub>DI</sub> / V <sub>CM</sub> / V <sub>SE</sub> | USB Signals: USBP[5:0][P,N] | **Table 16-3. DC Input Characteristics** | Symbol | Parameter | Min | Max | Unit | Notes | |-------------------|--------------------|--------------|-----------------|------|-------------| | V <sub>IL1</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH1</sub> | Input High Voltage | 2.0 | V5REF + 0.5 | V | | | V <sub>IL2</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH2</sub> | Input High Voltage | 2.0 | Vcc3_3 + 0.5 | V | | | V <sub>IL3</sub> | Input Low Voltage | -0.5 | 0.3Vcc3_3 | V | | | V <sub>IH3</sub> | Input High Voltage | 0.5Vcc3_3 | Vcc3_3 + 0.5 | V | | | V <sub>IL4</sub> | Input Low Voltage | -0.5 | 0.7 | V | | | V <sub>IH4</sub> | Input High Voltage | 1.7 | 2.625 | V | | | V <sub>IL5</sub> | Input Low Voltage | -0.5 | 0.6 | V | | | V <sub>IH5</sub> | Input High Voltage | 1.4 | VccSus3_3 + 0.5 | V | | | V <sub>IL6</sub> | Input Low Voltage | -0.5 | 0.3Vcc3_3 | V | | | V <sub>IH6</sub> | Input High Voltage | 0.6Vcc3_3 | Vcc3_3 + 0.5 | V | | | V <sub>IL7</sub> | Input Low Voltage | -0.5 | 0.6 | V | | | V <sub>IH7</sub> | Input High Voltage | 1.2 | Vcc3_3 + 0.5 | V | | | V <sub>IL8</sub> | Input Low Voltage | -0.5 | HIREF - 0.15 | V | Normal Mode | | V <sub>IH8</sub> | Input High Voltage | HIREF + 0.15 | Vcc1_8 + 0.5 | V | Normal Mode | | V <sub>IL9</sub> | Input Low Voltage | -0.5 | 0.10 | V | | | V <sub>IH9</sub> | Input High Voltage | 0.40 | 2.0 | V | | | V <sub>IL10</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH10</sub> | Input High Voltage | 2.0 | V5REF_SUS + 0.5 | V | | | V <sub>IL11</sub> | Input Low Voltage | -0.5 | 0.35Vcc3_3 | V | | **Table 16-3. DC Input Characteristics (Continued)** | Symbol | Parameter | Min | Max | Unit | Notes | |-------------------|------------------------------------|------------|-----------------|------|--------| | V <sub>IH11</sub> | Input High Voltage | 0.65Vcc3_3 | Vcc3_3 + 0.5 | V | | | V <sub>IL12</sub> | Input Low Voltage | -0.5 | 0.3Vcc3_3 | V | | | V <sub>IH12</sub> | Input High Voltage | 0.6Vcc3_3 | Vcc3_3 + 0.5 | V | | | V <sub>IL13</sub> | Input Low Voltage | -0.5 | 0.3Vcc3_3 | V | | | V <sub>IH13</sub> | Input High Voltage | 0.5Vcc3_3 | Vcc3_3 + 0.5 | V | | | V <sub>IL14</sub> | Input Low Voltage | -0.5 | 0.6 | V | | | V <sub>IH14</sub> | Input High Voltage | 2.1 | VccSus3_3 + 0.5 | V | | | V <sub>DI</sub> | Differential Input<br>Sensitivity | 0.2 | | ٧ | Note 1 | | V <sub>CM</sub> | Differential Common<br>Mode Range | 0.8 | 2.5 | ٧ | Note 2 | | V <sub>SE</sub> | Single-Ended<br>Receiver Threshold | 0.8 | 2.0 | ٧ | | - 1. V<sub>DI</sub> = | USBPx[P]–USBPx[N] | 2. Includes V<sub>DI</sub> range. **Table 16-4. DC Characteristic Output Signal Association** | Symbol | Associated Signals | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OH1</sub> /V <sub>OL1</sub> | IDE Signals: PDD[15:0], SDD[15:0], PDIOW#/PDSTOP, SDIOW#/SDSTOP, PDIOR#/PDWSTB/PRDMARDY, SDIOR#/STWSTB/SRDMARDY, PDDACK#, SDDACK#, PDA[2:0], SDA[2:0], PDCS[3,1]#, SDCS[3,1]# | | V <sub>OH2</sub> /V <sub>OL2</sub> | <b>Processor Signals:</b> A20M#, CPUPWRGD <sup>(1)</sup> , CPUSLP#, IGNNE#, INIT#, INTR, NMI, SMI#, STPCLK#, DPSLP# | | V <sub>OH3</sub> /V <sub>OL3</sub> | PCI Signals: AD[31:0], C/BE[3:0]#, PCIRST#, GNT[4:0]#, PAR, DEVSEL#, PERR#, PLOCK#, STOP#, TRDY#, IRDY#, FRAME#, SERR# (1) Interrupt Signals: SERIRQ, PIRQ[D:A]# (1), PIRQ[H:E]#/GPIO[5:2](1) | | V <sub>OH4</sub> /V <sub>OL4</sub> | PCI Signals: GNT5#/GNTB#/GPIO17, GNTA#/GPIO16 LPC/FWH Signals: LAD[3:0]/FWH[3:0], LFRAME#/FWH[4] AC '97 Signals: AC_RST#, AC_SDOUT, AC_SYNC LAN Signals: LAN_RSTSYNC, LAN_TXD[2:0] Power Management Signals: PME# (1) C2_STAT# GPIO Signals: GPIO[43:32] | | V <sub>OL5</sub> /V <sub>OH5</sub> | SMBus Signals: SMBCLK <sup>(1)</sup> , SMBDATA <sup>(1)</sup> System Management Signals: SMLINK[1:0] <sup>(1)</sup> Interrupt Signals: APICD[1:0] <sup>(1)</sup> | | V <sub>OL6</sub> /V <sub>OH6</sub> | Power Management Signals: SLP_S1#, SLP_S3#, SLP_S5#, STP_CPU#, STP_PCI#, GPIO[22]/CPUPERF# <sup>(1)</sup> , SSMUXSEL, CLKRUN#, SUS_STAT#, SUSCLK and DPSLPVR EEPROM Signals: EE_CS, EE_DOUT, EE_SHCLK GPIO Signals: GPIO[28:27, 25] Other Signals: SPKR | | V <sub>OL7</sub> /V <sub>OH7</sub> | USB Signals: USBP[5:0][P,N] | | V <sub>OL8</sub> /V <sub>OH8</sub> | Hub Signals: HI[11:0], HI_STB#, HI_STB | **NOTE 1:** These signal are open drain. **Table 16-5. DC Output Characteristics** | Symbol | Parameter | Min | Max | Unit | I <sub>OL</sub> /I <sub>OH</sub> | Notes | |------------------|-----------------------|-----------------|-------------|------|----------------------------------|---------------| | V <sub>OL1</sub> | Output Low Voltage | | 0.5 | V | 4 mA | Note 1 | | V <sub>OH1</sub> | Output High Voltage | 2.4 | | V | -0.4 mA | Note 1 | | V <sub>OL2</sub> | Output Low Voltage | | 0.4 | V | 4.0 mA | | | V <sub>OH2</sub> | Output High Voltage | V_CPU_IO - 26mV | | V | -0.1 mA | Note 2 | | V <sub>OL3</sub> | Output Low Voltage | | 0.55 | V | 6 mA | | | V <sub>OH3</sub> | Output High Voltage | 2.4 | | V | -2 mA | Note 2 | | V <sub>OL4</sub> | Output Low Voltage | | 0.1Vcc3_3 | V | 1.5 mA | | | V <sub>OH4</sub> | Output High Voltage | 0.9Vcc3_3 | | V | -0.5 mA | Note 2 | | V <sub>OL5</sub> | Output Low Voltage | | 0.4 | V | 3 mA | | | V <sub>OH5</sub> | Output High Voltage | N/A | | V | | Note 2 | | V <sub>OL6</sub> | Output Low Voltage | | 0.4 | V | 4.0 mA | | | V <sub>OH6</sub> | Output High Voltage | Vcc3_3 - 0.5 | | V | -2.0 mA | Note 2 | | V <sub>OL7</sub> | Output Low Voltage | | 0.4 | V | 5 mA | | | V <sub>OH7</sub> | Output High Voltage | Vcc3_3 - 0.5 | | V | -2 mA | | | V | Output Low Voltage | | 0.1(Vcc1_8) | V | 1 mA | Normal Mode | | V <sub>OL8</sub> | Output Low voltage | | 0.8 | V | 20 mA | Enhanced Mode | | V | Output High Voltage | 0.9(Vcc1_8) | | V | -1 mA | Normal Mode | | V <sub>OH8</sub> | Output riigir voltage | 1.6 | | V | -1.5 mA | Enhanced Mode | - IDE signal DC voltage levels shall be measured at the host connector. The CPUPWRGD, SERR#, PIRQ[A:H], GPIO[22]/CPUPERF#, APIC[1:0], SMBDATA, SMBCLK and SMLINK[1:0] signal has an open drain driver, and the V<sub>OH</sub> spec does not apply. This signal must have external pull-up resistor. **Table 16-6. Other DC Characteristics** | Symbol | Parameter | Min | Max | Unit | Notes | |---------------------|----------------------------------------------------------------------------|--------------|--------------|------|-------------------------------------------------------| | V5REF | ICH3 Core Well Reference Voltage | 4.75 | 5.25 | V | | | VCC3_3 | I/O Buffer Voltage | 3.135 | 3.465 | V | | | VCC1_8 | Internal Logic Voltage | 1.71 | 1.89 | V | | | HIREF | Hub Interface Reference Voltage | 0.48(Vcc1.8) | 0.52(Vcc1.8) | V | Normal Mode | | V5REF_Sus | Suspend Well Reference Voltage | 4.75 | 5.25 | V | | | VccSus3_3 | Suspend Well I/O Buffer Voltage | 3.135 | 3.465 | V | | | VccSus1_8 | Suspend Well Logic Voltage | 1.71 | 1.89 | V | | | VccLAN3_3 | LAN Controller I/O Buffer Voltage | 3.135 | 3.465 | V | | | VccLAN1_8 | LAN Controller Logic Voltage | 1.71 | 1.89 | V | | | Vcc(RTC) | Battery Voltage | 2.0 | 3.6 | V | | | V+ | Low to High Input Threshold | 1.5 | 2.0 | V | Applies to Ultra<br>DMA modes greater<br>than mode 4. | | V- | High to Low Input Threshold | 1.0 | 1.5 | V | Applies to Ultra<br>DMA modes greater<br>than mode 4 | | V <sub>HYS</sub> | Difference between Input Thresholds: (V+current value) - (V-current value) | 320 | | mV | Applies to Ultra<br>DMA modes greater<br>than mode 4 | | V <sub>THRAVG</sub> | Average of thresholds: | 1.3 1.7 | | V | Applies to Ultra | | TIIKAVG | ((V+ <sub>current value</sub> ) + (V- <sub>current value</sub> ))/2 | 1.0 | | | DMA modes greater than mode 4 | | V <sub>IT+</sub> | Hysteresis Input Rising Threshold | 1.9 | | V | Applied to<br>USBP[5:0][P,N] | | VIT- | Hysteresis Input Falling Threshold | | 1.3 | V | Applied to<br>USBP[5:0]P,N] | | V <sub>DI</sub> | Differential Input Sensitivity | 0.2 | | V | (USBPx+,USBPx-) | | VCM | Differential Common Mode Range | 0.8 | 2.5 | V | Includes V <sub>DI</sub> | | VCRS | Output Signal Crossover Voltage | 1.3 | 2.0 | V | | | VSE | Single Ended Rcvr Threshold | 0.8 | 2.0 | V | | | I <sub>LI1</sub> | Input Leakage Current | -1.0 | +1.0 | uA | | | I <sub>LI2</sub> | Hi-Z State Data Line Leakage | -10 | +10 | uA | (0 V< V <sub>IN</sub> < 3.3V) | | ILI3 | Input Leakage Current–Clock signals | -100 | +100 | uA | See Note | | C <sub>IN</sub> | Input Capacitance–Hub interface Input Capacitance–All Other | | 8<br>12 | pF | F <sub>C</sub> = 1 MHz | | COUT | Output Capacitance | | 12 | pF | F <sub>C</sub> = 1 MHz | | C <sub>I/O</sub> | I/O Capacitance | 12 | | pF | F <sub>C</sub> = 1 MHz | | Cı | rystal Load Capacitance | Typica | l Value | | | | CL | XTAL1 | ( | 6 | pF | | | CL | XTAL2 | ( | 6 | pF | | NOTE: Includes APICCLK, CLK14, CLK48, CLK66, LAN\_CLK, and PCICLK. # 16.4 AC Characteristics **Table 16-7. Clock Timings** | 12 High Time 12 ns 16 13 Low Time 12 ns 16 14 Rise Time 3 ns 16 15 Fall Time 3 ns 16 | Sym | Parameter | Min | Max | Unit | Notes | Figure | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|-------|--------|------|-------|--------| | 12 | | PCI Clock (PCICLK) | | | | | | | 13 Low Time 12 ns 16 14 Rise Time 3 ns 16 15 Fall Time 3 ns 16 16 Period 67 70 ns 16 17 High Time 20 ns 16 18 Low Time 20 ns 16 19 Frequency Tolerance 500 ppm 2 110 High Time 7 ns 16 111 Low Time 7 ns 16 112 Rise Time 1.2 ns 16 113 Fall Time 1.2 ns 16 114 High Time 1.2 ns 16 115 SMBus Clock (SMBCLK) 18 High Time 4.0 50 μs 3 16 19 Low Time 4.7 μs 16 119 Low Time 4.7 μs 16 119 Low Time 4.7 μs 16 119 Low Time 4.7 μs 16 119 Low Time 4.7 μs 16 119 Low Time 4.7 μs 16 120 Rise Time 1000 ns 16 121 Fall Time 3000 ns 16 122 High Time 12 36 ns 16 123 Low Time 12 36 ns 16 124 Rise Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 126 Fall Time 1.0 5.0 ns 16 127 Fall Time 1.0 5.0 ns 16 128 Fall Time 1.0 5.0 ns 16 129 Fall Time 1.0 5.0 ns 16 120 Fall Time 1.0 5.0 ns 16 121 Fall Time 1.0 5.0 ns 16 122 Fall Time 1.0 5.0 ns 16 123 Fall Time 1.0 5.0 ns 16 124 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 126 Fall Time 1.0 5.0 ns 16 127 Fall Time 1.0 5.0 ns 16 128 Fall Time 1.0 5.0 ns 16 129 Fall Time 1.0 5.0 ns 16 120 Fall Time 1.0 5.0 ns 16 121 Fall Time 1.0 5.0 ns 16 122 Fall Time 1.0 5.0 ns 16 123 Fall Time 1.0 5.0 ns 16 124 Fall Time 1.0 5.0 ns 16 125 Fall Time 1.0 5.0 ns 16 126 Fall Time 1.0 5.0 ns 16 127 Fall Time 1.0 5.0 ns 16 128 Fa | t1 | Period | 30 | 33.3 | ns | | 16-1 | | 14 Rise Time 3 ns 16 t5 Fall Time 3 ns 16 Oscillator Clock (OSC) t6 Period 67 70 ns 16 t7 High Time 20 ns 16 USB Clock (USBCLK) fclk48 Operating Frequency 48 MHz 1 t9 Frequency Tolerance 500 ppm 2 t10 High Time 7 ns 16 t11 Low Time 7 ns 16 t12 Rise Time 1.2 ns 16 t13 Fall Time 1.2 ns 16 SMBus Clock (SMBCLK) SMBus Clock (SMBCLK) Ins 16 SMBus Clock (SMBCLK) Ins 16 t18 High Time 4.0 50 μs 3 16 t19 Low Time 4.7 μs 16 16 16 16 16 16 16 16 16 16 16 16 </td <td>t2</td> <td>High Time</td> <td>12</td> <td></td> <td>ns</td> <td></td> <td>16-1</td> | t2 | High Time | 12 | | ns | | 16-1 | | t5 Fall Time | t3 | Low Time | 12 | | ns | | 16-1 | | Continue | t4 | Rise Time | | 3 | ns | | 16-1 | | t6 Period 67 70 ns 16- t7 High Time 20 ns 16- t8 Low Time 20 ns 16- USB Clock (USBCLK) f <sub>Clk48</sub> Operating Frequency 48 MHz 1 t9 Frequency Tolerance 500 ppm 2 t10 High Time 7 ns 16- t11 Low Time 7 ns 16- t12 Rise Time 1.2 ns 16- t13 Fall Time 1.2 ns 16- SMBus Clock (SMBCLK) 50 μs 3 16- SMBus Clock (SMBCLK) 10 16 kHz 16- SMBus Clock (SMBCLK) 10 16 kHz 16- Lib High Time 4.0 50 μs 3 16- t12 Fall Time 300 ns 16- t24 Rise | t5 | Fall Time | | 3 | ns | | 16-1 | | 17 High Time 20 16 t8 Low Time 20 ns 16 USB Clock (USBCLK) fclk48 Operating Frequency 48 MHz 1 t9 Frequency Tolerance 500 ppm 2 t10 High Time 7 ns 16 t11 Low Time 7 ns 16 t12 Rise Time 1.2 ns 16 t13 Fall Time 1.2 ns 16 SMBus Clock (SMBCLK) fsmb Operating Frequency 10 16 kHz t18 High Time 4.7 μs 16 t19 Low Time 4.7 μs 16 t20 Rise Time 1000 ns 16 t21 Fall Time 300 ns 16 t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 | | Oscillator Clock (OSC) | | | | | | | Texas Texa | t6 | Period | 67 | 70 | ns | | 16-1 | | USB Clock (USBCLK) | t7 | High Time | 20 | | | | 16-1 | | f <sub>clk48</sub> Operating Frequency 48 MHz 1 t9 Frequency Tolerance 500 ppm 2 t10 High Time 7 ns 16 t11 Low Time 7 ns 16 t12 Rise Time 1.2 ns 16 t13 Fall Time 1.2 ns 16 SMBus Clock (SMBCLK) 50 μs 3 16 t18 High Time 4.0 50 μs 3 16 t19 Low Time 4.7 μs 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 <td>t8</td> <td>Low Time</td> <td>20</td> <td></td> <td>ns</td> <td></td> <td>16-1</td> | t8 | Low Time | 20 | | ns | | 16-1 | | t9 Frequency Tolerance 500 ppm 2 t10 High Time 7 ns 16 t11 Low Time 7 ns 16 t12 Rise Time 1.2 ns 16 t13 Fall Time 1.2 ns 16 SMBus Clock (SMBCLK) f <sub>Smb</sub> Operating Frequency 10 16 kHz t18 High Time 4.0 50 μs 3 16 t19 Low Time 4.7 μs 16 t20 Rise Time 1000 ns 16 t21 Fall Time 300 ns 16 t21 Fall Time 12 36 ns 16 t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | | USB Clock (USBCLK) | | | | | | | t10 High Time | f <sub>clk48</sub> | Operating Frequency | 48 | | MHz | 1 | | | t11 Low Time 7 ns 16- t12 Rise Time 1.2 ns 16- t13 Fall Time 1.2 ns 16- SMBus Clock (SMBCLK) 1.2 ns 16- SMBus Clock (SMBCLK) 1.0 16 kHz 16- t18 High Time 1.0 50 μs 3 16- t19 Low Time 1.0 ns 16- t20 Rise Time 1.000 ns 16- t21 Fall Time 300 ns 16- t21 Fall Time 1.0 300 ns 16- t22 High Time 1.2 36 ns 16- t23 Low Time 1.0 5.0 ns 16- t24 Rise Time 1.0 5.0 ns 16- t25 Fall Time 1.0 5.0 ns 16- | t9 | Frequency Tolerance | | 500 | ppm | 2 | | | t12 Rise Time | t10 | High Time | 7 | | ns | | 16-1 | | t13 Fall Time | t11 | Low Time | 7 | | ns | | 16-1 | | SMBus Clock (SMBCLK) f <sub>smb</sub> Operating Frequency 10 16 kHz t18 High Time 4.0 50 μs 3 16 t19 Low Time 4.7 μs 16 t20 Rise Time 1000 ns 16 t21 Fall Time 300 ns 16 I/O APIC Clock (APICCLK) I4.32 33.33 MHz t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | t12 | Rise Time | | 1.2 | ns | | 16-1 | | f <sub>smb</sub> Operating Frequency 10 16 kHz t18 High Time 4.0 50 μs 3 16 t19 Low Time 4.7 μs 16 t20 Rise Time 1000 ns 16 t21 Fall Time 300 ns 16 I/O APIC Clock (APICCLK) Instant 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16< | t13 | Fall Time | | 1.2 | ns | | 16-1 | | t18 High Time | | SMBus Clock (SMBCLK) | | | | | | | t19 Low Time | fsmb | Operating Frequency | 10 | 16 | kHz | | | | t20 Rise Time | t18 | High Time | 4.0 | 50 | μs | 3 | 16-16 | | t21 Fall Time 300 ns 16 I/O APIC Clock (APICCLK) fioap Operating Frequency 14.32 33.33 MHz t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | t19 | Low Time | 4.7 | | μs | | 16-16 | | I/O APIC Clock (APICCLK) f <sub>ioap</sub> Operating Frequency 14.32 33.33 MHz t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | t20 | Rise Time | | 1000 | ns | | 16-16 | | fioap Operating Frequency 14.32 33.33 MHz t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | t21 | Fall Time | | 300 | ns | | 16-16 | | t22 High Time 12 36 ns 16 t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | | I/O APIC Clock (APICCLK) | | | | | | | t23 Low Time 12 36 ns 16 t24 Rise Time 1.0 5.0 ns 16 t25 Fall Time 1.0 5.0 ns 16 | fioap | Operating Frequency | 14.32 | 33.33 | MHz | | | | t24 Rise Time 1.0 5.0 ns 16- t25 Fall Time 1.0 5.0 ns 16- | t22 | High Time | 12 | 36 | ns | | 16-1 | | t25 Fall Time 1.0 5.0 ns 16- | t23 | Low Time | 12 | 36 | ns | | 16-1 | | | t24 | Rise Time | 1.0 | 5.0 | ns | | 16-1 | | AC '97 Clock (BITCLK) | t25 | Fall Time | 1.0 | 5.0 | ns | | 16-1 | | | | AC '97 Clock (BITCLK) | | | | | | | f <sub>ac97</sub> Operating Frequency 12.288 MHz | fac97 | Operating Frequency | 12. | 12.288 | | | | | t26 Output Jitter 750 ps | t26 | Output Jitter | | 750 | ps | | | | t27 High Time 32.56 48.84 ns 16- | t27 | High Time | 32.56 | 48.84 | ns | | 16-1 | | t28 Low Time 32.56 48.84 ns 16- | t28 | Low Time | 32.56 | 48.84 | ns | | 16-1 | **Table 16-7. Clock Timings (Continued)** | Sym | Parameter | Min | Max | Unit | Notes | Figure | |-----------------|---------------------|------|-----|------|-------|--------| | t29 | Rise Time | 2.0 | 6.0 | ns | 4 | 16-1 | | t30 | Fall Time | 2.0 | 6.0 | ns | 4 | 16-1 | | | Hub Interface Clock | | | | | | | f <sub>hi</sub> | Operating Frequency | 66 | | MHz | | | | t31 | High Time | 6.0 | | ns | | 16-1 | | t32 | Low Time | 6.0 | | ns | | 16-1 | | t33 | Rise Time | 0.25 | 1.2 | ns | | 16-1 | | t34 | Fall Time | 0.25 | 1.2 | ns | | 16-1 | | t35 | CLK66 leads PCICLK | 1.0 | 4.5 | ns | 5 | | - The USBCLK is a 48 MHz that expects a 40/60% duty cycle. USBCLK is a pass-thru clock that is not altered by the ICH3. This frequency tolerance specification is required for USB 1.1 compliance and is affected by external elements such as the clock generator and the system board. - 3. The maximum high time (t18 Max) provide a simple guaranteed method for devices to detect bus idle conditions. - 4. BITCLK rise and fall times are measured from 10%VDD and 90%VDD. - 5. This specification includes pin-to-pin skew from the clock generator as well as board skew.6. SUSCLK duty cycle can range from 30% minimum to 70% maximum. ### **Table 16-8. PCI Interface Timing** | Sym | Parameter | Min | Max | Units | Notes | Figure | |-----|--------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-----------------------|--------| | t40 | AD[31:0] Valid Delay | 2 | 11 | ns | Min: 0pF<br>Max: 50pF | 16-2 | | t41 | AD[31:0] Setup Time to PCICLK Rising | 7 | | ns | | 16-3 | | t42 | AD[31:0] Hold Time from PCICLK Rising | 0 | | ns | | 16-3 | | t43 | C/BE[3:0]#, FRAME#, TRDY#, IRDY#, STOP#, PAR, PERR#, PLOCK#, DEVSEL# Valid Delay from PCICLK Rising | | 11 | ns | Min: 0pF<br>Max: 50pF | 16-2 | | t44 | C/BE[3:0]#, FRAME#, TRDY#, IRDY#, STOP#, PAR, PERR#, PLOCK#, IDSEL, DEVSEL# Output Enable Delay from PCICLK Rising | 2 | | ns | | 16-6 | | t45 | C/BE[3:0]#, FRAME#, TRDY#, IRDY#, STOP#, PERR#, PLOCK#, DEVSEL#, GNT[A:B]# Float Delay from PCICLK Rising | | 28 | ns | | 16-4 | | t46 | C/BE[3:0]#, FRAME#, TRDY#, IRDY#, STOP#, SERR#, PERR#, DEVSEL#, Setup Time to PCICLK Rising | | | ns | | 16-3 | | t47 | C/BE[3:0]#, FRAME#, TRDY#, IRDY#, STOP#,<br>SERR#, PERR#, DEVSEL#, REQ[A:B]# Hold Time<br>from PCLKIN Rising | | | ns | | 16-3 | | t48 | PCIRST# Low Pulse Width | 1 | | ms | | 16-5 | | t49 | GNT[A:B}#, GNT[5:0]# Valid Delay from PCICLK Rising | 2 | 12 | ns | | | | t50 | REQ[A:B]#, REQ[5:0]# Setup Timer to PCICLK Rising | 12 | | ns | | | Table 16-9. IDE PIO and Multiword DMA ModeTiming | Sym | Parameter | Min | Max | Units | Notes | Figure | |-----|-------------------------------------------------------------|-----|-----|-------|-------|-----------| | t60 | PDIOR#/PDIOW#/SDIOR#/SDIOW# Active From CLK66 Rising | 2 | 20 | ns | | 16-7,16-8 | | t61 | PDIOR#/PDIOW#/SDIOR#/SDIOW# Inactive From CLK66 Rising | 2 | 20 | ns | | 16-7,16-8 | | t62 | PDA[2:0]/SDA[2:0] Valid Delay From CLK66 Rising | | 30 | ns | | 16-7 | | t63 | t63 PDCS1#/SDCS1#, PDCS3#/SDCS3# Active From CLK66 Rising | | 30 | ns | | 16-7 | | t64 | t64 PDCS1#/SDCS1#, PDCS3#/SDCS3# Inactive From CLK66 Rising | | 30 | ns | | 16-7 | | t65 | t65 PDDACK#/SDDACK# Active From CLK66 Rising | | 20 | ns | | 16-8 | | t66 | 66 PDDACK#/SDDACK# Inactive From CLK66 Rising | | 20 | ns | | | | t67 | 7 PDDREQ/SDDREQ Setup Time to CLK66 Rising | | | ns | | 16-8 | | t68 | PDDREQ/SDDREQ Hold From CLK66 Rising | | | ns | | 16-8 | | t69 | PDD[15:0]/SDD[15:0] Valid Delay From CLK66<br>Rising | | 30 | ns | | 16-7,16-8 | | t70 | PDD[15:0]/SDD[15:0] Setup Time to CLK66 Rising | 10 | | ns | | 16-7,16-8 | | t71 | PDD[15:0]/SDD[15:0] Hold From CLK66 Rising | 7 | | ns | | 16-7,16-8 | | t72 | PIORDY/SIORDY Setup Time to CLK66 Rising | 7 | | ns | 1 | 16-7 | | t73 | 3 PIORDY/SIORDY Hold From CLK66 Rising | | | ns | 1 | 16-7 | | t74 | PIORDY/SIORDY Inactive Pulse Width | | | ns | | 16-7 | | t75 | PDIOR#/PDIOW#/SDIOR#/SDIOW# Pulse Width Low | | | | 2,3 | 16-7,16-8 | | t76 | PDIOR#/PDIOW#/SDIOR#/SDIOW# Pulse Width<br>High | | | | 3,4 | 16-7,16-8 | - IORDY is internally synchronized. This timing is to guarantee recognition on the next clock. PIORDY sample point from DIOx# assertion and PDIOx# active pulse width is programmable from 2-5 PCI clocks when the drive mode is Mode 2 or greater. Refer to the ISP field in the IDE Timing Register - 3. PIORDY sample point from DIOx# assertion, PDIOx# active pulse width and PDIOx# inactive pulse width cycle time is the compatible timing when the drive mode is Mode 0/1. Refer to the TIM0/1 field in the IDE timing register. - PDIOx# inactive pulse width is programmable from 1-4 PCI clocks when the drive mode is Mode 2 or greater. Refer to the RCT field in the IDE Timing Register. Table 16-10. Ultra ATA Timing (Mode 0, Mode 1, Mode 2) | Sym | Parameter <sup>1</sup> | | de 0<br>is) | _ | de 1<br>is) | | de 2<br>is) | Measuring<br>Location | Figure | |------|----------------------------------------------------------------------------------------------------------------|-----|-------------|-----|-------------|-----|-------------|-------------------------------|----------------| | | | Min | Max | Min | Max | Min | Max | Location | | | t80 | Sustained Cycle Time (T2cyctyp) | 24 | 40 | 16 | 60 | 1: | 20 | Sender<br>Connector | | | t81 | Cycle Time (Tcyc) | 112 | | 73 | | 54 | | End<br>Recipient<br>Connector | 16-10 | | t82 | Two Cycle Time (T2cyc) | 230 | | 153 | | 115 | | Sender<br>Connector | 16-10 | | t83a | Data Setup Time (Tds) | 15 | | 10 | | 7 | | Recipient<br>Connector | 16-10 | | t84a | Data Hold Time (Tdh) | 5 | | 5 | | 5 | | Recipient<br>Connector | 16-10 | | t85a | Data Valid Setup Time (Tdvs) | 70 | | 48 | | 31 | | Sender<br>Connector | 16-10 | | t86a | Data Valid Hold Time (Tdvh) | 6.2 | | 6.2 | | 6.2 | | Sender<br>Connector | 16-10 | | t87 | Limited Interlock Time (Tli) | 0 | 150 | 0 | 150 | 0 | 150 | See Note 2 | 16-12 | | t88 | Interlock Time w/ Minimum (Tmli) | 20 | | 20 | | 20 | | Host<br>Connector | 16-12 | | t89 | Envelope Time (Tenv) | 20 | 70 | 20 | 70 | 20 | 70 | Host<br>Connector | 16-9 | | t90 | Ready to Pause Time (Trp) | 160 | | 125 | | 100 | | Recipient<br>Connector | 16-11 | | t91 | DMACK setup/hold Time (Tack) | 20 | | 20 | | 20 | | Host<br>Connector | 16-9,<br>16-12 | | t92a | CRC Word Setup Time at Host (Tcvs) | 70 | | 48 | | 31 | | Host<br>Connector | | | t92b | CRC word valid hold time at sender (from DMACK# negation until CRC may become invalid) <sup>2</sup> (Tcvh) | 6.2 | | 6.2 | | 6.2 | | Host<br>Connector | | | t93 | STROBE output released-to-<br>driving to the first transition of<br>critical timing (Tzfs) | 0 | | 0 | | 0 | | Device<br>Connector | | | t94 | Data Output Released-to-Driving<br>Until the First Tunisian of Critical<br>Timing (Tdzfs) | 70 | | 48 | | 31 | | Sender<br>Connector | | | t95 | Unlimited Interlock Time (Tui) | 0 | | 0 | | 0 | | Host<br>Connector | | | t96a | Maximum time allowed for output drivers to release (from asserted or negated) (Taz) | | 10 | | 10 | | 10 | See Note 2 | | | t96b | Minimum time for drivers to assert or negate (from released) (Tzad) | 0 | | 0 | | 0 | | Device<br>Connector | | | t97 | Ready-to-final-STROBE time (no<br>STROBE edges shall be sent this<br>long after negation of DMARDY#)<br>(Trfs) | | 75 | | 70 | | 60 | Sender<br>Connector | | Table 16-10. Ultra ATA Timing (Mode 0, Mode 1, Mode 2) (Continued) | Sym | Parameter <sup>1</sup> | Mode 0<br>(ns) | | | de 1<br>is) | | de 2<br>s) | Measuring<br>Location | Figure | |------|-----------------------------------------------------------------------------------------------------------------|----------------|-----|------|-------------|------|------------|-----------------------|--------| | | | Min | Max | Min | Max | Min | Max | Location | | | t98a | Maximum time before releasing IORDY (Tiordyz) | | 20 | | 20 | | 20 | Device<br>Connector | | | t98b | Minimum time before driving IORDY <sup>2</sup> (Tziordy) | 0 | | 0 | | 0 | | Device<br>Connector | | | t99 | Time from STROBE edge to<br>negation of DMARQ or assertion<br>of STOP (when sender terminates<br>a burst) (Tss) | 50 | | 50 | | 50 | | Sender<br>Connector | | | t83b | Recipient IC data setup time (from data valid until STROBE edge) <sup>2</sup> (Tdsic) | 14.7 | | 9.7 | | 6.8 | | ICH3 ball | | | t84b | Recipient IC data hold time (from STROBE edge until data may become invalid) <sup>2</sup> (Tdhic) | 4.8 | | 4.8 | | 4.8 | | ICH3 ball | | | t85b | Sender IC data valid setup time<br>(from data valid until STROBE<br>edge) <sup>2</sup> (Tdvsic) | 72.9 | | 50.9 | | 33.9 | | ICH3 ball | | | t86b | Sender IC data valid hold time (from STROBE edge until data may become invalid) <sup>2</sup> (Tdvhic) | 9 | | 9 | | 9 | | ICH3 ball | | - The specification symbols in parentheses correspond to the AT Attachment 6 with Packet Interface (ATA/ATAPI 6) specification name. - See the AT Attachment 6 with Packet Interface (ATA/ATAPI 6) specification for further details on measuring these timing parameters. Table 16-11. Ultra ATA Timing (Mode 3, Mode 4, Mode 5) | Sym | Parameter <sup>1</sup> | | de 3<br>s) | | de 4<br>s) | | de 5<br>is) | Measuring<br>Location | Figure | |------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------------|-----|------------|------|-------------|-------------------------------|----------------| | | | Min | Max | Min | Max | Min | Max | Location | | | t80 | Sustained Cycle Time (T2cyctyp) | 9 | 0 | 6 | 60 | 4 | .0 | Sender<br>Connector | | | t81 | Cycle Time (Tcyc) | 39 | | 25 | | 16.8 | | End<br>Recipient<br>Connector | 16-10 | | t82 | Two Cycle Time (T2cyc) | 86 | | 57 | | 38 | | Sender<br>Connector | 16-10 | | t83 | Data Setup Time (Tds) | 7 | | 5 | | 4.0 | | Recipient<br>Connector | 16-10 | | t84 | Data Hold Time (Tdh) | 5 | | 5 | | 4.6 | | Recipient<br>Connector | 16-10 | | t85 | Data Valid Setup Time (Tdvs) | 20 | | 6.7 | | 4.8 | | Sender<br>Connector | 16-10 | | t86 | Data Valid Hold Time (Tdvh) | 6.2 | | 6.2 | | 4.8 | | Sender<br>Connector | 16-10 | | t87 | Limited Interlock Time (Tli) | 0 | 100 | 0 | 100 | 0 | 75 | See Note 2 | 16-12 | | t88 | Interlock Time w/ Minimum (Tmli) | 20 | | 20 | | 20 | | Host<br>Connector | 16-12 | | t89 | Envelope Time (Tenv) | 20 | 55 | 20 | 55 | 20 | 50 | Host<br>Connector | 16-9 | | t90 | Ready to Pause Time (Trp) | 100 | | 100 | | 85 | | Recipient<br>Connector | 16-11 | | t91 | DMACK setup/hold Time (Tack) | 20 | | 20 | | 20 | | Host<br>Connector | 16-9,<br>16-12 | | t92a | CRC Word Setup Time at Host (Tcvs) | 20 | | 6.7 | | 10 | | Host<br>Connector | | | t92b | CRC Word Hold Time at Sender CRC word valid hold time at sender (from DMACK# negation until CRC may become invalid) <sup>2</sup> (Tcvh) | 6.2 | | 6.2 | | 10.0 | | Host<br>Connector | | | t93 | STROBE output released-to-<br>driving to the first transition of<br>critical timing (Tzfs) | 0 | | 0 | | 35 | | Device<br>Connector | | | t94 | Data Output Released-to-Driving<br>Until the First Transition of Critical<br>Timing (Tdzfs) | 20.0 | | 6.7 | | 25 | | Sender<br>Connector | | | t95 | Unlimited Interlock Time (Tui) | 0 | | 0 | | 0 | | Host<br>Connector | | | t96a | Maximum time allowed for output drivers to release (from asserted or negated) (Taz) | | 10 | | 10 | | 10 | See Note 2 | | | t96b | Drivers to assert or negate (from released) (Tzad) | 0 | | 0 | | 0 | | Device<br>Connector | | | t97 | Ready-to-final-STROBE time (no<br>STROBE edges shall be sent this<br>long after negation of DMARDY#)<br>(Trfs) | | 60 | | 60 | | 50 | Sender<br>Connector | | Table 16-11. Ultra ATA Timing (Mode 3, Mode 4, Mode 5) (Continued) | Sym | Parameter <sup>1</sup> | Mode 3<br>(ns) | | | de 4<br>s) | | de 5<br>s) | Measuring<br>Location | Figure | |------|-----------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------------|-----|------------|-----------------------|--------| | | | Min | Max | Min | Max | Min | Max | Location | | | t98a | Maximum time before releasing IORDY (Tiordyz) | | 20 | | 20 | | 20 | Device<br>Connector | | | t98b | Minimum time before driving IORDY <sup>2</sup> (Tziordy) | 0 | | 0 | | 0 | | Device<br>Connector | | | t99 | Time from STROBE edge to<br>negation of DMARQ or assertion<br>of STOP (when sender terminates<br>a burst) (Tss) | 50 | | 50 | | 50 | | Sender<br>Connector | | | t83b | Recipient IC data setup time (from data valid until STROBE edge) <sup>2</sup> (Tdsic) | 6.8 | | 4.8 | | 2.3 | | ICH3 Balls | | | t84b | Recipient IC data hold time (from STROBE edge until data may become invalid) <sup>2</sup> (Tdhic) | 4.8 | | 4.8 | | 2.8 | | ICH3 Balls | | | t85b | Sender IC data valid setup time<br>(from data valid until STROBE<br>edge) <sup>2</sup> (Tdvsic) | 22.6 | | 9.5 | | 6.0 | | ICH3 Balls | | | t86b | Sender IC data valid hold time<br>(from STROBE edge until data<br>may become invalid) <sup>2</sup> (Tdvhic) | 9.0 | | 9.0 | | 6.0 | | ICH3 Balls | | - The specification symbols in parentheses correspond to the AT Attachment 6 with Packet Interface (ATA/ATAPI 6) specification name. - See the AT Attachment 6 with Packet Interface (ATA/ATAPI 6) specification for further details on measuring these timing parameters. **Table 16-12. Universal Serial Bus Timing** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|-----------------------------------------------------------------------------|--------------|------------|----------|-----------------------------------------------------------|-------| | | Full Speed So | ource (N | ote 7) | | | | | t100 | USBPx+, USBPx- Driver Rise Time | 4 | 20 | ns | 1, C <sub>L</sub> = 50 pF | 16-13 | | t101 | USBPx+, USBPx- Driver Fall Time | 4 | 20 | ns | 1, C <sub>L</sub> = 50 pF | 16-13 | | t102 | Source Differential Driver Jitter To Next Transition For Paired Transitions | -2<br>-1 | 2<br>1 | ns<br>ns | 2, 3 | 16-14 | | t103 | Source SE0 interval of EOP | 160 | 175 | ns | 4 | 16-15 | | t104 | Source Jitter for Differential Transition to SE0 Transition | -2 | 5 | ns | 5 | | | t105 | Receiver Data Jitter Tolerance To Next Transition For Paired Transitions | -18.5<br>-9 | 18.5<br>9 | ns<br>ns | 3 | 16-14 | | t106 | EOP Width: Must accept as EOP | 85 | | ns | 4 | 16-15 | | t107 | Width of SE0 interval during differential transition | | 14 | ns | | | | | Low Speed S | ource (N | ote 8) | • | • | | | t108 | USBPx+, USBPx- Driver Rise Time | 75 | 300 | ns<br>ns | 1, 6<br>C <sub>L</sub> = 50 pF<br>C <sub>L</sub> = 350 pF | 16-13 | | t109 | USBPx+, USBPx- Driver Fall Time | 75 | 300 | ns<br>ns | 1,6<br>C <sub>L</sub> = 50 pF<br>C <sub>L</sub> = 350 pF | 16-13 | | t110 | Source Differential Driver Jitter To Next Transition For Paired Transitions | -25<br>-14 | 25<br>14 | ns<br>ns | 2, 3 | 16-14 | | t111 | Source SE0 interval of EOP | 1.25 | 1.50 | μs | 4 | 16-15 | | t112 | Source Jitter for Differential Transition to SE0 Transition | -40 | 100 | ns | 5 | | | t113 | Receiver Data Jitter Tolerance To Next Transition For Paired Transitions | -152<br>-200 | 152<br>200 | ns<br>ns | 3 | 16-14 | | t114 | EOP Width: Must accept as EOP | 670 | | ns | 4 | 16-15 | | t115 | Width of SE0 interval during differential transition | | 210 | ns | | | - 1. Driver output resistance under steady state drive is spec'ed at 28 ohms at minimum and 43 ohms at - 2. Timing difference between the differential data signals 3. Measured at crossover point of differential data signals 4. Measured at 50% swing point of data signals 5. Measured from last crossover point to 50% swing point of data line at leading edge of EOP 6. Measured from 10% to 90% of the data signal - 7. Full Speed Data Rate has minimum of 11.97 Mbps and maximum of 12.03 Mbps - 8. Low Speed Data Rate has a minimum of 1.48 Mbps and a maximum of 1.52 Mbps ### **Table 16-13. IOAPIC Bus Timing** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|----------------------------------------------|-----|------|-------|-------|------| | t120 | APICCD[1:0]# Valid Delay from APICCLK Rising | 3.0 | 12.0 | ns | | 16-2 | | t121 | APICCD[1:0]# Setup Time to APICCLK Rising | 8.5 | | ns | | 16-3 | | t122 | APICCD[1:0]# Hold Time from APICCLK Rising | 3.0 | | ns | | 16-3 | NOTE: The Min AC column indicates the minimum times required by the SMBus and/or I<sup>2</sup>C specifications. The ICH3 tolerates these timings on both its SMBus and SMLink interfaces. ### **Table 16-14. SMBus Timing** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|----------------------------------------------------------------------------------------------|-----|-----|-------|-------|-------| | t130 | Bus Tree Time Between Stop and Start Condition | 4.7 | | μs | | 16-16 | | t131 | Hold Time after (repeated) Start Condition. After this period, the first clock is generated. | 4.0 | | μs | | 16-16 | | t132 | Repeated Start Condition Setup Time | 4.7 | | μs | | 16-16 | | t133 | Stop Condition Setup Time | 4.0 | | μs | | 16-16 | | t134 | Data Hold Time | 0 | | ns | 4 | 16-16 | | t135 | Data Setup Time | 250 | | ns | | 16-16 | | t136 | Device Time Out | 25 | 35 | ms | 1 | | | t137 | Cumulative Clock Low Extend Time (slave device) | | 25 | ms | 2 | 16-17 | | t138 | Cumulative Clock Low Extend Time (master device) | | 10 | ms | 3 | 16-17 | - 1. A device will timeout when any clock low exceeds this value. - 2. t137 is the cumulative time a slave device is allowed to extend the clock cycles in one message from the initial start to stop. If a slave device exceeds this time, it is expected to release both its clock and data lines and reset itself. - 3. t138 is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from start-to-ack, ack-to-ack or ack-to-stop. 4. t134 has a minimum timing for I<sup>2</sup>C of 0 ns, while the minimum timing for SMBus is 300 ns. ## **Table 16-15. AC '97 Timing** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|-------------------------------------------------------|-----|-----|-------|-------|------| | t140 | ACSDIN[0:1] Setup to Falling Edge of BITCLK | 15 | | ns | | | | t141 | ACSDIN[0:1] Hold from Falling Edge of BITCLK | 5 | | ns | | | | t142 | ACSYNC, ACSDOUTvalid delay from rising edge of BITCLK | | 15 | ns | | 16-2 | ### **Table 16-16. LPC Timing** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|-------------------------------------------------|-----|-----|-------|-------|------| | t150 | LAD[3:0] Valid Delay from PCICLK Rising | 2 | 11 | ns | | 16-2 | | t151 | LAD[3:0] Output Enable Delay from PCICLK Rising | 2 | | ns | | 16-6 | | t152 | LAD[3:0] Float Delay from PCICLK Rising | | 28 | ns | | 16-4 | | t153 | LAD[3:0] Setup Time to PCICLK Rising | 7 | | ns | | 16-3 | | t154 | LAD[3:0] Hold Time from PCICLK Rising | 0 | | ns | | 16-3 | | t155 | LDRQ[1:0]# Setup Time to PCICLK Rising | 12 | | ns | | 16-3 | | t156 | LDRQ[1:0]# Hold Time from PCICLK Rising | 0 | | ns | | 16-3 | | t157 | LFRAME# Valid Delay from PCICLK Rising | 2 | 12 | ns | | 16-2 | ## **Table 16-17. Miscellaneous Timings** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|-------------------------------------------|-----|-----|--------|-------|------| | t160 | SERIRQ Setup Time to PCICLK Rising | 7 | | ns | | 16-3 | | t161 | SERIRQ Hold Time from PCICLK Rising | 0 | | ns | | 16-3 | | t162 | RI#, EXTSMI#, GPI, USB Resume Pulse Width | 2 | | RTCCLK | | 16-5 | | t163 | SPKR Valid Delay from OSC Rising | | 200 | ns | | 16-2 | | t164 | SERR# Active to NMI Active | | 200 | ns | | | | t165 | IGNNE# Inactive from FERR# Inactive | | 230 | ns | | | **Table 16-18. Power Sequencing and Reset Signal Timings** | Sym | Parameter | Min | Max | Units | Notes | Fig | |-------|--------------------------------------------------------|-------|-----|--------|-------|----------------| | t170 | VccRTC active to RTCRST# inactive | 5 | - | ms | | 16-18 | | t171 | V5RefSus active to VccSus3_3, VccSus1_8 active | 0 | - | ms | 1, 2 | 16-18 | | t172 | VccRTC supply active to VccSus supplies active | 0 | - | ms | 3 | 16-18 | | t173 | RSMRST# inactive | 5 | - | ms | | 16-18<br>16-20 | | t174 | V5Ref active to Vcc3_3, Vcc1_8 active | 0 | - | ms | 1, 2 | 16-18 | | t175a | VccSus supplies active to VccLAN supplies active | 0 | - | ms | 3 | 16-18 | | t175b | VccLAN supplies active to LAN_RST# active | 10 | - | ms | | 16-18<br>16-20 | | t175c | VccLAN supplies active to Vcc supplies active | 0 | - | ms | | 16-18 | | t176 | Vcc supplies active to PWROK, VRMPWRGD active in VGATE | 10 | - | ms | | 16-18<br>16-20 | | t177 | VGATE active to SUS_STAT# inactive. | 32 | 34 | RTCCLK | | 16-20 | | t178 | SUS_STAT# inactive to PCIRST# inactive | 1 | 3 | RTCCLK | | 16-20 | | t179 | AC_RST# active low pulse width | 1 | | μs | | | | t180 | AC_RST# inactive to BIT_CLK startup delay | 162.8 | | ns | | | - 1. The V5Ref supply must power up before or simultaneous with its associated 3.3 V supply, and must power down simultaneous with or after the 3.3 V supply. See Section 2.20.3 for details. - The associated 3.3 V and 1.8 V supplies are assumed to power up or down 'together. The difference between the levels of the 3.3 V and 1.8 V supplies must never be greater than 2.0 V. - 3. The VccSus supplies must **never** be active while the VccRTC supply is inactive. Likewise, the Vcc or VccLAN, in mobile configurations, supplies must **never** be active while the VccSus supplies are inactive, and the Vcc supplies must **never** be active while the VccLAN supplies are inactive in mobile configurations. **Table 16-19. Power Management Timings** | | | | | | • | | |--------------|---------------------------------------------------------------------------------------------------------------------|------|-----|--------|-------|----------------------------------| | Sym | Parameter | Min | Max | Units | Notes | Fig | | t181 | VccSus active to SLP_S3#, SLP_S5#, SUS_STAT# and PCIRST# active | | 50 | ns | | 16-20 | | t182<br>t183 | RSMRST# inactive to SUSCLK running, SLP_S3#, SLP_S5# inactive | | 110 | ms | 7 | 16-20 | | t184 | Vcc active to STPCLK#, CPUSLP#, STP_CPU#, STP_PCI#, SLP_S1, C3_STAT# inactive, and CPU Frequency Strap signals high | | 50 | ns | | 16-20<br>16-22 | | t185 | PWROK and VRMPWRGD active to SUS_STAT# inactive and processor Frequency Straps latched to Strap Values | 32 | 34 | RTCCLK | 1 | 16-20 | | t186 | CPU Reset Complete to Frequency Strap signals unlatched from Strap Values | 7 | 9 | CLK66 | 2 | 16-20 | | t187 | STPCLK# active to Stop Grant cycle | N/A | N/A | | 3 | 16-21<br>16-22 | | t188a | Stop Grant cycle to C3_STAT# active | 0 | 6 | PCICLK | 4 | 16-21<br>16-22<br>16-24<br>16-25 | | t188b | C3_STAT# active to CPUSLP# active | 2.8 | | μs | | 16-21<br>16-22<br>16-24<br>16-25 | | t190 | CPUSLP# inactive to STPCLK# inactive | 3.87 | 245 | μs | | 16-21<br>16-21<br>16-24 | | t192a | CPUSLP# active to STP_CPU# and DPSLP# active | 16 | | PCICLK | 4 | 16-21<br>16-22<br>16-24<br>16-25 | | t192b | STP_CPU# active to SUS_STAT# active | 2 | 4 | RTCCLK | 1 | 16-21<br>16-22 | | t193 | SUS_STAT# active to PCIRST# active | 9 | 21 | RTCCLK | 1 | 16-22 | | t193a | SUS_STAT# active to STP_PCI# active | 2 | 10 | RTCCLK | 1 | 16-21<br>16-22 | | t193b | STP_PCI# active to SLP_S1# active | 2 | 4 | RTCCLK | 1 | 16-21<br>16-22 | | t193c | SLP_S1# active to PCIRST# active, STP_PCI# inactive, SLP_S!# inactive, and STP_CPU# inactive | 5 | 7 | RTCCLK | 1 | 16-22 | | t194 | PCIRST# active to SLP_S3# active | 1 | 2 | RTCCLK | 1 | 16-22<br>16-22 | | t195 | SLP_S3# active to SLP_S5# active | 1 | 2 | RTCCLK | 1, 6 | 16-22<br>16-22 | | t196 | SLP_S3# active to PWROK, VRMPWRGD inactive | 0 | | ms | 5 | 16-22<br>16-22 | | t197 | PWROK, VRMPWRGD inactive to Vcc supplies inactive | 20 | | ns | | 16-22<br>16-22 | | t198 | Wake Event to SLP_S3#, SLP_S5# inactive | 1 | 10 | RTCCLK | 1 | 16-22<br>16-22 | | t198a | Wake Event to SLP_S1# inactive | 1 | 10 | RTCCLK | 1 | 16-21 | **Table 16-19. Power Management Timings (Continued)** | Sym | Parameter | Min | Max | Units | Notes | Fig | |------|--------------------------------------------------------------------------------------------------------------------------|-----|------|-------------------|-------|-------------------------| | t199 | SLP_S1# inactive to STP_CPU#, STP_PCI# inactive | 3 | 6.2 | ms | | 16-21 | | t200 | STP_CPU#, STP_PCI# inactive to SUS_STAT# inactive | 7 | 10 | ms | | 16-21 | | t201 | SUS_STAT# inactive to CPU_SLP# inactive | 2 | 4 | PCICLK | 4 | 16-21 | | t203 | STPCLK# inactive to C3_STAT# inactive | 0 | 15 | ns | | 16-21<br>16-24<br>16-25 | | t204 | Processor I/F signals latched prior to STPCLK# active | 0 | 4 | CLK66 | 2 | 16-23<br>16-24<br>16-25 | | t205 | Break Event to STPCLK# inactive | 30 | 3120 | ns | | 16-23 | | t206 | STPCLK# inactive to Processor I/F signals unlatched | 240 | 1880 | ns | | 16-23<br>16-24<br>16-25 | | t207 | Break Event to STP_CPU# (for C3 exit) or DPRSLPVR (for C4 exit) inactive | 0 | 8 | PCICLK | 4 | 16-24<br>16-25 | | t208 | STP_CPU# and DPSLP# inactive to CPU_SLP# inactive | 30 | 45 | μs | | 16-24<br>16-25 | | t209 | DPSLP# active to DPRSLPVR active | 10 | 13 | μs | | 16-25 | | t210 | DPRSLPVR inactive to DPSLP# inactive | 0 | | PCI CLK | 4 | 16-25 | | t211 | SLP_S1# inactive to DPRSLPVR inactive | 2 | 3 | ms | | | | t212 | STP_CPU# to processor clock stopped Note: This is a clock generator spec. | 0 | - | PCI CLK | | 16-26 | | t213 | STP_CPU# inactive to CPU clock running. Note: This is a clock generator spec. | 0 | 3 | PCI CLK | | 16-26 | | t214 | STP_CPU# active to SSMUXSEL transition. | 9.5 | 11 | Micro-<br>seconds | | 16-26 | | t215 | DPSLP# active to start of VGATE ignore time. | 0 | 0 | | | 16-26 | | t216 | VGATE ignore time after SSMUXSEL transition (VGATE allowed to go high or low). VGATE must be high at end of ignore time. | 95 | 101 | Micro-<br>seconds | | 16-26 | | t217 | SSMUXSEL to STP_CPU# High. | 95 | 101 | Micro-<br>seconds | | 16-26 | | t218 | SLP_S1# to PCICLK stop | | 200 | ns | | 16-21 | | t219 | SLP_S1# inactive to PCICLK running | | 1.8 | ms | | 16-21 | - 1. These transitions are clocked off the internal RTC. 1 RTC clock is approximately 32us. - 2. This transition is clocked off the 66 MHz CLK66. 1 CLK66 is approximately 15ns. - 3. The ICH3 STPCLK# assertion will trigger the processor to send a stop grant acknowledge cycle. The timing for this cycle getting to the ICH3 is dependant on the processor and the memory controller. - 4. These transitions are clocked off the 33 MHz PCICLK. 1 PCICLK is approximately 30ns. - 5. The ICH3 has no maximum timing requirement for this transition. It is up to the system designer to determine if the SLP\_S3# and SLP\_S5# signals are used to control the power planes. - If the transition to S5 is due to Power Button Override, SLP\_S3# and SLP\_S5# are asserted together following timing t194 (PCIRST# active to SLP\_S3# and SLP\_S5# active). - 7. If there is no RTC battery in the system, so VccRTC and the VccSus supplies come up together, the delay from RTCRST# and RSMRST# inactive to SUSCLK toggling may be as much as 1000 ms. # **16.5** Timing Diagrams Figure 16-1. Clock Timing Figure 16-2. Valid Delay From Rising Clock Edge Figure 16-3. Setup and Hold Times Figure 16-4. Float Delay Figure 16-5. Pulse Width Figure 16-6. Output Enable Delay Figure 16-7. IDE PIO Mode Figure 16-8. IDE Multiword DMA Figure 16-9. Ultra ATA Mode (Drive Initiating a Burst Read) Figure 16-10. Ultra ATA Mode (Sustained Burst) Figure 16-11. Ultra ATA Mode (Pausing a DMA Burst) Figure 16-12. Ultra ATA Mode (Terminating a DMA Burst) Figure 16-13. USB Rise and Fall Times Figure 16-14. USB Jitter Figure 16-15. USB EOP Width Figure 16-16. SMBus Transaction Figure 16-17. SMBus Timeout Figure 16-18. Power Sequencing and Reset Signal Timings Figure 16-20. G3 (Mechanical Off) to S0 Timings Figure 16-21. S0 to S1 to S0 Timing Figure 16-23. C0 to C2 to C0 Timings Figure 16-24. C0 to C3 to C0 Timings Figure 16-25. C0 to C4 to C0 Timings Figure 16-26. Intel® SpeedStep $^{\text{TM}}$ Technology Timing Sequence ### Package Information 17 Figure 17-1 illustrates the ICH3 421 BGA package. All dimensions are in millimeters. Figure 17-1. Intel® ICH3 Package Package Information This page is intentionally left blank. ### Testability 18 #### 18.1 Test Mode Description The ICH3 supports two types of test modes, a tri-state test mode and a XOR Chain test mode. Driving RTCRST# low for a specific number of PCI clocks while PWROK is high will activate a particular test mode as described in Table 18-1. *Note:* RTCRST# can be driven low any time after PCIRST# is inactive. **Table 18-1. Test Mode Selection** | Number of PCI Clocks RTCRST# driven low after PWROK active | Test Mode | |------------------------------------------------------------|--------------------------| | <4 | No Test Mode Selected | | 4 | XOR Chain 1 | | 5 | XOR Chain 2 | | 6 | XOR Chain 3 | | 7 | XOR Chain 4 | | 8 | All "Z" | | 9–42 | Reserved. DO NOT ATTEMPT | | >42 | No Test Mode Selected | Figure 18-1 illustrates the entry into a test mode. A particular test mode is entered upon the rising edge of the RTCRST# after being asserted for a specific number of PCI clocks while PWROK is active. To change test modes, the same sequence should be followed again. To restore the ICH3 to normal operation, execute the sequence with RTCRST# being asserted so that no test mode is selected as specified in Table 18-1. Figure 18-1. Test Mode Entry (XOR Chain Example) #### 18.2 Tri-state Mode When in the tri-state mode, all outputs and bi-directional pin are tri-stated, including the XOR Chain outputs. #### 18.3 XOR Chain Mode In the ICH3, provisions for Automated Test Equipment (ATE) board level testing are implemented with XOR Chains. The ICH3 signals are grouped into four independent XOR chains which are enabled individually. When an XOR chain is enabled, all output and bi-directional buffers within that chain are tri-stated, except for the XOR chain output. Every signal in the enabled XOR chain (except for the XOR chain's output) functions as an input. All output and bi-directional buffers for pins not in the selected XOR chain are tri-stated. Figure 18-2 is a schematic example of XOR chain circuitry. Table 18-3-Table 18-6 list each XOR chain pin ordering, with the first value being the first input and the last value being the XOR chain output. Table 18-7 lists the signal pins not included in any XOR chain. Figure 18-2. Example XOR Chain Circuitry #### 18.3.1 XOR Chain Testability Algorithm Example XOR chain testing allows motherboard manufacturers to check component connectivity (e.g., opens and shorts to VCC or GND). An example algorithm to do this is shown in Table 18-2. **Table 18-2. XOR Test Pattern Example** | Vector | Input<br>Pin 1 | Input<br>Pin 2 | Input<br>Pin 3 | Input<br>Pin 4 | Input<br>Pin 5 | Input<br>Pin 6 | XOR<br>Output | |--------|----------------|----------------|----------------|----------------|----------------|----------------|---------------| | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 2 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 3 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | 4 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 5 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | 6 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 7 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | In this example, Vector 1 applies all "0s" to the chain inputs. The outputs being non-inverting, will consistently produce a "1" at the XOR output on a good board. One short to Vcc (or open floating to Vcc) will result in a "0" at the chain output, signaling a defect. Likewise, applying Vector 7 (all "1s") to the chain inputs (given that there are an even number of input signals in the chain), will consistently produce a "1" at the XOR chain output on a good board. One short to Vss (or open floating to Vss) will result in a "0" at the chain output, signaling a defect. It is important to note that the number of inputs pulled to "1" will affect the expected chain output value. If the number of chain inputs pulled to "1" is even, then expect "1" at the output. If the number of chain inputs pulled to "1" is odd, expect "0" at the output. Continuing with the example in Table 18-2, as the input pins are driven to "1" across the chain in sequence, the XOR Output will toggle between "0" and "1." Any break in the toggling sequence (e.g., "1011") will identify the location of the short or open. Table 18-3. XOR Chain #1 (RTCRST# Asserted for 4 PCI Clocks While PWROK Active) | Pin Name | Ball # | Notes | |------------------------|--------|-------------------| | AC_SYNC | A7 | Top of XOR Chain | | AC_SDOUT | C7 | 2nd signal in XOR | | PIRQE#/GPIO2 | A6 | | | GNTA#/GPIO16 | B6 | | | PIRQH#/GPIO5 | A5 | | | PIRQF#/GPIO3 | B5 | | | PIRQG#/GPIO4 | C5 | | | GNT3# | D5 | | | GNT0# | A4 | | | GNT4# | B4 | | | REQA#/GPIO0 | C4 | | | REQB#/REQ5#/<br>GPIO1 | D4 | | | REQ2# | А3 | | | GNTB#/GNT5#/<br>GPIO17 | В3 | | | PIRQD# | A2 | | | PIRQC# | B2 | | | PIRQA# | B1 | | | PIRQB# | C1 | | | GNT2# | D2 | | | REQ0# | D3 | | | AD28 | D1 | | | GNT1# | E3 | | | REQ4# | E4 | | | AD26 | E2 | | | AD30 | E1 | | | | | | | | | | | Pin Name | Ball # | Notes | |----------|--------|--------------| | AD16 | F5 | | | REQ1# | F4 | | | AD24 | F3 | | | AD22 | F2 | | | FRAME# | F1 | | | PAR | G5 | | | AD18 | G4 | | | AD9 | G2 | | | AD20 | G1 | | | AD4 | H5 | | | AD11 | H4 | | | AD6 | H3 | | | STOP# | H2 | | | TRDY# | H1 | | | AD2 | J4 | | | AD13 | J3 | | | AD0 | J2 | | | AD15 | J1 | | | C/BE1# | K5 | | | AD5 | K4 | | | AD3 | K3 | | | C/BE0# | K2 | | | AD1 | K1 | | | SERR# | L5 | | | AD10 | L4 | | | | | XOR Chain #1 | | AC_SDIN1 | C11 | OUTPUT | Table 18-4. XOR Chain #2 (RTCRST# Asserted for 5 PCI Clocks While PWROK Active) | Pin Name | Ball # | Notes | |----------|--------|-------------------| | AD8 | L2 | Top of XOR Chain | | AD7 | L1 | 2nd signal in XOR | | AD14 | M5 | | | AD12 | M4 | | | DEVSEL# | М3 | | | PERR# | M2 | | | PLOCK# | M1 | | | AD27 | N4 | | | IRDY# | N3 | | | AD17 | N2 | | | C/BE2# | N1 | | | AD31 | P5 | | | AD29 | P4 | | | AD23 | P3 | | | AD19 | P2 | | | | | | | | | | | Pin Name | Ball # | Notes | |---------------------|--------|--------------| | AD21 | P1 | | | AD25 | R1 | | | C/BE3# | R2 | | | REQ3# | R4 | | | LDRQ0# | T2 | | | LAD2/FWH2 | Т3 | | | LFRAME# | U1 | | | LAD3/FWH3 | U2 | | | LAD1/FWH1 | U3 | | | LDRQ1# | U4 | | | LAD0/FHW0 | V1 | | | GPIO7 | V2 | | | AGPBUSY# | V4 | | | THRM# | U5 | | | C3_STAT#/<br>GPIO21 | V5 | | | | | XOR Chain #2 | | BATLOW# | AB3 | OUTPUT | Table 18-5. XOR Chain #3 (RTCRST# asserted for 6 PCI Clocks While PWROK Active) | Pin Name | Ball # | Notes | |----------|--------|-------------------| | PDD10 | W9 | Top of XOR Chain | | PDD5 | Y9 | 2nd signal in XOR | | PDD7 | AA9 | | | PDD6 | AB9 | | | PDD8 | AC9 | | | PDD9 | Y10 | | | PDD2 | AA10 | | | PDD12 | AB10 | | | PDD3 | AC10 | | | PDD4 | W11 | | | PDD11 | Y11 | | | PDD14 | AA11 | | | PDD1 | AB11 | | | PDD13 | AC11 | | | PDD0 | W12 | | | PDIOW# | Y12 | | | PDDREQ | AB12 | | | PDD15 | AC12 | | | PDDACK# | Y13 | | | PIORDY | AB13 | | | PDIOR# | AC13 | | | PDA0 | AA14 | | | IRQ14 | AB14 | | | PDA1 | AC14 | | | PDA2 | AA15 | | | PDCS3# | AB15 | | | PDCS1# | AC15 | | | IRQ15 | W19 | | | Pin name | Ball # | Notes | |----------|--------|-------------------| | SLP_S1# | W20 | | | STP_CPU# | V21 | | | VGATE | V19 | | | CPUPERF# | Y20 | | | STP_PCI# | U21 | | | SSMUXSEL | U20 | | | A20GATE | Y22 | | | RCIN# | U22 | | | CPUPWRGD | W23 | | | DPRSLPVR | AB21 | | | DPSLP# | AB22 | | | INIT# | AB23 | | | SMI# | Y23 | | | CPU_SLP# | W21 | | | IGNNE# | AA21 | | | NMI | Y21 | | | INTR | AA23 | | | A20M# | V23 | | | STPCLK# | U23 | | | HI_STB# | P23 | | | GPIO32 | H20 | | | GPIO35 | G19 | | | GPIO33 | G22 | | | GPIO34 | F21 | | | GPIO37 | E21 | | | GPIO36 | E22 | Last in XOR Chain | | | | XOR Chain #3 | | RI# | AA1 | OUTPUT | Table 18-6. XOR Chain #4 (RTCRST# Asserted for 7 PCI Clocks While PWROK Active) | Pin Name | Ball # | Notes | |----------|--------|-------------------| | SDD8 | W13 | Top of XOR Chain | | SDD6 | AA13 | 2nd signal in XOR | | SDD5 | Y14 | | | SDD7 | W15 | | | SDD10 | Y15 | | | SDD11 | AC16 | | | SDD3 | AB16 | | | SDD9 | Y16 | | | SDD12 | AB17 | | | SDD15 | AC18 | | | SDD4 | W16 | | | SDIOW# | AA18 | | | SDD2 | AC17 | | | SDD0 | Y17 | | | SDDREQ | AB18 | | | SDD14 | Y18 | | | SDD13 | AA17 | | | SDD1 | W17 | | | SIORDY | AB19 | | | SDIOR# | AC19 | | | SDDACK# | Y19 | | | SDA1 | AA19 | | | SDA2 | AB20 | | | SDA0 | AC20 | | | SDCS3# | AC22 | | | SDCS1# | AC21 | | | HI7 | T23 | | | HI11 | R19 | | | HI6 | R20 | | | HI5 | R22 | | | HI9 | P19 | | | HI4 | P21 | | | HI_STB | N22 | | | HI10 | N19 | | | HI3 | N20 | | | HI8 | M19 | | | HI1 | M21 | | | HI2 | M23 | | | Pin Name | Ball # | Notes | |----------------------|--------|-------| | GPIO42 | D23 | | | GPIO8 | W2 | | | PME# | W1 | | | GPIO25 | W3 | | | PCIRST# | Y1 | | | GPIO13 | Y2 | | | GPIO28 | Y3 | | | GPIO12 | Y4 | | | SLP_S5# | AA2 | | | GPIO27 | W4 | | | SMLINK1 | AB2 | | | PWRBTN# | AB1 | | | CLKRUN# | AC2 | | | SMLINK0 | AC3 | | | SUSCLK | AA4 | | | SUS_STAT# | AB4 | | | SMBCLK | AC4 | | | SLP_S3# | AA5 | | | SMBDATA | AB5 | | | SMBALERT#/<br>GPIO11 | AC5 | | | OC4# | A12 | | | OC3# | B12 | | | OC2# | C12 | | | OC1# | D12 | | | OC5# | A11 | | | AC_SDIN0 | B11 | | | AC_RST# | D11 | | | USBP0P | D19 | | | USBP0N | D18 | | | USBP1P | A19 | | | USBP1N | A18 | | | USBP2P | E17 | | | USBP2N | E16 | | | USBP3P | B17 | | | USBP3N | B16 | | | USBP4P | D15 | | | USBP4N | D14 | | | USBP5P | A15 | | Table 18-6. XOR Chain #4 (RTCRST# Asserted for 7 PCI Clocks While PWROK Active) | Pin Name | Ball # | Notes | |----------|--------|-------| | HI0 | L22 | | | HICOMP | K19 | | | APICD0 | J20 | | | APICD1 | J21 | | | FERR# | J22 | | | SERIRQ | H22 | | | GPIO38 | H21 | | | SPKR | H23 | | | GPIO41 | G21 | | | GPIO39 | G23 | | | GPIO40 | F23 | | | GPIO43 | E23 | | | | | | | | | | | Pin Name | Ball # | Notes | |-------------|--------|-------------------| | USBP5N | A14 | | | LAN_TXD2 | A10 | | | LAN_TXD1 | C10 | | | EE_SHCLK | D10 | | | LAN_RXD2 | A9 | | | LAN_TXD0 | В9 | | | EE_CS | E9 | | | LAN_RXD1 | A8 | | | LAN_RXD0 | C8 | | | EE_DIN | D8 | | | EE_DOUT | E8 | | | LAN_RSTSYNC | D7 | Last in XOR Chain | | | | XOR Chain #4 | | OC0# | E12 | OUTPUT | **Table 18-7. Signals Not in XOR Chain** | Pin Name | Ball # | Notes | |------------|--------|-------| | RSMRST# | AA7 | | | PWROK | AA6 | | | RTCX1 | AC7 | | | RTCX2 | AC6 | | | VBIAS | AB7 | | | RTCRST# | Y7 | | | LAN_CLK | C9 | | | AC_BIT_CLK | В7 | | | Pin Name | Ball # | Notes | |-----------|--------|-------| | CLK14 | J23 | | | CLK48 | F20 | | | CLK66 | T19 | | | APICCLK | J19 | | | PCICLK | T5 | | | INTRUDER# | Y6 | | | LAN_RST# | Y5 | | | | | | Testability This page is intentionally left blank. ## intel® Register Index Table A-1. Intel<sup>®</sup> ICH3 PCI Configuration Registers | Register Name | Offset | EDS Section and Location | | |-----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------|--| | LAN Controller (B1:D8:F0) | | | | | Vendor Identification | 00-01h | Section 7.1.1, "VID—Vendor ID Register (LAN Controller—B1:D8:F0)" on page 7-2 | | | Device Identification | 02-03h | Section 7.1.2, "DID—Device ID Register (LAN Controller—B1:D8:F0)" on page 7-2 | | | PCI Command | 04-05h | Section 7.1.3, "PCICMD—PCI Command Register (LAN Controller—B1:D8:F0)" on page 7-3 | | | PCI Device Status | 06-07h | Section 7.1.4, "PCISTS—PCI Status Register (LAN Controller—B1:D8:F0)" on page 7-4 | | | Revision Identification | 08h | Section 7.1.5, "REVID—Revision ID Register (LAN Controller—B1:D8:F0)" on page 7-5 | | | Programming Interface | 09h | | | | Sub Class Code | 0Ah | Section 7.1.6, "SCC—Sub Class Code Register (LAN Controller—B1:D8:F0)" on page 7-5 | | | Base Class Code | 0Bh | Section 7.1.7, "BCC—Base Class Code Register (LAN Controller—B1:D8:F0)" on page 7-5 | | | Cache Line Size | 0Ch | Section 7.1.8, "CLS—Cache Line Size Register (LAN Controller—B1:D8:F0)" on page 7-5 | | | Master Latency Timer | 0Dh | Section 7.1.9, "PMLT—PCI Master Latency Timer<br>Register (LAN Controller—B1:D8:F0)" on page 7-6 | | | Header Type | 0Eh | Section 7.1.10, "HEADTYP—Header Type Register (LAN Controller—B1:D8:F0)" on page 7-6 | | | CSR Memory-Mapped Base<br>Address | 10-13h | Section 7.1.11, "CSR_MEM_BASE CSR—Memory-<br>Mapped Base Address Register (LAN Controller—<br>B1:D8:F0)" on page 7-6 | | | CSR I/O-Mapped Base Address | 14-17h | Section 7.1.12, "CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0)" on page 7-7 | | | Subsystem Vendor ID | 2C-2Dh | Section 7.1.13, "SVID—Subsystem Vendor ID Register (LAN Controller—B1:D8:F0)" on page 7-7 | | | Subsystem ID | 2E-2Fh | Section 7.1.14, "SID—Subsystem ID Register (LAN Controller—B1:D8:F0)" on page 7-8 | | | Capabilities Pointer | 34h | Section 7.1.15, "CAP_PTR—Capabilities Pointer<br>Register (LAN Controller—B1:D8:F0)" on page 7-8 | | | Interrupt Line Register | 3Ch | Section 7.1.16, "INT_LN—Interrupt Line Register (LAN Controller—B1:D8:F0)" on page 7-8 | | | Interrupt Pin Register | 3Dh | Section 7.1.17, "INT_PN—Interrupt Pin Register (LAN Controller—B1:D8:F0)" on page 7-9 | | | Minimum Grant Register | 3Eh | Section 7.1.18, "MIN_GNT—Minimum Grant Register (LAN Controller—B1:D8:F0)" on page 7-9 | | | Maximum Latency Register | 3Fh | Section 7.1.19, "MAX_LAT—Maximum Latency Register (LAN Controller—B1:D8:F0)" on page 7-9 | | Table A-1. Intel® ICH3 PCI Configuration Registers (Continued) | | . – | | |---------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------| | Register Name | Offset | EDS Section and Location | | Capability ID Register | DCh | Section 7.1.20, "CAP_ID—Capability ID Register (LAN Controller—B1:D8:F0)" on page 7-9 | | Next Item Pointer | DDh | Section 7.1.21, "NXT_PTR—Next Item Pointer Register (LAN Controller—B1:D8:F0)" on page 7-10 | | Power Management Capabilities | DE-DFh | Section 7.1.22, "PM_CAP—Power Management Capabilities Register (LAN Controller—B1:D8:F0)" on page 7-10 | | Power Management Control/Status<br>Register | E0-E1h | Section 7.1.23, "PMCSR—Power Management Control/<br>Status Register (LAN Controller—B1:D8:F0)" on<br>page 7-11 | | Data Register | E2h | Section 7.1.24, "PCIDATA—PCI Power Management Data Register (LAN Controller—B1:D8:F0)" on page 7-12 | | | Hub Link to | PCI Bridge D30:F0 | | Vendor ID | 00-01h | Section 8.1.1, "VID—Vendor ID Register (HUB-PCI—D30:F0)" on page 8-2 | | Device ID | 02-03h | Section 8.1.2, "DID—Device ID Register (HUB-PCI—D30:F0)" on page 8-2 | | PCI Device Command Register | 04-05h | Section 8.1.3, "CMD—Command Register (HUB-PCI—D30:F0)" on page 8-3 | | PCI Device Status Register | 06-07h | Section 8.1.4, "PD_STS—Primary Device Status Register (HUB-PCI—D30:F0)" on page 8-4 | | Revision ID | 08h | Section 8.1.5, "REVID—Revision ID Register (HUB-PCI—D30:F0)" on page 8-5 | | Sub Class Code | 0Ah | Section 8.1.6, "SCC—Sub Class Code Register (HUB-PCI—D30:F0)" on page 8-5 | | Base Class Code | 0Bh | Section 8.1.7, "BCC—Base-Class Code Register (HUB-PCI—D30:F0)" on page 8-5 | | Primary Master Latency Timer | 0Dh | Section 8.1.8, "PMLT—Primary Master Latency Timer<br>Register (HUB-PCI—D30:F0)" on page 8-5 | | Header Type | 0Eh | Section 8.1.9, "HEADTYP—Header Type Register (HUB-PCI—D30:F0)" on page 8-6 | | Primary Bus Number | 18h | Section 8.1.10, "PBUS_NUM—Primary Bus Number Register (HUB-PCI—D30:F0)" on page 8-6 | | Secondary Bus Number | 19h | Section 8.1.11, "SBUS_NUM—Secondary Bus Number Register (HUB-PCI—D30:F0)" on page 8-6 | | Subordinate Bus Number | 1Ah | Section 8.1.12, "SUB_BUS_NUM—Subordinate Bus Number Register (HUB-PCI—D30:F0)" on page 8-6 | | Secondary Master Latency Timer | 1Bh | Section 8.1.13, "SMLT—Secondary Master Latency<br>Timer Register (HUB-PCI—D30:F0)" on page 8-7 | | I/O Base Register | 1Ch | Section 8.1.14, "IOBASE—I/O Base Register (HUB-PCI—D30:F0)" on page 8-7 | | I/O Limit Register | 1Dh | Section 8.1.15, "IOLIM—I/O Limit Register (HUB-PCI—D30:F0)" on page 8-7 | | Secondary Status Register | 1E-1Fh | Section 8.1.16, "SECSTS—Secondary Status Register (HUB-PCI—D30:F0)" on page 8-8 | | Memory Base | 20-21h | Section 8.1.17, "MEMBASE—Memory Base Register (HUB-PCI—D30:F0)" on page 8-9 | Table A-1. Intel<sup>®</sup> ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | |-----------------------------|--------|-------------------------------------------------------------------------------------------------| | Memory Limit | 22-23h | Section 8.1.18, "MEMLIM—Memory Limit Register (HUB-PCI—D30:F0)" on page 8-9 | | Prefetchable Memory Base | 24-25h | Section 8.1.19, "PREF_MEM_BASE—Prefetchable Memory Base Register (HUB-PCI—D30:F0)" on page 8-9 | | Prefetchable Memory Limit | 26-27h | Section 8.1.20, "PREF_MEM_MLT—Prefetchable Memory Limit Register (HUB-PCI—D30:F0)" on page 8-10 | | I/O Base Upper 16 Bits | 30-31h | Section 8.1.21, "IOBASE_HI—I/O Base Upper 16 Bits Register (HUB-PCI—D30:F0)" on page 8-10 | | I/O Limit Upper 16 Bits | 32-33h | Section 8.1.22, "IOLIM_HI—I/O Limit Upper 16 Bits Register (HUB-PCI—D30:F0)" on page 8-10 | | Interrupt Line | 3Ch | Section 8.1.23, "INT_LINE—Interrupt Line Register (HUB-PCI—D30:F0)" on page 8-10 | | Bridge Control | 3E-3Fh | Section 8.1.24, "BRIDGE_CNT—Bridge Control Register (HUB-PCI—D30:F0)" on page 8-11 | | ICH3 Configuration Register | 50-51h | Section 8.1.27, "CNF—ICH3 Configuration Register (HUB-PCI—D30:F0)" on page 8-13 | | Multi-Transaction Timer | 70h | Section 8.1.28, "MTT—Multi-Transaction Timer Register (HUB-PCI—D30:F0)" on page 8-13 | | PCI Master Status | 82h | Section 8.1.29, "PCI_MAST_STS—PCI Master Status Register (HUB-PCI—D30:F0)" on page 8-14 | | Error Command Register | 90h | Section 8.1.30, "ERR_CMD—Error Command Register (HUB-PCI—D30:F0)" on page 8-14 | | Error Status Register | 92h | Section 8.1.31, "ERR_STS—Error Status Register (HUB-PCI—D30:F0)" on page 8-15 | | | LPC B | ridge D31:F0 | | Vendor ID | 00-01h | Section 9.1.1, "VID—Vendor ID Register (LPC I/F—D31:F0)" on page 9-2 | | Device ID | 02-03h | Section 9.1.2, "DID—Device ID Register (LPC I/F—D31:F0)" on page 9-2 | | PCI Command Register | 04-05h | Section 9.1.3, "PCICMD—PCI COMMAND Register (LPC I/F—D31:F0)" on page 9-3 | | PCI Device Status Register | 06-07h | Section 9.1.4, "PCISTA—PCI Device Status Register (LPC I/F—D31:F0)" on page 9-4 | | Revision ID | 08h | Section 9.1.5, "REVID—Revision ID Register (LPC I/F—D31:F0)" on page 9-4 | | Programming Interface | 09h | Section 9.1.6, "PI—Programming Interface Register (LPC I/F—D31:F0)" on page 9-5 | | Sub Class Code | 0Ah | Section 9.1.7, "SCC—Sub Class Code Register (LPC I/F—D31:F0)" on page 9-5 | | Base Class Code | 0Bh | Section 9.1.8, "BCC—Base Class Code Register (LPC I/F—D31:F0)" on page 9-5 | | Header Type | 0Eh | Section 9.1.9, "HEADTYP—Header Type Register (LPC I/F—D31:F0)" on page 9-5 | | ACPI Base Address Register | 40-43h | Section 9.1.10, "PMBASE—ACPI Base Address<br>Register (LPC I/F—D31:F0)" on page 9-6 | Table A-1. Intel® ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | |------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------| | ACPI Control | 44h | Section 9.1.11, "ACPI_CNTL—ACPI Control Register (LPC I/F—D31:F0)" on page 9-6 | | BIOS Control Register | 4E-4Fh | Section 9.1.12, "BIOS_CNTL Register (LPC I/F—D31:F0)" on page 9-7 | | TCO Control | 54h | Section 9.1.13, "TCO_CNTL—TCO Control Register (LPC I/F—D31:F0)" on page 9-7 | | GPIO Base Address Register | 58-5Bh | Section 9.1.14, "GPIOBASE—GPIO Base Address<br>Register (LPC I/F—D31:F0)" on page 9-8 | | GPIO Control Register | 5Ch | Section 9.1.15, "GPIO_CNTL—GPIO Control Register (LPC I/F—D31:F0)" on page 9-8 | | PIRQ[A-D] Routing Control | 60-63h | Section 9.1.16, "PIRQ[n]_ROUT—PIRQ[A,B,C,D] Routing Control Register (LPC I/F—D31:F0)" on page 9-9 | | Serial IRQ Control Register | 64h | Section 9.1.17, "SERIRQ_CNTL—Serial IRQ Control Register (LPC I/F—D31:F0)" on page 9-10 | | PIRQ[E-H] Routing Control | 68-6Bh | Section 9.1.18, "PIRQ[n]_ROUT—PIRQ[E,F,G,H]<br>Routing Control Register (LPC I/F—D31:F0)" on<br>page 9-11 | | Device 31 Error Configuration<br>Register | 88h | Section 9.1.19, "D31_ERR_CFG—Device 31 Error Configuration Register (LPC I/F—D31:F0)" on page 9-11 | | Device 31 Error Status Register | 8Ah | Section 9.1.20, "D31_ERR_STS—Device 31 Error Status Register (LPC I/F—D31:F0)" on page 9-12 | | PCI DMA Configuration Registers | 90-91h | Section 9.1.21, "PCI_DMA_CFG—PCI DMA<br>Configuration Register (LPC I/F—D31:F0)" on<br>page 9-12 | | General Power Management<br>Configuration 1 | A0h | Section 9.8.1.1, "GEN_PMCON_1—General PM Configuration 1 Register (PM—D31:F0)" on page 9-58 | | General Power Management<br>Configuration 2 | A2h | Section 9.8.1.2, "GEN_PMCON_2—General PM Configuration 2 Register (PM—D31:F0)" on page 9-59 | | General Power Management<br>Configuration 3 | A4h | Section 9.8.1.3, "GEN_PMCON_3—General PM Configuration 3 Register (PM—D31:F0)" on page 9-60 | | GPI_ROUT | B8-BBh | Section 9.8.1.5, "GPI_ROUT—GPI Routing Control Register (PM—D31:F0)" on page 9-61 | | I/O Monitor Trap Forwarding<br>Enable Register | C0h | Section 9.8.1.6, "TRP_FWD_EN—I/O Monitor Trap Forwarding Enable Register (PM—D31:F0)" on page 9-61 | | I/O Monitor [4:7] Trap Range<br>Registers | C4h, C6h,<br>C8h, CAh | Section 9.8.1.7, "MON[n]_TRP_RNG—I/O Monitor [4:7] Trap Range Register for Devices 4–7 (PM—D31:F0)" on page 9-62 | | I/O Monitor [4:7] Trap Mask<br>Register | CCh | Section 9.8.1.8, "MON_TRP_MSK—I/O Monitor Trap<br>Range Mask Register for Devices 4-7 (PM—D31:F0)" on<br>page 9-62 | | General Control | D0h-D3h | Section 9.1.22, "GEN_CNTL—General Control Register (LPC I/F—D31:F0)" on page 9-13 | | General Status | D4h-D7h | Section 9.1.23, "GEN_STA—General Status Register (LPC I/F—D31:F0)" on page 9-15 | | Real Time Clock Configuration | D8h | Section 9.1.24, "RTC_CONF—RTC Configuration<br>Register (LPC I/F—D31:F0)" on page 9-16 | Table A-1. Intel<sup>®</sup> ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | |----------------------------------|---------|-----------------------------------------------------------------------------------------------------------| | LPC COM Port Decode Ranges | E0h | Section 9.1.25, "COM_DEC—LPC I/F Communication Port Decode Ranges Register (LPC I/F—D31:F0)" on page 9-16 | | LPC FDD & LPT Decode Ranges | E1h | Section 9.1.26, "FDD/LPT_DEC—LPC I/F FDD & LPT Decode Ranges Register (LPC I/F—D31:F0)" on page 9-17 | | LPC Sound Decode Ranges | E2h | Section 9.1.27, "SND_DEC—LPC I/F Sound Decode Ranges Register (LPC I/F—D31:F0)" on page 9-17 | | FWH Decode Enable 1 Register | E3h | Section 9.1.28, "FWH_DEC_EN1—FWH Decode<br>Enable 1 Register (LPC I/F—D31:F0)" on page 9-18 | | LPC Generic Decode Range 1 | E4h-E5h | Section 9.1.29, "GEN1_DEC—LPC I/F Generic Decode Range 1 Register (LPC I/F—D31:F0)" on page 9-19 | | LPC Enables | E6h-E7h | Section 9.1.30, "LPC_EN—LPC I/F Enables Register (LPC I/F—D31:F0)" on page 9-19 | | FWH Select 1 Register | E8h | Section 9.1.31, "FWH_SEL1—FWH Select 1 Register (LPC I/F—D31:F0)" on page 9-21 | | LPC Generic Decode Range 2 | ECh-EDh | Section 9.1.32, "GEN2_DEC—LPC I/F Generic Decode Range 2 Register (LPC I/F—D31:F0)" on page 9-22 | | FWH Select 2 Register | | Section 9.1.33, "FWH_SEL2—FWH Select 2 Register (LPC I/F—D31:F0)" on page 9-22 | | FWH Decode Enable 2 Register | | Section 9.1.34, "FWH_DEC_EN2—FWH Decode<br>Enable 2 Register (LPC I/F—D31:F0)" on page 9-23 | | Function Disable Register | F2h | Section 9.1.35, "FUNC_DIS—Function Disable Register (LPC I/F—D31:F0)" on page 9-24 | | IDE Controller (D31:F1) | | | | Vendor ID | 00h-01h | | | Device ID | 02h-03h | | | Command Register | 04h-05h | Section 10.1.1, "CMD—Command Register (IDE—D31:F1)" on page 10-2 | | Device Status | 06h-07h | Section 10.1.2, "STS—Device Status Register (IDE—D31:F1)" on page 10-3 | | Revision ID | 08h | | | Programming Interface | 09h | Section 10.1.3, "PI—Programming Interface Register (IDE—D31:F1)" on page 10-3 | | Sub Class Code | 0Ah | Section 10.1.4, "SCC—Sub Class Code Register (IDE—D31:F1)" on page 10-4 | | Base Class Code | 0Bh | Section 10.1.5, "BCC—Base Class Code Register (IDE—D31:F1)" on page 10-4 | | Master Latency Timer | 0Dh | Section 10.1.6, "MLT—Master Latency Timer Register (IDE—D31:F1)" on page 10-4 | | Header Type | 0Eh | | | Bus Master Base Address Register | 20h-23h | Section 10.1.9, "SCMD_BAR—Secondary Command<br>Block Base Address Register (IDE D31:F1)" on<br>page 10-5 | | Primary/Secondary IDE Timing | 40h-43h | Section 10.1.15, "INTR_LN—Interrupt Line Register (IDE—D31:F1)" on page 10-7 | | Slave IDE Timing | 44h | Section 10.1.18, "SLV_IDETIM—Slave (Drive 1) IDE Timing Register (IDE—D31:F1)" on page 10-9 | Table A-1. Intel® ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | |-------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------| | Synchronous DMA Control Register | 48h | Section 10.1.19, "SDMA_CNT—Synchronous DMA Control Register (IDE—D31:F1)" on page 10-10 | | Synchronous DMA Timing Register | 4Ah-4Bh | Section 10.1.20, "SDMA_TIM—Synchronous DMA<br>Timing Register (IDE—D31:F1)" on page 10-11 | | IDE I/O Configuration Register | 54h | Section 10.1.21, "IDE_CONFIG—IDE I/O Configuration Register" on page 10-12 | | | USB Con | troller (D31:F2) | | Vendor ID | 00-01h | Section 11.1.1, "VID—Vendor Identification Register (USB—D29:F0/F1/F2)" on page 11-1 | | Device ID | 02-03h | Section 11.1.2, "DID—Device Identification Register (USB—D29:F0/F1/F2)" on page 11-2 | | Command Register | 04-05h | Section 11.1.3, "CMD—Command Register (USB—D29:F0/F1/F2)" on page 11-2 | | Device Status | 06-07h | Section 11.1.4, "STA—Device Status Register (USB—D29:F0/F1/F2)" on page 11-3 | | Revision ID | 08h | Section 11.1.5, "RID—Revision Identification Register (USB—D29:F0/F1/F2)" on page 11-3 | | Programming Interface | 09h | Section 11.1.6, "PI—Programming Interface Register (USB—D29:F0/F1/F2)" on page 11-3 | | Sub Class Code | 0Ah | Section 11.1.7, "SCC—Sub Class Code Register (USB—D29:F0/F1/F2)" on page 11-4 | | Base Class Code | 0Bh | Section 11.1.8, "BCC—Base Class Code Register (USB—D29:F0/F1/F2)" on page 11-4 | | Base Address Register | 20-23h | Section 11.1.10, "BASE—Base Address Register (USB—D29:F0/F1/F2)" on page 11-5 | | Interrupt Line | 3Ch | Section 11.1.13, "INTR_LN—Interrupt Line Register (USB—D29:F0/F1/F2)" on page 11-5 | | Interrupt Pin | 3Dh | Section 11.1.14, "INTR_PN—Interrupt Pin Register (USB—D29:F0/F1/F2)" on page 11-6 | | Serial Bus Release Number | 60h | Section 11.1.15, "SB_RELNUM—Serial Bus Release<br>Number Register (USB—D29:F0/F1/F2)" on page 11-6 | | USB Legacy Keyboard/Mouse<br>Cotrol | C0-C1h | Section 11.1.16, "USB_LEGKEY—USB Legacy<br>Keyboard/Mouse Control Register (USB—D29:F0/F1/<br>F2)" on page 11-7 | | USB Resume Enable | C4h | Section 11.1.17, "USB_RES—USB Resume Enable Register (USB—D29:F0/F1/F2)" on page 11-8 | | | SMBus Co | ntroller (D31:F3) | | Vendor ID | 00-01h | Section 12.1.1, "VID—Vendor Identification Register (SMBUS—D31:F3)" on page 12-1 | | Device ID | 02-03h | Section 12.1.2, "DID—Device Identification Register (SMBUS—D31:F3)" on page 12-1 | | Command Register | 04-05h | Section 12.1.3, "CMD—Command Register (SMBUS—D31:F3)" on page 12-2 | | Device Status | 06-07h | Section 12.1.4, "STA—Device Status Register (SMBUS—D31:F3)" on page 12-2 | | Revision ID | 08h | | | Programming Interface | 09h | | Table A-1. Intel<sup>®</sup> ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | |--------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------| | Sub Class Code | 0Ah | Section 12.1.5, "SCC—Sub Class Code Register (SMBUS—D31:F3)" on page 12-3 | | Base Class Code | 0Bh | Section 12.1.6, "BCC—Base Class Code Register (SMBUS—D31:F3)" on page 12-3 | | SMB Base Address Register | 20-23h | Section 12.1.7, "SMB_BASE—SMBus Base Address<br>Register (SMBUS—D31:F3)" on page 12-3 | | Interrupt Line | 3Ch | Section 12.1.10, "INTR_LN—Interrupt Line Register (SMBUS—D31:F3)" on page 12-4 | | Interrupt Pin | 3Dh | Section 12.1.11, "INTR_PN—Interrupt Pin Register (SMBUS—D31:F3)" on page 12-4 | | Host Configuration | 40h | Section 12.1.12, "HOSTC—Host Configuration Register (SMBUS—D31:F3)" on page 12-5 | | | AC'97 Audio | Controller (D31:F5) | | Vendor Identification | 00h-01h | Section 13.1.1, "VID—Vendor Identification Register (Audio—D31:F5)" on page 13-1 | | Device Identification | 02h-03h | Section 13.1.2, "DID—Device Identification Register (Audio—D31:F5)" on page 13-2 | | PCI Command | 04h-05h | Section 13.1.3, "PCICMD—PCI Command Register (Audio—D31:F5)" on page 13-2 | | PCI Device Status | 06h-07h | Section 13.1.4, "PCISTS—PCI Device Status Register (Audio—D31:F5)" on page 13-3 | | Revision Identification | 08h | Section 13.1.5, "RID—Revision Identification Register (Audio—D31:F5)" on page 13-3 | | Programming Interface | 09h | Section 13.1.6, "PI—Programming Interface Register (Audio—D31:F5)" on page 13-3 | | Sub Class Code | 0Ah | Section 13.1.7, "SCC—Sub Class Code Register (Audio—D31:F5)" on page 13-4 | | Base Class Code | 0Bh | Section 13.1.8, "BCC—Base Class Code Register (Audio—D31:F5)" on page 13-4 | | Header Type | 0Eh | Section 13.1.9, "HEDT—Header Type Register (Audio—D31:F5)" on page 13-4 | | Native Audio Mixer Base Address | 10h-13h | Section 13.1.10, "NAMBAR—Native Audio Mixer Base Address Register (Audio—D31:F5)" on page 13-5 | | Native Audio Bus Mastering Base<br>Address | 14h-17h | Section 13.1.11, "NABMBAR—Native Audio Bus<br>Mastering Base Address Register (Audio—D31:F5)" on<br>page 13-5 | | Subsystem Vendor ID | 2Ch-2Dh | Section 13.1.12, "SVID—Subsystem Vendor ID Register (Audio—D31:F5)" on page 13-6 | | Subsystem ID | 2Eh-2Fh | Section 13.1.13, "SID—Subsystem ID Register (Audio—D31:F5)" on page 13-6 | | Interrupt Line | 3Ch | Section 13.1.14, "INTR_LN—Interrupt Line Register (Audio—D31:F5)" on page 13-6 | Table A-1. Intel® ICH3 PCI Configuration Registers (Continued) | Register Name | Offset | EDS Section and Location | | | |--------------------------|---------------------------------|-------------------------------------------------------------------------------------------|--|--| | | AC'97 Modem Controller (D31:F6) | | | | | Vendor Identification | 00h-01h | Section 14.1.1, "VID—Vendor Identification Register (Modem—D31:F6)" on page 14-1 | | | | Device Identification | 02h-03h | Section 14.1.2, "DID—Device Identification Register (Modem—D31:F6)" on page 14-2 | | | | PCI Command | 04h-05h | Section 14.1.3, "PCICMD—PCI Command Register (Modem—D31:F6)" on page 14-2 | | | | PCI Device Status | 06h-07h | Section 14.1.4, "PCISTA—Device Status Register (Modem—D31:F6)" on page 14-3 | | | | Revision Identification | 08h | Section 14.1.5, "RID—Revision Identification Register (Modem—D31:F6)" on page 14-3 | | | | Programming Interface | 09h | Section 14.1.6, "PI—Programming Interface Register (Modem—D31:F6)" on page 14-3 | | | | Sub Class Code | 0Ah | Section 14.1.7, "SCC—Sub Class Code Register (Modem—D31:F6)" on page 14-4 | | | | Base Class Code | 0Bh | Section 14.1.8, "BCC—Base Class Code Register (Modem—D31:F6)" on page 14-4 | | | | Header Type | 0Eh | Section 14.1.9, "HEDT—Header Type Register (Modem—D31:F6)" on page 14-4 | | | | Modem Mixer Base Address | 10h-13h | Section 14.1.10, "MMBAR—Modem Mixer Base<br>Address Register (Modem—D31:F6)" on page 14-5 | | | | Modem Base Address | 14h-17h | Section 14.1.11, "MBAR—Modem Base Address<br>Register (Modem—D31:F6)" on page 14-5 | | | | Subsystem Vendor ID | 2Ch-2Dh | Section 14.1.12, "SVID—Subsystem Vendor ID (Modem—D31:F6)" on page 14-6 | | | | Subsystem ID | 2Eh-2Fh | Section 14.1.13, "SID—Subsystem ID (Modem—D31:F6)" on page 14-6 | | | | Interrupt Line | 3C | Section 14.1.14, "INTR_LN—Interrupt Line Register (Modem—D31:F6)" on page 14-6 | | | | Interrupt Pin | 3Dh | Section 14.1.15, "INT_PIN—Interrupt Pin (Modem—D31:F6)" on page 14-7 | | | Table A-2. Intel<sup>®</sup> ICH3 Fixed I/O Registers | Register Name | Port | EDS Section and Location | |------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------| | Channel 0 DMA Base & Current<br>Address Register | 00h | Section 9.2.1, "DMABASE_CA—DMA Base and Current Address Registers" on page 9-26 | | Channel 0 DMA Base & Current<br>Count Register | 01h | Section 9.2.2, "DMABASE_CC—DMA Base and Current Count Registers" on page 9-27 | | Channel 1 DMA Base & Current<br>Address Register | 02h | Section 9.2.1, "DMABASE_CA—DMA Base and Current Address Registers" on page 9-26 | | Channel 1 DMA Base & Current<br>Count Register | 03h | Section 9.2.2, "DMABASE_CC—DMA Base and Current Count Registers" on page 9-27 | | Channel 2 DMA Base & Current<br>Address Register | 04h | Section 9.2.1, "DMABASE_CA—DMA Base and Current Address Registers" on page 9-26 | | Channel 2 DMA Base & Current<br>Count Register | 05h | Section 9.2.2, "DMABASE_CC—DMA Base and Current Count Registers" on page 9-27 | | Channel 3 DMA Base & Current<br>Address Register | 06h | Section 9.2.1, "DMABASE_CA—DMA Base and Current Address Registers" on page 9-26 | | Channel 3 DMA Base & Current<br>Count Register | 07h | Section 9.2.2, "DMABASE_CC—DMA Base and Current Count Registers" on page 9-27 | | Channel 0-3 DMA Command<br>Register<br>Channel 0-3 DMA Status Register | 08h | Section 9.2.4, "DMACMD—DMA Command Register" on page 9-28 Section 9.2.5, "DMASTA—DMA Status Register" on | | Channel 0-3 DMA Write Single | | page 9-28 Section 9.2.6, "DMA_WRSMSK—DMA Write Single | | Mask Register | 0Ah | Mask Register" on page 9-29 | | Channel 0-3 DMA Channel Mode Register | 0Bh | Section 9.2.7, "DMACH_MODE—DMA Channel Mode Register" on page 9-30 | | Channel 0-3 DMA Clear Byte<br>Pointer Register | 0Ch | Section 9.2.8, "DMA Clear Byte Pointer Register" on page 9-30 | | Channel 0-3 DMA Master Clear<br>Register | 0Dh | Section 9.2.9, "DMA Master Clear Register" on page 9-31 | | Channel 0-3 DMA Clear Mask<br>Register | 0Eh | Section 9.2.10, "DMA_CLMSK—DMA Clear Mask<br>Register" on page 9-31 | | Channel 0-3 DMA Write All Mask<br>Register | 0Fh | Section 9.2.11, "DMA_WRMSK—DMA Write All Mask<br>Register" on page 9-31 | | Aliased at 00h-0Fh | 10h-1Fh | | | Master PIC ICW1 Init. Cmd Word 1<br>Register | | Section 9.4.2, "ICW1—Initialization Command Word 1 Register" on page 9-36 | | Master PIC OCW2 Op Ctrl Word 2<br>Register | 20h | Section 9.4.8, "OCW2—Operational Control Word 2<br>Register" on page 9-39 | | Master PIC OCW3 Op Ctrl Word 3<br>Register | | Section 9.4.9, "OCW3—Operational Control Word 3<br>Register" on page 9-40 | | Master PIC ICW2 Init. Cmd Word 2<br>Register | | Section 9.4.3, "ICW2—Initialization Command Word 2<br>Register" on page 9-37 | | Master PIC ICW3 Init. Cmd Word 3<br>Register | 041 | Section 9.4.4, "ICW3—Master Controller Initialization Command Word 3 Register" on page 9-37 | | Master PIC ICW4 Init. Cmd Word 4<br>Register | 21h | Section 9.4.6, "ICW4—Initialization Command Word 4 Register" on page 9-38 | | Master PIC OCW1 Op Ctrl Word 1<br>Register | | Section 9.4.7, "OCW1—Operational Control Word 1 (Interrupt Mask) Register" on page 9-38 | Table A-2. Intel® ICH3 Fixed I/O Registers (Continued) | Register Name | Port | EDS Section and Location | |---------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Aliased at 20h-21h | 24h-25h | | | Aliased at 20h-21h | 28h–29h | | | Aliased at 20h-21h | 24h–25h | | | Aliased at 20h-21h | 2Ch-2Dh | | | Aliased at 20h-21h | 30h–31h | | | Aliased at 20h-21h | 34h-35h | | | Aliased at 20h-21h | 38h-39h | | | Aliased at 20h-21h | 3Ch-3Dh | | | Counter 0 Interval Time Status Byte Format | 40h | Section 9.3.2, "SBYTE_FMT—Interval Timer Status<br>Byte Format Register" on page 9-34 | | Counter 0 Counter Access Port<br>Register | 4011 | Section 9.3.3, "Counter Access Ports Register" on page 9-34 | | Counter 1 Interval Time Status Byte Format | 41h | Section 9.3.2, "SBYTE_FMT—Interval Timer Status<br>Byte Format Register" on page 9-34 | | Counter 1 Counter Access Port<br>Register | | Section 9.3.3, "Counter Access Ports Register" on page 9-34 | | Counter 2 Interval Time Status Byte Format | 42h | Section 9.3.2, "SBYTE_FMT—Interval Timer Status<br>Byte Format Register" on page 9-34 | | Counter 2 Counter Access Port Register | 7211 | Section 9.3.3, "Counter Access Ports Register" on page 9-34 | | Timer Control Word Register | | Section 9.3.1, "TCW—Timer Control Word Register" on page 9-32 | | Timer Control Word Register Read Back | 43h | Section 9.3.1.1, "RDBK_CMD—Read Back Command" on page 9-33 | | Counter Latch Command | | Section 9.3.1.2, "LTCH_CMD—Counter Latch Command" on page 9-33 | | Aliased at 40h-43h | 50h-53h | | | NMI Status and Control Register | 61h | Section 9.7.1, "NMI_SC—NMI Status and Control<br>Register" on page 9-54 | | NMI Enable Register | 70h | Section 9.7.2, "NMI_EN—NMI Enable (and Real Time Clock Index) Register" on page 9-55 | | Real-Time Clock (Standard RAM)<br>Index Register | 70h | Table 9-7 "RTC (Standard) RAM Bank" on page 9-50<br>Section 9.7.2, "NMI_EN—NMI Enable (and Real Time<br>Clock Index) Register" on page 9-55 | | Real-Time Clock (Standard RAM)<br>Target Register | 71h | Table 9-7 "RTC (Standard) RAM Bank" on page 9-50 | | Extended RAM Index Register | 72h | | | Extended RAM Target Register | 73h | | | Aliased at 70h–71h | 74h–75h | Aliased if U128E bit in RTC Configuration Register is enalbed Section 9.1.24, "RTC CONF—RTC Configuration | | | | Register (LPC I/F—D31:F0)" on page 9-16 | | Aliased at 72h-73h or 70h-71h | 76h–77h | Aliased to 70h–71h if U128E bit in RTC Configuration Register is enalbed Section 9.1.24, "RTC_CONF—RTC Configuration Register (LPC I/F—D31:F0)" on page 9-16 | Table A-2. Intel® ICH3 Fixed I/O Registers (Continued) | Register Name | Port | EDS Section and Location | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Channel 2 DMA Memory Low Page<br>Register | 81h | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Channel 3 DMA Memory Low Page<br>Register | 82h | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Channel 1 DMA Memory Low Page<br>Register | 83h | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Reserved Page Registers | 84h-86h | | | Channel 0 DMA Memory Low Page<br>Register | 87h | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Reserved Page Register | 88h | | | Channel 6 DMA Memory Low Page<br>Register | 89h | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Channel 7 DMA Memory Low Page<br>Register | 8Ah | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Channel 5 DMA Memory Low Page<br>Register | 8Bh | Section 9.2.3, "DMAMEM_LP—DMA Memory Low Page Registers" on page 9-27 | | Reserved Page Registers | 8Ch-8Eh | | | Refresh Low Page Register | 8Fh | | | Aliased at 81h-8Fh | 91h–9Fh<br>(except 92h) | | | Fast A20 and INIT Register | 92h | Section 9.7.3, "PORT92—Fast A20 and Init Register" on page 9-55 | | Slave PIC ICW1 Init. Cmd Word 1<br>Register<br>Slave PIC OCW2 Op Ctrl Word 2<br>Register<br>Slave PIC OCW3 Op Ctrl Word 3<br>Register | A0h | Section 9.4.2, "ICW1—Initialization Command Word 1<br>Register" on page 9-36<br>Section 9.4.8, "OCW2—Operational Control Word 2<br>Register" on page 9-39<br>Section 9.4.9, "OCW3—Operational Control Word 3<br>Register" on page 9-40 | | Slave PIC ICW2 Init. Cmd Word 2 Register Slave PIC ICW3 Init. Cmd Word 3 Register Slave PIC ICW4 Init. Cmd Word 4 Register Slave PIC OCW1 Op Ctrl Word 1 Register | A1 | Section 9.4.3, "ICW2—Initialization Command Word 2 Register" on page 9-37 Section 9.4.4, "ICW3—Master Controller Initialization Command Word 3 Register" on page 9-37 Section 9.4.6, "ICW4—Initialization Command Word 4 Register" on page 9-38 Section 9.4.7, "OCW1—Operational Control Word 1 (Interrupt Mask) Register" on page 9-38 | | Aliased at A0h-A1h | A4h–A5h | | | Aliased at A0h-A1h | A8h–A9h | | | Aliased at A0h-A1h | ACh-ADh | | | Aliased at A0h-A1h | B0h-B1h | | | Advanced Power Management<br>Control Port Register | B2h | Section 9.8.2.1, "APM_CNT—Advanced Power Management Control Port Register" on page 9-63 | | Advanced Power Management<br>Status Port Register | B3h | Section 9.8.2.2, "APM_STS—Advanced Power Management Status Port Register" on page 9-63 | | Aliased at A0h-A1h | B4h-B5h | | | Aliased at A0h-A1h | B8h-B9h | | | Aliased at A0h-A1h | BCh-BDh | | Table A-2. Intel<sup>®</sup> ICH3 Fixed I/O Registers (Continued) | | ess Registers" on page 9-26 | |---------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | Address Register COn Addre | ess Registers" on page 9-26 | | Aliased at C0h C1h | ar 0.00 #DMADAGE CC. DMA Daga and Constant | | | an O O O "DMADACE OO DMA Dana and Comment | | | on 9.2.2, "DMABASE_CC—DMA Base and Current Registers" on page 9-27 | | Aliased at C2h C3h | | | | on 9.2.1, "DMABASE_CA—DMA Base and Current ess Registers" on page 9-26 | | Aliased at C4h C5h | | | | on 9.2.2, "DMABASE_CC—DMA Base and Current at Registers" on page 9-27 | | Aliased at C6h C7h | | | | on 9.2.1, "DMABASE_CA—DMA Base and Current ess Registers" on page 9-26 | | Aliased at C8h C9h | | | | on 9.2.2, "DMABASE_CC—DMA Base and Current at Registers" on page 9-27 | | Aliased at CAh CBh | | | | on 9.2.1, "DMABASE_CA—DMA Base and Current ess Registers" on page 9-26 | | Aliased at CCh CDh | | | | on 9.2.2, "DMABASE_CC—DMA Base and Current at Registers" on page 9-27 | | Aliased at CEh CFh | | | Register Channel 4-7 DMA Status Register D0h Section | on 9.2.4, "DMACMD—DMA Command Register" age 9-28 on 9.2.5, "DMASTA—DMA Status Register" on 9-28 | | Aliased at D0h D1h | | | | on 9.2.6, "DMA_WRSMSK—DMA Write Single Register" on page 9-29 | | Aliased at D4h D5h | | | | on 9.2.7, "DMACH_MODE—DMA Channel Mode ster" on page 9-30 | | Aliased at D6h D7h | | | Channel 4-7 DMA Clear Byte Pointer Register D8h Section page | on 9.2.8, "DMA Clear Byte Pointer Register" on 9-30 | | Aliased at D8h D9h | | | Channel 4-7 DMA Master Clear Register DAh Section page | on 9.2.9, "DMA Master Clear Register" on 9-31 | | Aliased at DAh DBh | | | | on 9.2.10, "DMA_CLMSK—DMA Clear Mask ster" on page 9-31 | | Aliased at DCh DEh | | Table A-2. Intel® ICH3 Fixed I/O Registers (Continued) | Register Name | Port | EDS Section and Location | |----------------------------------------------------|-----------|--------------------------------------------------------------------------------------| | Channel 4-7 DMA Write All Mask<br>Register | DEh | Section 9.2.11, "DMA_WRMSK—DMA Write All Mask<br>Register" on page 9-31 | | Aliased at DEh | DFh | | | Coprocessor Error Reigster | F0h | Section 9.7.4, "COPROC_ERR—Coprocessor Error<br>Register" on page 9-55 | | PIO Mode Command Block Offset for Secondary Drive | 170h–177h | See ATA Specification for detailed register description | | PIO Mode Command Block Offset for Primary Drive | 1F0h-1F7h | See ATA Specification for detailed register description | | PIO Mode Control Block Offset for Secondary Drive | 376h | See ATA Specification for detailed register description | | PIO Mode Control Block Offset for<br>Primary Drive | 3F6h | See ATA Specification for detailed register description | | Master PIC Edge/Level Triggered Register | 4D0h | Section 9.4.10, "ELCR1—Master Controller Edge/Level Triggered Register" on page 9-41 | | Slave PIC Edge/Level Triggered Register | 4D1h | Section 9.4.11, "ELCR2—Slave Controller Edge/Level Triggered Register" on page 9-42 | | Reset Control Register | CF9h | Section 9.7.5, "RST_CNT—Reset Control Register" on page 9-56 | **NOTE:** When the POS\_DEC\_EN bit is set, additional I/O ports get positively decoded by the ICH3. Refer to through for a listing of these ranges. Table A-3. Intel® ICH3 Variable I/O Registers | Register Name | Offset | EDS Section and Location | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------| | LAN Control/Status Registers (CSR) may be mapped to either I/O space or memory space. LAN CSR at CSR_IO_BASE + Offset or CSR_MEM_BASE + Offset. CSR_MEM_BASE set in Section 7.1.11, "CSR_MEM_BASE CSR—Memory-Mapped Base Address Register (LAN Controller— B1:D8:F0)" on page 7-6 CSR_IO_BASE set in Section 7.1.12, "CSR_IO_BASE—CSR I/O-Mapped Base Address Register (LAN Controller—B1:D8:F0)" on page 7-7 | | | | SCB Status Word | 01h-00h | Section 7.2.1, "System Control Block Status Word Register" on page 7-14 | | SCB Command Word | 03h-02h | Section 7.2.2, "System Control Block Command Word Register" on page 7-15 | | SCB General Pointer | 07h-04h | Section 7.2.3, "System Control Block General Pointer<br>Register" on page 7-17 | | PORT | OBh-08h | Section 7.2.4, "PORT" on page 7-17 | | EEPROM Control Register | 0Fh-0Eh | Section 7.2.5, "EEPROM Control Register" on page 7-18 | | MDI Control Register | 13h-10h | Section 7.2.6, "Management Data Interface (MDI)<br>Control Register" on page 7-19 | | Receive DMA Byte Count | 17h-14h | Section 7.2.7, "Receive DMA Byte Count Register" on page 7-19 | | Early Receive Interrupt | 18h | Section 7.2.8, "Early Receive Interrupt Register" on page 7-20 | | Flow Control Register | 1Ah-19h | Section 7.2.9, "Flow Control Register" on page 7-21 | | PMDR | 1Bh | Section 7.2.10, "Power Management Driver (PMDR)<br>Register" on page 7-22 | | General Control | 1Ch | Section 7.2.11, "General Control Register" on page 7-22 | | General Status | 1Dh | Section 7.2.12, "General Status Register" on page 7-23 | | | | egisters at PMBASE+Offset<br>ase Address Register (LPC I/F—D31:F0)" on page 9-6 | | PM1 Status | 00-01h | Section 9.8.3.1, "PM1_STS—Power Management 1 Status Register" on page 9-65 | | PM1 Enable | 02-03h | Section 9.8.3.2, "PM1_EN—Power Management 1 Enable Register" on page 9-67 | | PM1 Control | 04-07h | Section 9.8.3.3, "PM1_CNT—Power Management 1 Control Register" on page 9-68 | | PM1 Timer | 08-0Bh | Section 9.8.3.4, "PM1_TMR—Power Management 1 Timer Register" on page 9-69 | | Processor Control | 10h-13h | Section 9.8.3.5, "PROC_CNT—Processor Control Register" on page 9-69 | | Level 2 Register | 14h | Section 9.8.3.6, "LV2—Level 2 Register" on page 9-70 | | Level 3 Register | 15h | Section 9.8.3.8, "LV3—Level 4 Register" on page 9-71 | | PM2 Control | 20h | Section 9.8.3.9, "PM2_CNT—Power Management 2 Control Register" on page 9-71 | | General Purpose Event 0 Status | 28-29h | Section 9.8.3.10, "GPE0_STS—General Purpose Event 0 Status Register" on page 9-72 | Table A-3. Intel<sup>®</sup> ICH3 Variable I/O Registers (Continued) | Register Name | Offset | EDS Section and Location | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------| | General Purpose Event 0 Enables | 2A-2Bh | Section 9.8.3.11, "GPE0_EN—General Purpose<br>Event 0 Enables Register" on page 9-74 | | General Purpose Event 1 Status | 2C-2D | Section 9.8.3.12, "GPE1_STS—General Purpose<br>Event 1 Status Register" on page 9-75 | | General Purpose Event 1 Enables | 2E-2F | Section 9.8.3.13, "GPE1_EN—General Purpose<br>Event 1 Enable Register" on page 9-76 | | SMI# Control and Enable | 30-31h | Section 9.8.3.14, "SMI_EN—SMI Control and Enable Register" on page 9-76 | | SMI Status Register | 34-35h | Section 9.8.3.15, "SMI_STS—SMI Status Register" on page 9-78 | | Monitor SMI Status | 40h | Section 9.8.3.16, "MON_SMI—Device Monitor SMI<br>Status and Enable Register" on page 9-79 | | Device Activity Status | 44h | Section 9.8.3.17, "DEVACT_STS—Device Activity Status Register" on page 9-80 | | Device Trap Enable | 48h | Section 9.8.3.18, "DEVTRAP_EN— Device Trap<br>Enable Register" on page 9-81 | | Bus Address Tracker | 4Ch | Section 9.8.3.19, "BUS_ADDR_TRACK— Bus<br>Address Tracker Register" on page 9-82 | | Bus Cycle Tracker | 4Eh | Section 9.8.3.20, "BUS_CYC_TRACK— Bus Cycle Tracker Register" on page 9-82 | | TCO I/O Registers at TCOBASE + Offset TCOBASE = PMBASE + 40h PMBASE is set in Section 9.1.10, "PMBASE—ACPI Base Address Register (LPC I/F—D31:F0)" on page 9-6 | | | | TCO_RLD: TCO Timer Reload and Current Value | 00h | Section 9.9.2, "TCO1_RLD—TCO Timer Reload and Current Value Register" on page 9-84 | | TCO_TMR: TCO Timer Initial Value | 01h | Section 9.9.3, "TCO1_TMR—TCO Timer Initial Value Register" on page 9-85 | | TCO_DAT_IN: TCO Data In | 02h | Section 9.9.4, "TCO1_DAT_IN—TCO Data In Register" on page 9-85 | | TCO_DAT_OUT: TCO Data Out | 03h | Section 9.9.5, "TCO1_DAT_OUT—TCO Data Out<br>Register" on page 9-85 | | TCO1_STS: TCO Status | 04h-05h | Section 9.9.6, "TCO1_STS—TCO1 Status Register" on page 9-86 | | TCO2_STS: TCO Status | 06h–07h | Section 9.9.7, "TCO2_STS—TCO2 Status Register" on page 9-87 | | TCO1_CNT: TCO Control | 08h–09h | Section 9.9.8, "TCO1_CNT—TCO1 Control Register" on page 9-88 | | TCO2_CNT: TCO Control | 0Ah–0Bh | Section 9.9.9, "TCO2_CNT—TCO2 Control Register" on page 9-89 | Table A-3. Intel<sup>®</sup> ICH3 Variable I/O Registers (Continued) | Register Name | Offset | EDS Section and Location | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------| | GPIO I/O Registers at GPIOBASE + Offset GPIOBASE is set in Section 9.1.14, "GPIOBASE—GPIO Base Address Register (LPC I/F—D31:F0)" on page 9-8 | | | | GPIO Use Select | 00-03h | Section 9.10.2, "GPIO_USE_SEL—GPIO Use Select Register" on page 9-93 | | GPIO Input/Output Select | 04-07h | Section 9.10.3, "GP_IO_SEL—GPIO Input/Output Select Register" on page 9-93 | | GPIO Level for Input or Output | 0C-0Fh | Section 9.10.4, "GP_LVL—GPIO Level for Input or Output Register" on page 9-94 | | GPIO Blink Enable | 18-1Bh | Section 9.10.5, "GPO_BLINK—GPO Blink Enable Register" on page 9-94 | | GPIO Signal Invert | 2C-2Fh | Section 9.10.6, "GPI_INV—GPIO Signal Invert<br>Register" on page 9-95 | | BMIDE I/O Registers at BM_BASE + Offset BM_BASE is set at Section 10.1.9, "SCMD_BAR—Secondary Command Block Base Address Register (IDE D31:F1)" on page 10-5 | | | | Command Register Primary | 00 | Section 10.2.1, "BMIC[P,S]—Bus Master IDE Command Register" on page 10-14 | | Status Register Primary | 02 | Section 10.2.2, "BMIS[P,S]—Bus Master IDE Status Register" on page 10-15 | | Descriptor Table Pointer Primary | 04-07 | Section 10.2.3, "BMID[P,S]—Bus Master IDE<br>Descriptor Table Pointer Register" on page 10-15 | | Command Register Secondary | 08 | Section 10.2.1, "BMIC[P,S]—Bus Master IDE Command Register" on page 10-14 | | Status Register Secondary | 0A | Section 10.2.2, "BMIS[P,S]—Bus Master IDE Status<br>Register" on page 10-15 | | Descriptor Table Pointer Secondary | 0C-0F | Section 10.2.3, "BMID[P,S]—Bus Master IDE<br>Descriptor Table Pointer Register" on page 10-15 | | | 11.1.10, "BASE | Base Address + Offset<br>Base Address Register (USBD29:F0/F1/F2)" on<br>a 11-5 | | USB Command Register | 00-01 | Section 11.2.1, "USBCMD—USB Command Register" on page 11-10 | | USB Status Register | 02-03 | Section 11.2.2, "USBSTA—USB Status Register" on page 11-13 | | USB Interrupt Enable | 04-05 | Section 11.2.3, "USBINTR—Interrupt Enable Register" on page 11-14 | | USB Frame Number | 06-07 | Section 11.2.4, "FRNUM—Frame Number Register" on page 11-14 | | USB Frame List Base Address | 08-0B | Section 11.2.5, "FRBASEADD—Frame List Base Address" on page 11-15 | | USB Start of Frame Modify | 0C | Section 11.2.6, "SOFMOD—Start of Frame Modify Register" on page 11-16 | | Port 0, 2 Status/Control | 10-11 | Section 11.2.7, "PORTSC[0,1]—Port Status and Control Register" on page 11-17 | | Port 1, 3 Status/Control | 12-13 | Section 11.2.7, "PORTSC[0,1]—Port Status and Control Register" on page 11-17 | | Loop Back Test Data | 18h | | Table A-3. Intel<sup>®</sup> ICH3 Variable I/O Registers (Continued) | Register Name | Offset | EDS Section and Location | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------| | SMBus I/O Registers at SMB_BASE + Offset SMB_BASE is set at Section 12.1.7, "SMB_BASE—SMBus Base Address Register (SMBUS—D31:F3)" on page 12-3 | | | | Host Status | 00h | Section 12.2.1, "HST_STS—Host Status Register" on page 12-7 | | Host Control | 02h | Section 12.2.2, "HST_CNT—Host Control Register" on page 12-8 | | Host Command | 03h | Section 12.2.3, "HST_CMD—Host Command<br>Register" on page 12-9 | | Transmit Slave Address | 04h | Section 12.2.4, "XMIT_SLVA—Transmit Slave<br>Address Register" on page 12-9 | | Host Data 0 | 05h | Section 12.2.5, "HST_D0—Data 0 Register" on page 12-9 | | Host Data 1 | 06h | Section 12.2.6, "HST_D1—Data 1 Register" on page 12-10 | | Block Data Byte | 07h | Section 12.2.7, "BLOCK_DB—Block Data Byte<br>Register" on page 12-10 | | Receive Slave Address | 09h | Section 12.2.9, "RCV_SLVA—Receive Slave Address<br>Register" on page 12-11 | | Receive Slave Data | 0Ah | Section 12.2.10, "SLV_DATA—Receive Slave Data<br>Register" on page 12-11 | | AC'97 Audio I/O Registers at NAMBAR + Offset NAMBAR is set at Section 13.1.11, "NABMBAR—Native Audio Bus Mastering Base Address Register (Audio—D31:F5)" on page 13-5 | | | | PCM In Buffer Descriptor list Base<br>Address Register | 00h | Section 13.2.1, "x_BDBAR—Buffer Descriptor Base Address Register" on page 13-10 | | PCM In Current Index Value | 04h | Section 13.2.2, "x_CIV—Current Index Value Register" on page 13-11 | | PCM In Last Valid Index | 05h | Section 13.2.3, "x_LVI—Last Valid Index Register" on page 13-11 | | PCM In Status Register | 06h | Section 13.2.4, "x_SR—Status Register" on page 13-12 | | PCM In Position In Current Buffer | 08h | Section 13.2.5, "x_PICB—Position In Current Buffer Register" on page 13-13 | | PCM In Prefetched Index Value | 0Ah | Section 13.2.6, "x_PIV—Prefetched Index Value Register" on page 13-13 | | PCM In Control Register | 0Bh | Section 13.2.7, "x_CR—Control Register" on page 13-14 | | PCM Out Buffer Descriptor list Base<br>Address Register | 10h | Section 13.2.1, "x_BDBAR—Buffer Descriptor Base Address Register" on page 13-10 | | PCM Out Current Index Value | 14h | Section 13.2.2, "x_CIV—Current Index Value Register" on page 13-11 | | PCM Out Last Valid Index | 15h | Section 13.2.3, "x_LVI—Last Valid Index Register" on page 13-11 | | PCM Out Status Register | 16h | Section 13.2.4, "x_SR—Status Register" on page 13-12 | | PCM Out Position In Current Buffer | 18h | Section 13.2.5, "x_PICB—Position In Current Buffer Register" on page 13-13 | Table A-3. Intel<sup>®</sup> ICH3 Variable I/O Registers (Continued) | Register Name | Offset | EDS Section and Location | |--------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------| | PCM Out Prefetched Index Value | 1Ah | Section 13.2.6, "x_PIV—Prefetched Index Value Register" on page 13-13 | | PCM Out Control Register | 1Bh | Section 13.2.7, "x_CR—Control Register" on page 13-14 | | Mic. In Buffer Descriptor list Base<br>Address Register | 20h | Section 13.2.1, "x_BDBAR—Buffer Descriptor Base Address Register" on page 13-10 | | Mic. In Current Index Value | 24h | Section 13.2.2, "x_CIV—Current Index Value Register" on page 13-11 | | Mic. In Last Valid Index | 25h | Section 13.2.3, "x_LVI—Last Valid Index Register" on page 13-11 | | Mic. In Status Register | 26h | Section 13.2.4, "x_SR—Status Register" on page 13-12 | | Mic In Position In Current Buffer | 28h | Section 13.2.5, "x_PICB—Position In Current Buffer Register" on page 13-13 | | Mic. In Prefetched Index Value | 2Ah | Section 13.2.6, "x_PIV—Prefetched Index Value Register" on page 13-13 | | Mic. In Control Register | 2Bh | Section 13.2.7, "x_CR—Control Register" on page 13-14 | | Global Control | 2Ch | Section 13.2.8, "GLOB_CNT—Global Control Register" on page 13-15 | | Global Status | 30h | Section 13.2.9, "GLOB_STA—Global Status Register" on page 13-16 | | Codec Access Semaphore Register | 34h | Section 13.2.10, "CAS—Codec Access Semaphore<br>Register" on page 13-17 | | AC'97 Modem I/O Registers at MBAR + Offset MBAR is set in Section 14.1.11, "MBAR—Modem Base Address Register (Modem—D31:F6)" on page 14-5 | | | | Modem In Buffer Descriptor List Base<br>Address Register | 00h | Section 14.2.1, "x_BDBAR—Buffer Descriptor List<br>Base Address Register" on page 14-10 | | Modem In Current Index Value<br>Register | 04h | Section 14.2.2, "x_CIV—Current Index Value Register" on page 14-10 | | Modem In Last Valid Index Register | 05h | Section 14.2.3, "x_LVI—Last Valid Index Register" on page 14-10 | | Modem In Status Register | 06h | Section 14.2.4, "x_SR—Status Register" on page 14-11 | | Modem In Position In Current Buffer<br>Register | 08h | Section 14.2.5, "x_PICB—Position In Current Buffer Register" on page 14-12 | | Modem In Prefetch Index Value<br>Register | 0Ah | Section 14.2.6, "x_PIV—Prefetch Index Value Register" on page 14-12 | | Modem In Control Register | 0Bh | Section 14.2.7, "x_CR—Control Register" on page 14-13 | | Modem Out Buffer Descriptor List<br>Base Address Register | 10h | Section 14.2.1, "x_BDBAR—Buffer Descriptor List<br>Base Address Register" on page 14-10 | | | 4.41 | Section 14.2.2, "x_CIV—Current Index Value | | Modem Out Current Index Value<br>Register | 14h | Register" on page 14-10 | Table A-3. Intel® ICH3 Variable I/O Registers (Continued) | Register Name | Offset | EDS Section and Location | |-------------------------------------------------|--------|----------------------------------------------------------------------------| | Modem Out Status Register | 16h | Section 14.2.4, "x_SR—Status Register" on page 14-11 | | Modem In Position In Current Buffer<br>Register | 18h | Section 14.2.5, "x_PICB—Position In Current Buffer Register" on page 14-12 | | Modem Out Prefetched Index<br>Register | 1Ah | Section 14.2.6, "x_PIV—Prefetch Index Value Register" on page 14-12 | | Modem Out Control Register | 1Bh | Section 14.2.7, "x_CR—Control Register" on page 14-13 | | Global Control | 3Ch | Section 14.2.8, "GLOB_CNT—Global Control<br>Register" on page 14-14 | | Global Status | 40h | Section 14.2.9, "GLOB_STA—Global Status Register" on page 14-15 | | Codec Access Semaphore Register | 44h | Section 14.2.10, "CAS—Codec Access Semaphore<br>Register" on page 14-16 | Register Index This page is intentionally left blank. # intel® Register Bit Index | <b>A</b> | BIOS_STS 9-79 | |------------------------------------------------------|---------------------------------------------------| | Α | | | AC '97 Cold Reset 5-170 | Bit 1 of slot 12 13-16, 14-15 | | AC '97 Cold Reset# 13-15, 14-14 | Bit 2 of slot 12 13-16, 14-15 | | AC '97 Interrupt Routing 13-7, 14-7 | Bit 3 of slot 12 13-16, 14-15 | | AC '97 Warm Reset 5-171, 13-15, 14-14 | Block Data Byte 12-10 | | | BOOT_STS 9-87 | | ACLINK Shut Off 13-15, 14-14 | Buffer Completion Interrupt Status (BCIS) 13-12, | | ACPI Enable (ACPI_EN) 9-6 | 14-11 | | AC97_EN 9-74 | Buffer Descriptor Base Address 13-10 | | AC97_STS 9-73 | Buffer Descriptor List Base Address 14-10 | | ADDRESS 12-9 | Buffered Mode (BUF) 9-38 | | Address Increment/Decrement Select 9-30 | Bus Master Enable (BME) 7-3, 8-3, 10-2, 11-2, 12- | | Address Resolution Protocol 5-139 | 2, 13-2, 14-2 | | ADLIB_ACT_STS 9-80 | Bus Master IDE Active (ACT) 10-15 | | ADLIB_LPC_EN 9-20 | | | ADLIB_TRP_EN 9-81 | Bus Master Latency 10-4 | | AD3 13-16, 14-15 | Bus Master Reload (BM_RLD) 9-68 | | AFTERG3_EN 9-60 | Bus Master Status (BM_STS) 9-66 | | Alarm Flag (AF) 9-53 | BUS_ERR 12-7 | | | BYTE_DONE_STS 12-7 | | Alarm Interrupt Enable (AIE) 9-52 | | | Alternate Access Mode Enable (ALTACC_EN) 9-14 | | | Alternate A20 Gate (ALT_A20_GATE) 9-55 | C | | APIC Data 9-44 | Comphilities Deinton (CAD DTD) 7.9 | | APIC Enable (APIC_EN) 9-13 | Capabilities Pointer (CAP_PTR) 7-8 | | APIC ID 9-45 | Capability ID (CAP_ID) 7-9 | | APIC Index 9-43 | CAP_LIST Capabilities List 7-4 | | APMC_EN 9-77 | Cascaded Interrupt Controller IRQ Connection 9-37 | | APM_STS 9-79 | Channel Mask Bits 9-31 | | Arbiter Disable (ARB_DIS) 9-71 | Channel Mask Select 9-29 | | AUDIO_ACT_STS 9-80 | Channel Request Status 9-28 | | AUDIO_TRP_EN 9-81 | Channel Terminal Count Status 9-28 | | Autoinitialize Enable 9-30 | Channel 0 Select 9-12 | | | Channel 1 Select 9-12 | | Automatic End of Interrupt (AEOI) 9-38 | Channel 2 Select 9-12 | | Auxiliary Current 7-10 | Channel 3 Select 9-12 | | A20Gate Pass-Through Enable (A20PASSEN) 11-8 | Channel 5 Select 9-12 | | | Channel 6 Select 9-12 | | <b>D</b> | | | В | Channel 7 Select 9-12 | | Base Address 7-6, 7-7, 9-6, 9-8, 10-4, 10-5, 10-6, | Clear Byte Pointer 9-30 | | 11-5, | Clear Mask Register 9-31 | | , | CLS Cache Line Size 7-5 | | 11-15, 12-3, 13-5, 14-5 | CNA CU Not Active 7-14 | | Base address of Descriptor table (BADDR) 10-15 | CNA Mask 7-15 | | Base and Current Address 9-26 | CNF1_LPC_EN 9-19 | | Base and Current Count 9-27 | CNF2_LPC_EN 9-19 | | Base Class Code 7-5, 8-5, 9-5, 10-4, 11-4, 12-3, 13- | Codec Access Semaphore (CAS) 14-16 | | 4 | Codec Write In Progress (CWIP) 13-17 | | Base Class Code Value 14-4 | COMA Decode Range 9-16 | | BATLOW_EN 9-74 | COMA_LPC_EN 9-20 | | BATLOW_STS 9-72 | COMB Decode Range 9-16 | | Binary/BCD Countdown Select 9-32 | COMB LPC EN 9-20 | | BIOS Lock Enable (BLE) 9-7 | | | BIOS Release (BIOS RLS) 9-76 | Configure Flag (CF) 11-10 | | BIOS Write Enable (BIOSWE) 9-7 | Connect Status Change 11-18 | | BIOSWR_STS 9-86 | Coprocessor Error Enable (COPR_ERR_EN) 9-13 | | | COPROC_ERR 9-55 | | BIOS_EN 9-77 | Count Register Status 9-34 | Countdown Type Status 9-34 DEV[7:4]\_TRAP\_STS 9-79 Counter Latch Command 9-33 Diagnose Result 7-18 Counter Mode Selection 9-32 Division Chain Select (DV[2:0]) 9-51 Counter OUT Pin State 9-34 DMA Channel Group Enable 9-28 Counter Port 9-34 DMA Channel Select 9-29, 9-30 Counter Select 9-32 DMA Collection Buffer Enable (DCB EN) 9-14 Counter Selection 9-33 DMA Controller Halted (DCH) 13-12, 14-11 Counter 0 Select 9-33 DMA Group Arbitration Priority 9-28 Counter 1 Select 9-33 DMA Low Page (ISA Address Bits[23:16]) 9-27 Counter 2 Select 9-33 DMA Transfer Mode 9-30 CPU Power Failure (CPUPWR\_FLR) 9-59 DMA Transfer Type 9-30 DPD (Data Parity Detected) 14-3 CPU SLP# Enable (CPUSLP EN) 9-58 CUC Command Unit Command 7-16 DPE Detected Parity Error 9-4 DPE (Detected Parity Error) 14-3 Current Connect Status 11-18 Current Equals Last Valid (CELV) 13-12, 14-11 Drive 0 DMA Capable 10-15 Current Index Value 13-11, 14-10 Drive 0 DMA Timing Enable (DTE0) 10-9 CUS Command Unit Status 7-14 Drive 0 Fast Timing Bank (TIME0) 10-9 CX Command Unit (CU) Executed 7-14 Drive 0 IORDY Sample Point Enable (IE0) 10-9 CX Mask 7-15 Drive 0 Prefetch/Posting Enable (PPE0) 10-9 Drive 1 DMA Capable 10-15 Drive 1 DMA Timing Enable (DTE1) 10-8 D Drive 1 Fast Timing Bank (TIME1) 10-8 Drive 1 IORDY Sample Point Enable (IE1) 10-8 Data 7-19 Drive 1 Prefetch/Posting Enable (PPE1) 10-8 Data Mode (DM) 9-52 Drive 1 Timing Register Enable (SITRE) 10-8 Data Parity Detected (DPD) 13-3 Duplex Mode 7-23 Data Parity Error Detected 10-3, 11-3, 12-2 Dynamic Data 7-11 Data Parity Error Detected (DPD) 8-8 D1 Support 7-10 Data Parity Error Detected (DPED) 7-4, 9-4 D2 Support 7-10 Data Scale 7-11 Data Select 7-11 DATA0/COUNT 12-9 F DATA1 12-10 DATA\_HIGH\_BYTE 12-14 Early Receive Count 7-20 DATA\_LOW\_BYTE 12-13 Edge/Level Bank Select (LTIM) 9-36 EECS EEPROM Chip Select 7-18 DATA\_MSG0 Data Message Byte 0 12-11 DATA\_MSG1 Data Message Byte 1 12-11 EEDI EEPROM Serial Data In 7-18 Date Alarm 9-53 EEDO EEPROM Serial Data Out 7-18 EESK EEPROM Serial Clock 7-18 Daylight Savings Enable (DSE) 9-52 Deep Power-Down on Link Down Enable 7-22 Enable Special Mask Mode (ESMM) 9-40 Delayed Transaction Enable (DTE) 9-14 Enables Processor BIST (CPU\_BIST\_EN) 9-15 Delivery Mod 9-48 End of SMI (EOS) 9-77 Delivery Status 9-47 Enter Global Suspend Mode (EGSM) 11-10 Delivery Type (DT) 9-46 ER Early Receive 7-14 Destination 9-47 ER Mask 7-15 Error 10-15 Destination Mode 9-48 Detected Parity Error (DPE) 7-4, 8-4, 8-8, 10-3, 12-2, 13-3 F Device ID Value 9-2, 11-2, 13-2, 14-2 Device ID value 12-1 FAILED 12-7 Device Identification Number 7-2, 8-2 Fast Back to Back 8-4, 8-8 Device Monitor Status (DEVMON\_STS) 9-78 Fast Back to Back Capable (FBC) 13-3 Device Specific Initialization (DSI) 7-10 Fast Back to Back Enable 8-11 DEVICE\_ADDRESS 12-13 Fast Back to Back Enable (FBE) 7-3, 8-3, 10-2, 11-DEVSEL# Timing Status 8-4, 8-8 2, 12-2, 13-2, 14-2 DEVSEL# Timing Status (DEVT) 10-3, 11-3, 12-2, Fast Back to Back (FB2B) 7-4 Fast Back-to-Back Capable 10-3, 11-3, 12-2 DEVSEL# Timing Status (DEV\_STS) 9-4 FAST\_PCB0 Fast Primary Drive 0 Base Clock 10-DEVT (DEVSEL# Timing Status) 14-3 DEV\_ERR 12-7 FAST\_PCB1 Fast Primary Drive 1 Base Clock 10-DEV\_STS DEVSEL# Timing Status 7-4 DEV[7:4]\_TRAP\_EN 9-79 FAST\_SCB0 Fast Secondary Drive 0 Base Clock | 10.12 | CDEO CEC O ZO | |-------------------------------------------------|-------------------------------------------------------------| | 10-12 | GPE0_STS 9-78 | | FAST_SCB1 Fast Secondary Drive 1 Base Clock | GPE1_STS 9-78 | | 10-12 | GPI[15] Route 9-61 | | FBC (Fast Back to back Capable) 14-3 | GPI[n]_EN 9-76 | | FC Full 7-21 | GPI[n]_STS 9-75 | | FC Paused 7-21 | GPI Interrupt Enable (GIE) 13-15, 14-14 | | FC Paused Low 7-21 | GPI Status Change Interrupt (GSCI) 13-17, 14-16 | | FCP Flow control Pause 7-14 | GPIO Enable (GPIO_EN) 9-8 | | FCP Mask 7-15 | GPIO_SEL 9-93 | | FDD Decode Range 9-17 | GPIO_USE_SEL 9-93 | | FDD_LPC_EN 9-20 | | | FIFO Error Interrupt Enable (FEIE) 13-14, 14-13 | | | FIFO error (FIFOE) 13-12, 14-11 | Н | | Flow Control Threshold 7-21 | •• | | | HCHalted 11-13 | | Force Global Resume (FGR) 11-10 | Header Type 7-6, 8-6, 9-5 | | Force Thermal Throttling (FORCE_THTL) 9-69 | Header Type Value 13-4 | | FR Frame Received 7-14 | Header Value 14-4 | | FR Mask 7-15 | Hide ISA Bridge (HIDE_ISA) 9-13 | | Frame List Current Index/Frame Number 11-14 | HIDE_DEV0 8-12 | | Full Reset (FULL_RST) 9-56 | HIDE_DEV1 8-12 | | FWH_C0_EN 9-18, 9-23 | HIDE_DEV2 8-12 | | FWH_C0_IDSEL 9-21 | HIDE_DEV3 8-12 | | FWH_C8_EN 9-18, 9-23 | HIDE_DEV4 8-12 | | FWH_C8_IDSEL 9-21 | | | FWH_D0_EN 9-18, 9-23 | HIDE_DEVS 8-12 | | FWH_D0_IDSEL 9-21 | HIDE_DEV8 8-12 | | FWH_D8_EN 9-18, 9-23 | Hole Enable (15MB-16MB). 8-13 | | FWH_D8_IDSEL 9-21, 9-22 | Host Controller Process Error 11-13 | | FWH_E0_EN 9-18 | Host Controller Reset (HCRESET) 11-11 | | FWH_E0_IDSEL 9-21, 9-22 | Host System Error 11-13 | | FWH_E8_EN 9-18 | HOST_BUSY 12-7 | | | HOST_NOTIFY_INTREN 12-13 | | FWH_E8_IDSEL 9-21, 9-22 | HOST_NOTIFY_STS 12-12 | | FWH_F0_EN 9-18 | HOST_NOTIFY_WKEN 12-13 | | FWH_F0_IDSEL 9-21, 9-22 | Hour Format (HOURFORM) 9-52 | | FWH_F8_EN 9-18 | HP_PCI_EN 8-13 | | FWH_F8_IDSEL 9-21 | HST_EN SMBus Host Enable 12-5 | | | HUBNMI_STS 9-86 | | ^ | HUBSCI_STS 9-86 | | G | HUBSERR_STS 9-86 | | GAMEH_LPC_EN 9-19 | HUBSMI_STS 9-86 | | GAMEL_LPC_EN 9-19 | 110 25.111_5 15 7 00 | | GBL_SMI_EN 9-77 | | | General Self-Test Result 7-18 | | | Generic Decode Range 1 Enable (GEN1_EN) 9-19 | 1 | | | ICW/OCW Select 9-36 | | Generic I/O Decode Range 1 Base Address | ICW4 Write Required (IC4) 9-36 | | (GEN1_BASE) | IDE Decode Enable (IDE) 10-8 | | 9-19 | IDEP0_ACT_STS 9-81 | | Generic I/O Decode Range 2 Base Address | IDEP0_TRP_EN 9-81 | | (GEN2_BASE) | IDEP1_ACT_STS 9-81 | | 9-22 | IDEP1_TRP_EN 9-81 | | Generic I/O Decode Range 2 Enable (GEN2_EN) 9- | IDESO_ACT_STS 9-80 | | 22 | IDESO_TRP_EN 9-81 | | Global Enable (GBL_EN) 9-67 | IDES1_ACT_STS 9-80 | | Global Release (GBL_RLS) 9-68 | IDES1_TRP_EN 9-81 | | Global Reset (GRESET) 11-10 | INIT_NOW 9-55 | | Global Standby Timer Status (GST_STS) 9-72 | | | Global Standby Timer Tick Rate (GST_TICK) 9-58 | Intel® SpeedStep <sup>TM</sup> Technology Enable (SS_EN) 9- | | Global Standby Timer Timeout Count | 58 Intal® SpandStanTM Tashnalagy State (SS STATE) | | (GST_TIMEOUT) | Intel® SpeedStep <sup>TM</sup> Technology State (SS_STATE) | | 9-58 | 9-83 | | Global Status (GBL _STS) 9-66 | Interesting Packet 7-22 | | Olden Dimine (ODE _DID) / 00 | Internal LAN Master Request Status | | (LAN_MREQ_STS) | K | |--------------------------------------------------|----------------------------------------------------| | 8-14 | <del></del> | | Internal PCI Master Request Status | KBC_ACT_STS 9-80 | | (INT_MREQ_STS) 8-14 | KBC_LPC_EN 9-19 | | Interrupt 10-15 | KBC_TRP_EN 9-81 | | Interrupt Enable 7-19 | Keyboard IRQ1 Latch Enable (IRQ1LEN) 9-13 | | Interrupt Input Pin Polarity 9-47 | KILL 12-8 | | Interrupt Level Select (L2, L1, L0) 9-39 | | | Interrupt Line 10-7, 11-5, 12-4, 13-6, 14-6 | • | | Interrupt Line Routing 8-10 | L | | Interrupt Line (INT_LN) 7-8 | LAN Connect Address 7-19 | | Interrupt On Complete (IOC) Enable 11-14 | | | Interrupt On Completion Enable (IOCE) 13-14, 14- | LAN Connect Register Address 7-19 | | | LAN Connect Software Reset 7-22 | | Interment DIN 12.4 | Last Valid Buffer Completion Interrupt (LVBCI) 13- | | Interrupt PIN 12-4 | 12, | | Interrupt Pin 10-7, 11-6 | 14-11 | | Interrupt Pin (INT_PN) 7-9 | Last Valid Buffer Interrupt Enable (LVBIE) 13-14, | | Interrupt Request Flag (IRQF) 9-53 | 14-13 | | Interrupt Request Level 9-37 | Last Valid Index 13-11, 14-10 | | Interrupt Request Mask 9-38 | Latch Count of Selected Counters 9-33 | | Interrupt Routing Enable (IRQEN) 9-9, 9-11 | Latch Status of Selected Counters 9-33 | | Interrupt Vector Base Address 9-37 | LEGACY_USB_EN 9-77 | | INTR 12-7 | LEGACY_USB_STS 9-79 | | INTRD_SEL 9-89 | LEG_ACT_STS 9-80 | | INTREN 12-9 | LEG_IO_TRP_EN 9-81 | | Intruder Detect (INTRD_DET) 9-87 | Line Status 11-18 | | INUSE_STS 12-7 | Link Status Change Indication 7-22 | | IO Space Indicator 12-3 | Link Status Indication 7-23 | | IOCHK# NMI Enable (IOCHK_NMI_EN) 9-54 | Loop Back Test Mode 11-10 | | IOCHK# NMI Source Status (IOCHK_NMI_STS) | Low Speed Device Attached (LS) 11-17 | | 9-54 | Lower 128-byte Lock (L128LOCK) 9-16 | | IORDY Sample Point (ISP) 10-8 | LPT Decode Range 9-17 | | IOS (I/O Space) 13-2 | LPT_LPC_EN 9-20 | | IOSE I/O Space Enable (IOSE) 10-2 | El I_El O_El ( ) 20 | | IRQ Number 9-44 | | | IRQ Routing 9-9, 9-11 | M | | IRQ10 ECL 9-42 | | | IRQ11 ECL 9-42 | M Interrupt Mask 7-15 | | IRQ12 ECL 9-42 | Magic Packet 7-22 | | IRQ14 ECL 9-42 | MAS (Master-Abort Status) 14-3 | | IRQ15 ECL 9-42 | Mask 9-47 | | IRQ3 ECL 9-42 | Master Abort Mode 8-11 | | IRQ4 ECL 9-41 | Master Abort Status (RMA) 7-4, 9-4 | | IRQ5 ECL 9-41 | Master Clear 9-31 | | | Master Data Parity Error Detected (MDPD) 8-4, 8-8 | | IRQ6 ECL 9-41 | Master Latency Count 8-5, 8-7 | | IRQ7 ECL 9-41 | Master Latency Timer Count (MLTC) 7-6 | | IRQ9 ECL 9-42 | Master-Abort Status (MAS) 13-3 | | ISA Enable 8-11 | Master/Slave in Buffered Mode 9-38 | | I/O Address Base bits 8-7 | Max Packet (MAXP) 11-10 | | I/O Address Limit bits 8-7 | Maximum Redirection Entries 9-46 | | I/O Addressing Capability 8-7 | MAX_LAT Maximum Latency 7-9 | | I/O APIC Identification 9-46 | MC_LPC_EN 9-19 | | I/O Space Enable (IOE) 7-3, 8-3 | MD3 13-16, 14-15 | | I/O Space Enable (IOSE) 11-2, 12-2 | Memory Address Base 8-9 | | I/O Space Indicator 7-7 | Memory Address Limit 8-9 | | I/O Space (IOS) 14-2 | Memory Space Enable (MSE) 7-3, 8-3, 11-2, 12-2 | | I2C 5-148, 5-149 | Memory Space (MS) 13-2, 14-2 | | I2C_EN 12-5 | Memory Write and Invalidate Enable (MWE) 8-3 | | | | | | Memory Write and Invalidate Enable (MWI) 13-2, | | | 14-2<br>Memory-Space Indicator 7-6 | | | | Mic In Interrupt (MINT) 13-16, 14-15 PCI Interrupt Enable (USBPIRQEN) 11-7 Microcontroller SMI Enable (MCSMI\_EN) 9-76 PCI Master Request Status (PCI\_MREQ\_STS) 8-14 PCI SERR# Enable (PCI\_SERR\_EN) 9-54 Microcontroller SMI# Status (MCSMI\_STS) 9-78 Microprocessor Mode 9-38 PCI\_DAC\_EN 8-12 PCM In Interrupt (PIINT) 13-17, 14-16 MIDI Decode Range 9-17 MIDI ACT STS 9-80 PCM Out Interrupt (POINT) 13-17, 14-15 MIDI\_LPC\_EN 9-20 PCM 4/6 Enable 13-15 PEC\_DATA 12-10 MIDI\_TRP\_EN 9-81 PEC\_EN 12-8 MIN\_GNT Minimum Grant 7-9 Mode Selection Status 9-34 Periodic Interrupt Enable (PIE) 9-52 Periodic Interrupt Flag (PF) 9-53 Modem In Interrupt (MIINT) 13-17, 14-16 Modem Out Interrupt (MOINT) 13-17, 14-16 Periodic SMI# rate Select (PER SMI SEL) 9-58 MON4\_FWD\_EN 9-61 PERIODIC\_EN 9-76 PERIODIC\_STS 9-78 MON4\_MASK 9-62 MON5\_FWD\_EN 9-61 PIRQAE\_ACT\_STS 9-80 MON5 MASK 9-62 PIRQBF\_ACT\_STS 9-80 MON6\_FWD\_EN 9-61 PIRQCG\_ACT\_STS 9-80 MON6\_MASK 9-62 PIRQDH\_ACT\_STS 9-80 MON7\_FWD\_EN 9-61 PME Clock 7-10 MON7\_MASK 9-62 PME Enable 7-11 PME Status 7-11, 7-22 MON\_TRAP\_BASE 9-62 Mouse IRQ12 Latch Enable (IRQ12LEN) 9-13 PME Support 7-10 PME B0 STS 9-72 MSS Decode Range 9-17 MSS\_LPC\_EN 9-20 PME\_EN 9-74 Multi-Function Bit 11-4 PME\_STS 9-72 Multi-Function Device 7-6, 8-6, 9-5 PM1\_STS\_REG 9-79 Multi-Transaction Timer Count Value 8-13 Pointer Field 7-17 MWIE Memory Write and Invalidate Enable 7-3 Poll Mode Command 9-40 POP\_MODE\_CAP 10-3 POP\_MODE\_SEL 10-3 Ν Port Enabled/Disabled (PORT\_EN) 11-18 Port Enable/Disable Change 11-18 GPI 9-75, 9-76 PORT Function Selection 7-17 TCO\_MESSAGE 9-89 Port Reset 11-17 NEWCENTURY\_STS 9-86 **PORT0EN 11-8** NMI 9-88 **PORT1EN 11-8** NMI Enable (NMI\_EN) 9-55 Position In Current Buffer 13-13, 14-12 NMI2SMI\_EN 9-87, 9-88 Positive Decode Enable (POS\_DEC\_EN) 9-14 NMI\_NOW 9-88 Postable Memory Write Enable (PMWE) 10-2, 11-2, NO\_REBOOT 9-15 NXT\_PTR Next Item Pointer 7-10 Power Button Enable (PWRBTN\_EN) 9-67 Power Button Override Status (PRBTNOR\_STS) 9-O Power Button Status (PWRBTN\_STS) 9-66 OCW2 Select 9-39 Power Failure (PWR\_FLR) 9-60 OCW3 Select 9-40 Power Sequencing 16-18 Opcode 7-19 Power State 7-11 Overcurrent Active 11-17 Prefetchable 7-6 Overcurrent Indicator 11-17 Prefetchable Memory Address Base 8-9 Prefetchable Memory Address Limit 8-10 Prefetched Index Value 13-13 Prefetched Index value 14-12 Primany Resume Interrupt Enable 13-15, 14-14 Package Information 17-1 Primary Bus Number 8-6 Parity Error Response 8-3, 10-2, 11-2 Primary Codec Ready (PCR) 13-16, 14-15 Parity Error Response Enable 8-11 Primary Drive 0 Cycle Time (PCT0) 10-11 Parity Error Response (PER) 7-3, 9-3, 12-2, 13-2, Primary Drive 0 Synchronous DMA Mode Enable (PSDE0) 10-10 Pass Through State (PSTATE) 11-8 Primary Drive 1 Cycle Time (PCT1) 10-11 PCB0 10-13 Primary Drive 1 IORDY Sample Point (PISP1) 10-9 PCB1 10-13 Primary Drive 1 Recovery Time (PRCT1) 10-9 PCI CLKRUN# Enable (CLKRUN\_EN) 9-58 Primary Drive 1 Synchronous DMA Mode Enable | (PSDE1) 10-10 | RUS Receive Unit Status 7-14 | |-----------------------------------------------------|------------------------------------------------| | Primary Master Channel Cable Reporting 10-12 | RW 12-9 | | Primary Resume Interrupt 13-16, 14-15 | | | Primary Slave Channel Cable Reporting 10-12 | | | | S | | PRIM_SIG_MODE 10-12 | 3 | | Processor Break Event Indication Enable (FERR#- | SAFE_MODE 9-15 | | MUX-EN) 9-13 | SB16 Decode Range 9-17 | | Processor Frequency Strap (FREQ_STRAP[3:0]) 9- | SB16_LPC_EN 9-20 | | 15 | | | Programming Interface 11-3, 13-3 | SCB General Pointer 7-17 | | Programming Interface Value 14-3 | SCBO 10-13 | | PRQ 9-46 | SCB1 10-12 | | | SCE Special Cycle Enable 7-3 | | PWRBTN_LVL 9-58 | SCI Enable (SCI_EN) 9-68 | | PWROK Failure (PWROK_FLR) 9-59 | SCI IRQ Select (SCI_IRQ_SEL) 9-6 | | | Secondary Bus Number 8-6 | | <b>D</b> | Secondary Bus Reset 8-11 | | R | Secondary Codec Ready (SCR) 13-16, 14-15 | | | | | Rate Select (RS[3:0]) 9-51 | Secondary Drive 0 Cycle Time (SCT0) 10-11 | | Read Back Command 9-33 | Secondary Drive 0 Synchronous DMA Mode Enable | | Read Completion Status 13-16 | (SSDE0) 10-10 | | Read / Write Control (RWC) 10-14 | Secondary Drive 1 Cycle Time (SCT1) 10-11 | | Ready 7-19 | Secondary Drive 1 IORDY Sample Point (SISP1) | | Read/Write Select 9-32 | 10-9 | | Read/Write Selection Status 9-34 | Secondary Drive 1 Recovery Time (SRCT1) 10-9 | | Real Time Clock Index Address (RTC_INDX) 9-55 | Secondary Drive 1 Synchronous DMA Mode Enable | | | | | Receive DMA Byte Count 7-19 | (SSDE1) 10-10 | | Received Master Abort (RMA) 8-4, 8-8, 12-2 | Secondary Master Channel Cable Reporting 10-12 | | Received Master-Abort Status (RMA) 10-3, 11-3 | Secondary Resume Interrupt 13-16, 14-15 | | Received System Error (SSE) 8-4, 8-8 | Secondary Resume Interrupt Enable 13-15, 14-14 | | Received Target Abort (RTA) 7-4, 8-4, 8-8, 9-4, 12- | Secondary Slave Channel Cable Reporting 10-12 | | 2 | SECOND_TO_STS 9-87 | | Recovery Time (RCT) 10-8 | SEC_SIG_MODE 10-12 | | Redirection Entry Clear 9-45 | SEND_NOW 9-88 | | | | | Refresh Cycle Toggle (REF_TOGGLE) 9-54 | Serial Bus Release Number 11-6 | | Register Read Command 9-40 | Serial IRQ Enable (SIRQEN) 9-10 | | Register Result 7-18 | Serial IRQ Frame Size (SIRQSZ) 9-10 | | Remote IRR 9-47 | Serial IRQ Mode Select (SIRQMD) 9-10 | | REQ[5]#/GNT[5]# PC/PCI Protocol Select | SERIRQ_SMI_STS 9-78 | | (PCPCIB_SEL) 9-13 | SERRS (SERR# Status) 14-3 | | Reset CPU (RST_CPU) 9-56 | SERR# Due to Delayed Transaction Timeout | | Reset Registers (RR) 13-14, 14-13 | (SERR_DTT) 8-15, 9-12 | | Resource Indicator 9-6, 9-8 | SERR# Due to Received Target Abort (SERR_RTA) | | Resource Type Indicator (RTE) 10-4, 10-5, 10-6, | 8-15, | | | | | 11-5, 13-5, 14-5 | 9-12<br>SERRUE 11 0 11 10 2 11 2 | | Resume Detect (RSM_DET) 11-13, 11-17 | SERR# Enable 8-11, 10-2, 11-2 | | Resume Interrupt Enable 11-14 | SERR# enable on Delayed Transaction Timeout | | Revision ID Value 13-3, 14-3 | (SERR_DTT_EN) 8-14 | | Revision Identification Number 7-5, 8-5, 9-4 | SERR# enable on receiving target abort | | RI_EN 9-74 | (SERR_RTA_EN) | | RI_STS 9-72 | 8-14 | | RNR Mask 7-15 | SERR# Enable (SEN) 13-2, 14-2 | | RNR Receive Not Ready 7-14 | SERR# Enable (SERREN) 12-2 | | ROM Content Result 7-18 | SERR# Enable (SERR_EN) 7-3, 8-3, 9-3 | | | | | Rotate and EOI Codes (R, SL, EOI) 9-39 | SERR# NMI Source Status (SERR#_NMI_STS) 9- | | Route 9-61 | 54 | | RTC Event Enable (RTC_EN) 9-67 | SERR# on Delayed Transaction Timeout Enable | | RTC Power Status (RTC_PWR_STS) 9-60 | (SERR_DTT_EN) 9-11 | | RTC Status (RTC_STS) 9-65 | SERR# on Received Target Abort Enable | | RUC Receive Unit Command 7-16 | (SERR_RTA_EN) 9-11 | | Run/Pause Bus master (RPBM) 13-14, 14-13 | SERR# Status (SERRS) 13-3 | | Run/Stop (RS) 11-11 | Short Packet Interrupt Enable 11-14 | | r \ '-'/ | | | SI Software Generated Interrupt 7-15 Signaled System Error (SSE) 7-4, 9-4, 10-3, 12-2 Signaled Target Abort (STA) 8-4, 8-8, 9-4 Signaled Target-Abort Status 12-2 Signaled Target-Abort Status (STA) 10-3, 11-3, 13- 3 Single or Cascade (SNGL) 9-36 Slave Identification Code 9-38 SLAVE_ADDR 12-11 Sleep Enable (SLP_EN) 9-68 Sleep Type (SLP_TYP) 9-68 | Subsystem ID (SID) 10-7, 11-5, 12-4<br>Subsystem Vendor ID 7-7<br>Subsystem Vendor ID Value 13-6, 14-6<br>Subsystem Vendor ID (SVID) 10-6, 11-5, 12-3<br>Suspend 11-17<br>SWI Software Interrupt 7-14<br>SWSMI_TMR_STS 9-79<br>SW_TCO_SMI 9-87<br>System Reset (SYS_RST) 9-56 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SLP_SMI_EN 9-77 | Т | | SLP_SMI_STS 9-79 SMBALERT_STS 12-7 SMBCLK_CTL 12-12 SMBCLK_CUR_STS 12-12 SMBDATA_CUR_STS 12-12 SMBUS SMI Status (SMBUS_SMI_STS) 9-78 SMBUS Wake Status (SMB_WAK_STS) 9-73 SMB_CMD 12-8 SMB_SMI_EN 12-5 SMI at End of Pass-through Enable (SMIATENDPS) 11-8 SMI Caused by End of Pass-through (SMIBYENDPS) 11-7 SMI Caused by Port 60 Read (TRAPBY60R) 11-7 SMI Caused by Port 60 Write (TRAPBY60W) 11-7 SMI Caused by Port 64 Read (TRAPBY64R) 11-7 SMI Caused by Port 64 Write (TRAPBY64R) 11-7 SMI Caused by USB Interrupt (SMIBYUSB) 11-7 SMI Caused by WSB Interrupt (SMIBYUSB) 11-7 SMI on Port 60 Reads Enable (60REN) 11-8 SMI on Port 64 Reads Enable (60WEN) 11-8 SMI on Port 64 Writes Enable (64WEN) 11-8 SMI on Port 64 Writes Enable (64WEN) 11-8 SMI on USB IRQ (USBSMIEN) 11-8 SMLink Slave SMI Status (SMLINK_SLV_SMI_STS) 9-87 SOF Timing Value 11-16 | TCO Interrupt Enable (TCO_INT_EN) 9-7 TCO Interrupt Select (TCO_INT_SEL) 9-7 TCO Timer Halt (TCO_TMR_HLT) 9-88 TCOSCI_EN 9-74 TCOSCI_STS 9-73 TCO_EN 9-76 TCO_INT_STS 9-86 TCO_STS 9-78 Thermal Interrupt Override Status (THRMOR_STS) 9-73 Thermal Interrupt Status (THRM_STS) 9-73 THRM#_POL 9-75 THRM_DTY 9-69 THRM_EN 9-75 Throttle Status (THTL_STS) 9-69 THTL_DTY 9-70 THTL_EN 9-70 TIMEOUT 9-86 Timeout/CRC Interrupt Enable 11-14 Timer Counter 2 Enable (TIM_CNT2_EN) 9-54 Timer Counter 2 OUT Status (TMR2_OUT_STS) 9-54 Timer Overflow Interrupt Enable (TMROF_EN) 9-67 Timer Overflow Status (TMROF_STS) 9-66 | | Software Debug (SWDBG) 11-10 | Timer Value (TMR_VAL) 9-69<br>TOP_SWAP 9-15 | | Software SMI Rate Select (SWSMI_RATE_SEL) 9- | Trigger Mode 9-47 | | 58 Software SMI# Timer Enable (SWSMI_TMR_EN) | Type 7-6 | | 9-77 SOP_MODE_CAP 10-3 SOP_MODE_SEL 10-3 Speaker Data Enable (SPKR_DAT_EN) 9-54 Special Cycle Enable (SCE) 8-3, 10-2, 11-2, 12-2, 13-2, 14-2 Special Fully Nested Mode (SFNM) 9-38 Special Mask Mode (SMM) 9-40 Speed 7-23 Square Wave Enable (SQWE) 9-52 STA Signaled Target Abort 7-4 STA (Signaled Target Abort Status) 14-3 START 12-8 Start Frame Pulse Width (SFPW) 9-10 Start/Stop Bus Master (START) 10-14 Sub Class Code 7-5, 8-5, 9-5, 10-4, 11-4, 12-3, 13-4 Sub Class Code Value 14-4 | UDF Supported 14-3 Update Cycle Inhibit (SET) 9-52 Update In Progress (UIP) 9-51 Update-Ended Flag (UF) 9-53 Update-Ended Interrupt Enable (UIE) 9-52 Upper 128-byte Enable (U128E) 9-16 Upper 128-byte Lock (U128LOCK) 9-16 USB Error Interrupt 11-13 USB Interrupt (USBINT) 11-13 USB1_EN 9-74 USB1_STS 9-73 USB2_EN 9-74 USB2_STS 9-73 USB3_STS 9-73 USB3_STS 9-72 | | Subordinate Bus Number 8-6 | User Definable Features (UDF) 7-4, 8-4, 8-8, 10-3, | | Subsystem ID 7-8<br>Subsystem ID Value 13-6, 14-6 | 11-3, 12-2 | V Valid RAM and Time Bit (VRT) 9-53 Vendor ID Value 9-2, 11-1, 12-1, 13-1, 14-1 Vendor Identification Number 7-2, 8-2 Version 7-10 VGA Enable 8-11 VGA Palette Snoop 8-3, 10-2, 11-2 VGA Palette Snoop (VPS) 7-3, 12-2, 13-2, 14-2 #### X Xoff 7-21 Xon 7-21 #### W Wait Cycle Control 8-3, 10-2, 11-2 Wait Cycle Control (WCC) 12-2, 13-2, 14-2 Wake Status (WAK\_STS) 9-65 Watchdog Status (WDSTATUS) 9-89 WCC Wait Cycle Control 7-3 WR\_PingPong\_EN 10-12