## **DM74AS286** # 9-Bit Parity Generator/Checker with Bus-Driver Parity I/O Port #### **Features** - PNP inputs to reduce bus loading - Generates either odd or even parity for nine data lines - Inputs are buffered to lower the drive requirements - Can be used to upgrade existing systems using MSI parity circuits - Cascadable for n-bits - Switching specifications at 50pF - Switching specifications guaranteed over full temperature and V<sub>CC</sub> range - A parity I/O portable to drive bus #### **General Description** These universal, 9-bit parity generators/checkers utilize advanced Schottky high performance circuitry and feature odd/even outputs to facilitate operation of either odd or even parity applications. The word length capability is easily expanded by cascading. The DM74AS286 can be used to upgrade the performance of most systems utilizing the DM74AS280 parity generator/checker. Although the DM74AS286 is implemented without expander inputs, the corresponding function is provided by the availability of an input pin $\overline{XMIT}$ . $\overline{XMIT}$ is a control line which makes parity error output active and parity an input port when HIGH; when LOW, parity error output is inactive and parity becomes an output port. In addition, parity I/O control circuitry contains a feature to keep the I/O port in the 3-STATE during power UP or DOWN to prevent bus glitches. ## **Ordering Information** | Order<br>Number | Package<br>Number | Package Description | |-----------------|-------------------|------------------------------------------------------------------------------| | DM74AS286M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. ## **Connection Diagram** ## **Function Table** | Number of | Par | Parity I/O | | | | | |------------------------------------|-------|------------|------|-----------------|-------------------|--| | Inputs (A thru I)<br>that are HIGH | Input | Output | XMIT | Parity<br>Error | Mode of Operation | | | 0, 2, 4, 6, 8 | N/A | Н | L | Н | Parity | | | 1, 3, 5, 7, 9 | N/A | L | L | Н | Generator | | | 0, 2, 4, 6, 8 | Н | N/A | Н | Н | Parity | | | 0, 2, 4, 6, 8 | L | N/A | Н | L | Checker | | | 1, 3, 5, 7, 9 | Н | N/A | Н | L | Parity | | | 1, 3, 5, 7, 9 | L | N/A | Н | Н | Checker | | L = LOW Logic Level H = HIGH Logic Level N/A = Not Applicable #### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |------------------|--------------------------------------|-----------------| | V <sub>CC</sub> | Supply Voltage | 7V | | VI | Input Voltage | 7V | | T <sub>A</sub> | Operating Free Air Temperature Range | 0°C to +70°C | | T <sub>STG</sub> | Storage Temperature Range | −65°C to +150°C | | $\theta_{JA}$ | Typical Thermal Resistance | 108.0°C/W | ### **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | | Min. | Тур. | Max. | Units | |-----------------|--------------------------------|--------------|------|------|------------|-------| | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current | Parity I/O | | | <b>–15</b> | mA | | | | Parity Error | | | -2 | mA | | I <sub>OL</sub> | LOW Level Output Current | Parity I/O | | | 48 | mA | | | | Parity Error | | | 20 | mA | | T <sub>A</sub> | Operating Free-Air Temperature | • | 0 | | 70 | °C | #### **Electrical Characteristics** Over recommended free-air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25$ °C. | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |-----------------|---------------------------|----------------------------------------------------------|------------|---------------------|------|------|-------| | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.5V$ , $I_{IN} = -18$ mA | | | | -1.2 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = Max, V_{CC} = 4.5V$ | | 2.4 | 3.2 | | V | | | | $V_{CC} = 4.5V$ to 5.5V, $I_{OH} = -2$ | mA | V <sub>CC</sub> – 2 | | | V | | V <sub>OL</sub> | LOW Level Output Voltage | $V_{CC} = 4.5V$ , $I_{OL} = Max$ | | | 0.35 | 0.5 | V | | I <sub>I</sub> | Input Current at Maximum | $V_{CC} = 5.5V, V_{IH} = 7V,$ | | | | 0.1 | mA | | | Input Voltage | (V <sub>I</sub> = 5.5V for Parity I/O) | | | | | | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = 5.5V, V_{IH} = 2.7V^{(1)}$ Others | | | | 20 | μΑ | | | | | Parity I/O | | | 50 | | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = 5.5V, V_{IL} = 0.4V^{(1)}$ | | | | -0.5 | mA | | Io | Output Drive Current | V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 2.25V | | -30 | | -112 | mA | | I <sub>CC</sub> | Supply Current | $V_{CC} = 5.5V$ , Transmit Mode, $\overline{XMIT} = LOW$ | | | | 43 | mA | | | | Receive Mode, XMIT = HIGH | | | | 50 | mA | #### Note: 1. For I/O ports, the parameters $I_{IH}$ and $I_{IL}$ include the OFF-state current, $I_{OZH}$ and $I_{OZL}$ . ## **Switching Characteristics** Over recommended supply and temperature range. | Symbol | Parameter | From | То | Min. | Max. | Units | |------------------|------------------------------------------------------|----------------|--------------|------|------|-------| | t <sub>PLH</sub> | Propagation Delay Time from LOW-to-HIGH Level Output | Any Data Input | Parity I/O | 3 | 15 | ns | | t <sub>PHL</sub> | Propagation Delay Time from HIGH-to-LOW Level Output | Any Data Input | Parity I/O | 3 | 14 | ns | | t <sub>PLH</sub> | Propagation Delay Time from LOW-to-HIGH Level Output | Any Data Input | Parity Error | 3 | 16.5 | ns | | t <sub>PHL</sub> | Propagation Delay Time from HIGH-to-LOW Level Output | Any Data Input | Parity Error | 3 | 16.5 | ns | | t <sub>PLH</sub> | Propagation Delay Time from LOW-to-HIGH Level Output | Parity I/O | Parity Error | 3 | 9 | ns | | t <sub>PHL</sub> | Propagation Delay Time from HIGH-to-LOW Level Output | Parity I/O | Parity Error | 3 | 9 | ns | | t <sub>PZL</sub> | Output Enable Time to LOW Level | XMIT | Parity I/O | 3 | 16 | ns | | t <sub>PLZ</sub> | Output Disable Time from LOW Level | XMIT | Parity I/O | 3 | 10 | ns | | t <sub>PZH</sub> | Output Disable Time from HIGH Level | XMIT | Parity I/O | 3 | 13 | ns | | t <sub>PHZ</sub> | Output Enable Time to HIGH Level | XMIT | Parity I/O | 3 | 11.5 | ns | ## **Typical Applications** | Number of In | Parity Result Output | | |-------------------|----------------------|---| | 0, 2, 4, 6, 8, 10 | Even | L | | 1, 3, 5, 7, 9 | Odd | Н | Figure 1. Dedicated 10-Bit Parity Sensing Configuration ## **Typical Applications** (Continued) | Direction | I/O Direction | Parity Check Result<br>(Parity Error) | | | |----------------|-------------------|---------------------------------------|----------|--| | Control (XMIT) | (Parity I/O) | Level | ∑ Result | | | Н | Input (Receive) | Н | True | | | | | L | False | | | L | Output (Transmit) | Н | N/A | | | Parity Select (Input I) | | | | | |-------------------------|--------|--|--|--| | Level | Format | | | | | Н | Even | | | | | L | Odd | | | | L = LOW Logic Level H = HIGH Logic Level N/A = Not Applicable Figure 2. Bus I/O Parity Implementation ## **Typical Applications** (Continued) PARITY ERROR OUTPUT 9 DM74AS645 ARE 90 DATA **USED IN FIXED 10-BIT** LINES RECEIVING MODE (SEE FIGURE 1) 54AS286 RITY LINE CTIONAL) PARITY G XMIT DIRECTION CONTROL #### Note: 2. Parity format in this configuration is "odd parity" PARITY Error Figure 3. 90-Bit Parity Generator/Checker Implementation Using Device Expansion Techniques RECEIVE MODE PARITY CHECK RESULT ## **Physical Dimensions** Dimensions are in millimeters unless otherwise noted. NOTES: UNLESS OTHERWISE SPECIFIED - THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, DATED MAY 1990. ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. Figure 4. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A #### **TRADEMARKS** The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks | ACEx <sup>®</sup> | Green FPS™ e-Series™ | Power-SPM™ | SyncFET™ | |-------------------------------------|-------------------------|----------------------------|------------------------| | Build it Now™ | GTO™ | PowerTrench <sup>®</sup> | The Power Franchise® | | CorePLUS™ | i-Lo™ | Programmable Active Droop™ | TM | | $CROSSVOLT^{TM}$ | IntelliMAX™ | QFET <sup>®</sup> | TinyBoost™ | | CTL™ | ISOPLANAR™ | QS™ | TinyBuck™ | | Current Transfer Logic™ | MegaBuck™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | EcoSPARK <sup>®</sup> | MICROCOUPLER™ | Quiet Series™ | TINYOPTO™ | | FACT Quiet Series™ | MicroPak™ | RapidConfigure™ | TinyPower™ | | FACT <sup>®</sup> | Motion-SPM™ | SMART START™ | TinyPWM™ | | FAST <sup>®</sup> | OPTOLOGIC <sup>®</sup> | SPM <sup>®</sup> | TinyWire™ | | FastvCore™ | OPTOPLANAR <sup>®</sup> | STEALTH™ | μSerDes™ | | FPS™ | PDP-SPM™ | SuperFET™ | UHC <sup>®</sup> | | FRFET® | Power220 <sup>®</sup> | SuperSOT™-3 | UniFET™ | | Global Power Resource <sup>SM</sup> | Power247 <sup>®</sup> | SuperSOT™-6 | VCX™ | | Green FPS™ | POWEREDGE <sup>®</sup> | SuperSOT™-8 | VOX | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## PRODUCT STATUS DEFINITIONS Definition of Terms | Datasheet Identification | | Definition | | | |--------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Advance Information Formative or In Design | | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | | | Rev. I28