# IS43/46QR85120B IS43/46QR16256B



**JULY 2022** 

## 512Mbx8, 256Mbx16 4Gb DDR4 SDRAM

#### **FEATURES**

- Standard Voltage: VDD = VDDQ = 1.2V, VPP=2.5V
- High speed data transfer rates with system frequency up to 2666 Mbps
- · Data Integrity
  - Auto Self Refresh (ASR) by DRAM built-in TS
  - Auto Refresh and Self Refresh Modes
- · DRAM access bandwidth
  - Separated IO gating structures by Bank Groups
  - Self Refresh Abort
  - Fine Granularity Refresh
- Signal Synchronization
  - Write Leveling via MR settings
  - Read Leveling via MPR
- · Reliability & Error Handling
  - Command/Address Parity
  - Data bus Write CRC
  - MPR readout
  - Boundary Scan (x16 only)
- Speed Grade (CL-TRCD-TRP)
  - 2400Mbps/ 16-16-16 (-083R)
  - 2666Mbps/ 18-18-18 (-075U)

#### PROGRAMMABLE FUNCTIONS

- Output Driver Impedance (34/48)
- CAS Write Latency (9/10/11/12/14/16/18)
- Additive Latency (0/CL-1/CL-2) (x8 only)
- CS# to Command Address (3/4/5/6/8)
- Burst Type (Sequential/Interleaved)
- Write Recovery Time (10/12/14/16/18/20/24)
- Read Preamble (1T/2T)
- Write Preamble (1T/2T)
- Burst Length (BL8/BC4/BC4 or 8 on the fly)

#### **Options**

• Configuration: 256Mx16, 512Mx8

- · Package:
  - 96-ball BGA (7.5mm x 13.5mm, 0.8mm ball pitch) for x16
  - 78-ball BGA (10.0mm x 14.0mm, 0.8mm ball pitch) for x8

#### Signal Integrity

- Internal VREFDQ Training
- Read Preamble Training
- Gear Down Mode
- Per DRAM Adressability
- Configurable DS for system compatibility
- Configurable On-Die Termination
- Data bus Inversion (DBI)
- ZQ Calibration for DS/ODT impedance accuracy via external ZQ pad (240 ohm +/- 1%)

#### · Power Saving and efficiency

- POD with VDDQ termination
- Command/Address Latency (CAL)
- Maximum Power Saving
- Low power Auto Self Refresh (LPASR)

#### · Operating Temperature

- Commercial (Tc = 0°C to +95°C)
- Industrial (Tc = -40°C to +95°C)
- Automotive A1 (Tc = -40°C to +95°C)
- Automotive A2 (Tc = -40°C to +105°C)
- Automotive A3 (Tc = -40°C to +125°C)

#### **ADDRESS TABLE**

| Parameter         | 256M x16 | 512M x8 |  |  |  |
|-------------------|----------|---------|--|--|--|
| Row Addressing    | A0-A14   | A0-A14  |  |  |  |
| Column Addressing | A0-A9    | A0-A9   |  |  |  |
| Bank Addressing   | BA0-BA1  | BA0-BA1 |  |  |  |
| Bank Groups       | BG0      | BG0-BG1 |  |  |  |
| Page size         | 2KB      | 1KB     |  |  |  |
| tRFC              | 260ns    | 260ns   |  |  |  |

Copyright © 2022 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution. Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

- b.) the user assume all such risks; and
- c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



## 1.1 DDR4 SDRAM package ball out 78-ball FBGA -x8 (Top View)

|   | 1      | 2          | 3 4        |    | 5 | 6 | 7               | 8                  | 9     |   |
|---|--------|------------|------------|----|---|---|-----------------|--------------------|-------|---|
|   |        |            |            | 1  |   |   |                 |                    |       |   |
| A | VDD    | VSSQ       | TDQS       |    |   |   | DM, DBI<br>TDQS | VSSQ               | vss   | A |
| В | VPP    | VDDQ       | DQS        |    |   |   | DQ1             | VDDQ               | ZQ    | В |
| С | VDDQ   | DQ0        | DQS        |    |   |   | VDD             | VSS                | VDDQ  | С |
| D | VSSQ   | DQ4        | DQ2        | Q2 |   |   | DQ3             | DQ5                | VSSQ  | D |
| E | vss    | VDDQ       | DQ6        |    |   |   | DQ7             | VDDQ               | vss   | E |
| F | VDD    | NC         | ODT        |    |   |   | СК              | CK                 | VDD   | F |
| G | vss    | NC         | CKE        |    |   |   | <del>CS</del>   | NC                 | NC    | G |
| Н | VDD    | WE/<br>A14 | ĀCT        |    |   |   | CAS/<br>A15     | RAS/<br><b>A16</b> | vss   | Н |
| J | VREFCA | BG0        | A10/<br>AP |    |   |   | A12/<br>BC      | BG1                | VDD   | J |
| K | VSS    | BA0        | A4         |    |   |   | A3              | BA1                | VSS   | K |
| L | RESET  | A6         | A0         |    |   |   | A1              | A5                 | ALERT | L |
| M | VDD    | A8         | A2         |    |   |   | A9              | A7                 | VPP   | M |
| N | vss    | A11        | PAR        |    |   |   | RFU             | A13                | VDD   | N |



## 1.2 DDR4 SDRAM package ball out 96-ball FBGA -x16 (Top View)

|   | 1      | 2            | 3          | 4 | 5 | 6 | 7            | 8           | 9     |   |
|---|--------|--------------|------------|---|---|---|--------------|-------------|-------|---|
| Α | VDDQ   | VSSQ         | DOS        |   |   | 1 | <del></del>  | VSSQ        | VDDO  | Λ |
| Α |        |              | DQ8        |   |   |   | DQSU         | VSSQ        | VDDQ  | Α |
| В | VPP    | VSS          | VDD        |   |   |   | DQSU         | DQ9         | VDD   | В |
| C | VDDQ   | DQ12         | DQ10       |   |   |   | DQ11         | DQ13        | VSSQ  | C |
| D | VDD    | VSSQ         | DQ14       |   |   |   | DQ15         | VSSQ        | VDDQ  | D |
| Е | vss    | UDM/<br>UDBI | VSSQ       |   |   |   | LDM/<br>LDBI | VSSQ        | vss   | Е |
| F | VSSQ   | VDDQ         | DQSL       |   |   |   | DQ1          | VDDQ        | ZQ    | F |
| G | VDDQ   | DQ0          | DQSL       |   |   |   | VDD          | VSS         | VDDQ  | G |
| Н | VSSQ   | DQ4          | DQ2        |   |   |   | DQ3          | DQ5         | VSSQ  | Н |
| J | VDD    | VDDQ         | DQ6        |   |   |   | DQ7          | VDDQ        | VDD   | J |
| K | VSS    | CKE          | ODT        |   |   |   | CK           | CK          | VSS   | K |
| L | VDD    | WE/<br>A14   | ACT        |   |   |   | <u>CS</u>    | RAS/<br>A16 | VDD   | L |
| M | VREFCA | BG0          | A10/<br>AP |   |   |   | A12/<br>BC   | CAS/<br>A15 | vss   | М |
| N | VSS    | BA0          | A4         |   |   |   | A3           | BA1         | TEN   | N |
| Р | RESET  | A6           | A0         |   |   |   | A1           | A5          | ALERT | Р |
| R | VDD    | A8           | A2         |   |   |   | A9           | A7          | VPP   | R |
| T | VSS    | A11          | PAR        |   |   |   | NC           | A13         | VDD   | Т |



#### PINOUT DESCRIPTION

| Symbol                                | Туре         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK                                | Input        | Clock: CK and $\overline{\text{CK}}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\text{CK}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CKE                                   | Input        | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for Self-Refresh exit. After VREFCA and Internal DQ Vref have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, $\overline{\text{CK}}$ , ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self-Refresh.                        |
| <del>CS</del>                         | Input        | Chip Select: All commands are masked when $\overline{CS}$ is registered HIGH. $\overline{CS}$ provides for external Rank selection on systems with multiple Ranks. $\overline{CS}$ is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ODT                                   | Input        | On Die Termination: ODT (registered HIGH) enables RTT_NOM termination resistance internal to the DDR4 SDRAM. When enabled, ODT is applied to each DQ, DQS (DQSU DQSL), DQS (DQSU, DQSL), DM (UDM, LDM), DBI (UDBI, LDBI), TDQS, TDQS (when TDQS can be enabled for x8). The ODT pin will be ignored if MR1 is programmed to disable RTT_NOM.                                                                                                                                                                                                                                                                                                                                                                                                             |
| ACT                                   | Input        | Activation Command Input: ACT defines the Activation command being entered along with CS. The input into WE/A14 will be considered as Row Address A14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RAS/A16<br>CAS/A15<br>WE/A14          | Input        | Command Inputs: RAS/A16, CAS/A15 and WE/A14 (along with CS) define the command being entered. Those pins have multi function. For example, for activation with ACT Low, A14 becomes valid as an address value. However, for non-activation commands with ACT High, they are Command pins for Read, Write and other command defined in command truth table                                                                                                                                                                                                                                                                                                                                                                                                |
| DM (LDM, UDM), DBI (UDBI, LDBI), TDQS | Input/Output | Input Data Mask and Data Bus Inversion: $\overline{DM}$ is an input mask signal for write data. Input data is masked when $\overline{DM}$ is sampled LOW coincident with that input data during a Write access. $\overline{DM}$ is sampled on both edges of DQS. DM is muxed with DBI function by Mode Register A10,A11,A12 setting in MR5. $\overline{DBI}$ is an input/output identifying whether to store/output the true or inverted data. If $\overline{DBI}$ is LOW, the data will be stored/output after inversion inside the DDR4 SDRAM and not inverted if $\overline{DBI}$ is HIGH. The DM and DBI functions must be configured in Mode Register Settings. TDQS is applicable for x8 only, and is enabled by setting A11 in Mode Register MR1. |
| BG0, BG1                              | Input        | Bank Group Inputs: BG0, BG1 define to which bank group an Active, Read, Write or Precharge command is being applied. BG0 also determines which mode register is to be accessed during a MRS cycle. BG1 is applicable for x8 only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| BA0, BA1                              | Input        | Bank Address Inputs: BA0 - BA1 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| A0 - A14                              | Input        | Address Inputs: Provide the row address for ACTIVATE Commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. A14 is the most significant address bit, but A10/AP, A12/BC, RAS/A16, CAS/A15, and WE/A14 have additional functions, see other rows. The address inputs also provide the op-code during Mode Register Set commands and other commands.                                                                                                                                                                                                                                                                                                                               |
| A10 / AP                              | Input        | Auto-precharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: no Autoprecharge).A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                                                                                                                                                                                                     |
| A12 / BC                              | Input        | Burst Chop: A12 / $\overline{BC}$ is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth table for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RESET                                 | Input        | Active Low Asynchronous Reset: Reset is active when RESET is LOW, and inactive when RESET is HIGH. RESET must be HIGH during normal operation. RESET is a CMOS rail to rail signal with DC high and low at 80% and 20% of V <sub>DD</sub> ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| Symbol                                                        | Туре                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|---------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DQ (DQ0-DQ7, or<br>DQ0-DQ15)                                  | Input / Output      | Data Input/ Output: Bi-directional data bus. If CRC is enabled via Mode register then CRC code is added at the end of Data Burst. DQ2 will indicate the internal Vref level during test via Mode Register Setting MR4 A4=High. During this mode, RTT should be set Hi-Z.                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| DQS, <u>DQS</u> ,<br>DQSU, <u>DQSU</u> ,<br>DQSL, <u>DQSL</u> | Input / Output      | Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data. For x8, DQ5 corresponds to the data on DQ0-DQ7. For x16, DQSL corresponds to the data on DQ0-DQ7; and DQSU corresponds to the data on DQ8-DQ15. The data strobe DQS, DQSL and DQSU are paired with differential signals DQS, DQSL, and DQSU, respectively, to provide differential pair signaling to the system during reads and writes. DDR4 SDRAM supports differential data strobe only and does not support single-ended.                          |  |  |  |  |  |  |
| TDQS, TDQS                                                    | Output              | Termination Data Strobe is applicable for x8 only. The TDQS function must be disabled via mode register A11 = 0 in MR1 for x16.  When enabled via Mode Register A11=1 in MR1, the DRAM will have the same termination resistance function on TDQS/TDQS as is applied to DQS/DQS. When disabled, via A11=0 in MR1, DM/DBI/TDQS will provide the data mask function or Data Bus Inversion.                                                                                                                                                                               |  |  |  |  |  |  |
| PAR                                                           | Input               | Command and Address Parity Input supports even parity check in DRAM with MR setting. When enabled in MR5, DRAM calculates parity with ACT, RAS/A16, CAS/A15, WE/A14, BG0-BG1, BA0-BA1, A14-A0. Input Parity should maintain at the rising edge of the clock and at the same time with command and address with CS Low.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| ALERT                                                         | Input/Output        | Alert: It has multi functions such as CRC error flag, Command and Address Parity error flag as Output signal. If there is error in CRC, then ALERT goes LOW for the period time interval and goes back HIGH. If there is error in Command Address Parity Check, then ALERT goes LOW for relatively long period until on going DRAM internal recovery transaction to complete. During Connectivity Test mode, this pin works as input.  Using this signal or not is dependent on system. In case of not connected as Signal, ALERT Pin must be bounded to VDD on board. |  |  |  |  |  |  |
| TEN                                                           | Input               | Connectivity Test Mode Enable: Supported on X16 devices and not supported on x8. HIGH in this pin will enable Connectivity Test Mode operation along with other pins. It is a CMOS rail to rail signal with AC high and low at 80% and 20% of VDD. Using this signal or not is dependent on System. This pin may be DRAM internally pulled low through a weak pull-down resistor to VSS.                                                                                                                                                                               |  |  |  |  |  |  |
| NC                                                            |                     | No Connect: No internal electrical connection is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| VDDQ                                                          | Supply              | DQ Power Supply: 1.2 V +/- 0.06 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| VSSQ                                                          | Supply              | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| VDD                                                           | Supply              | Power Supply: 1.2 V +/- 0.06 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| VSS                                                           | Supply              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| VPP                                                           | Supply              | DRAM Activating Power Supply: 2.5V (2.375V min, 2.75V max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| VREFCA                                                        | Supply              | Reference voltage for CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| ZQ                                                            | Supply              | Reference Pin for ZQ calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| NOTE Input only pins (E                                       | BG0-BG1, BA0-BA1, A | 0-A14, $\overline{\text{ACT}}$ , $\overline{\text{RAS}}/\text{A16}$ , $\overline{\text{CAS}}/\text{A15}$ , $\overline{\text{WE}}/\text{A14}$ , $\overline{\text{CS}}$ , CKE, ODT, and $\overline{\text{RESET}}$ ) do not supply                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |

termination.



## Simplified State Diagram



| Abbr. | Function              | Abbr.   | Function                           | Abbr. | Function               |
|-------|-----------------------|---------|------------------------------------|-------|------------------------|
| ACT   | Active                | Read    | RD, RDS4, RDS8                     | PDE   | Enter Power-down       |
| PRE   | Precharge             | Read A  | RDA, RDAS4, RDAS8                  | PDX   | Exit Power-down        |
| PREA  | Precharge All         | Write   | WR, WRS4, WRS8 with/without CRC    | SRE   | Self-Refresh entry     |
| ZQCS  | ZQ Calibration Short  | Write A | WRA, WRAS4, WRAS8 with/without CRC | SRX   | Self-Refresh exit      |
| RESET | Start RESET Procedure | TEN     | Boundary Scan Mode Enable          | MPR   | Multi-Purpose Register |
| ZQCL  | ZQ Calibration Long   | REF     | Refresh, Fine granularity Refresh  | MRS   | Mode Register Set      |



#### **BASIC FUNCTIONALITY**

The DDR4 SDRAM is a high-speed dynamic random-access memory internally organized with eight-banks (2 bank groups each with 4 banks). The DDR4 SDRAM uses a 8n prefetch architecture to achieve high-speed operation. The 8n prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR4 SDRAM consists of a single 8n-bit wide, four clock data transfer at the internal DRAM core and eight corresponding n-bit wide, one-half clock cycle data transfers at the I/O pins.

Read and write operation to the DDR4 SDRAM are burst oriented, start at a selected location, and continue for a burst length of eight or a 'chopped' burst of four in a programmed sequence. Operation begins with the registration of an ACTIVATE Command, which is then followed by a Read or Write command. The address bits registered coincident with the ACTIVATE Command are used to select the bank and row to be activated (BG0 -BG1 select the bankgroup; BA0-BA1 select the bank; A0-A14 select the row; refer to Addressing section for more details). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst operation, determine if the auto precharge command is to be issued (via A10), and select BC4 or BL8 mode 'on the fly' (via A12) if enabled in the mode register.

Prior to normal operation, the DDR4 SDRAM must be powered up and initialized in a predefined manner. The following sections provide detailed information covering device reset and initialization, register definition, command descriptions, and device operation.



## **RESET and Initialization Procedure**

### **RESET and Initialization Procedure**

For power-up and reset initialization, in order to prevent DRAM from functioning improperly, default values for the following MR settings are defined:

Default MR settings for power-up and reset initialization

| MR functions                  | MR bits    | Value    |
|-------------------------------|------------|----------|
| Gear-down mode                | MR3 A[3]   | 1/2 Rate |
| Per DRAM Addressability       | MR3 A[4]   | Disable  |
| Max Power Saving Mode         | MR4 A[1]   | Disable  |
| CS to Command/Address Latency | MR4 A[8:6] | Disable  |
| CA Parity Latency Mode        | MR5 A[2:0] | Disable  |



#### **Power-Up and Initialization Sequence**

The following sequence (Step 1-15) is required for power-up and initialization:

- 1) Apply power (RESET and TEN are recommended to be maintained at stable power and below 0.2 × VDD; all other inputs may be undefined). RESET needs to be maintained for minimum tPW\_RESET\_L, and TEN for minimum 700µs under this voltage level. CKE is pulled LOW anytime before RESET is being deasserted (MIN time 10ns). The power voltage ramp time between 300mV to VDD, min must be no greater than 200ms, and, during the ramp, VDD must be greater than or equal to VDDQ and (VDD VDDQ) < 0.3V. VPP must ramp at the same time or earlier than VDD, and VPP must be equal to or higher than VDD at all times. During power-up, either of the following conditions may exist and must be met:
  - Condition A
    - VDD and VDDQ are driven from a single-power converter output.
    - The voltage levels on all balls other than VDD, VDDQ, VSS, and VSSQ must be less than or equal to VDDQ, and VDD on one side and must be greater than or equal to VSSQ and VSS on the other side.
    - VTT is limited to 0.76V MAX when the power ramp is complete.
    - VREFCA tracks VDD/2.
  - Condition B
    - Apply VDD without any slope reversal before or at the same time as VDDQ.
    - Apply VDDQ without any slope reversal before or at the same time as VTT and VREFCA.
    - Apply VPP without any slope reversal before or at the same time as VDD.
    - The voltage levels on all pins other than VPP, VDD, VDDQ, VSS, and VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side.
- 2) After RESET is de-asserted, wait for another 500µs until CKE becomes active.

  During this time, the DRAM will start internal state initialization; this will be done independently of external clocks.

  A reasonable attempt was made in the design to have the DRAM power up with the following default MR settings (Refer to the table: default MR settings for power-up and reset initialization).
- 3) Clocks (CK, CK) need to be started and stabilized for at least 10ns or 5 tCK Clocks (CK, CK) need to be started and stabilized for at least 10ns or 5 tCK (whichever is larger) before CKE goes active. Because CKE is a synchronous signal, the corresponding setup time to clock (tIS) must be met. Also, a DESELECT command must be registered (with tIS setup time to clock) at clock edge Td. After the CKE is registered HIGH after RESET, CKE needs to be continuously registered HIGH until the initialization sequence is finished, including expiration of tDLLK and tZQINIT.
- 4) The DDR4 SDRAM keeps its ODT in High-Z state as long as RESET is asserted. Further, the SDRAM keeps its ODT in High-Z state after RESET de-assertion until CKE is registered HIGH. The ODT input signal may be in an undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power-up initialization sequence is finished, including the expiration of tDLLK and tZQINIT.



- 5) After CKE is registered HIGH, wait a minimum of RESET CKE EXIT time, tXPR, before issuing the first MRS command to load mode register (tXPR = MAX (tXS; 5 × tCK).
- 6) Issue MRS command to load MR3 with all application settings, wait tMRD.
- 7) Issue MRS command to load MR6 with all application settings, wait tMRD.
- 8) Issue MRS command to load MR5 with all application settings, wait tMRD.
- 9) Issue MRS command to load MR4 with all application settings, wait tMRD.
- 10) Issue MRS command to load MR2 with all application settings, wait tMRD.
- 11) Issue MRS command to load MR1 with all application settings, wait tMRD.
- 12) Issue MRS command to load MRO with all application settings, wait tMOD.
- 13) Issue a ZQCL command to start ZQ calibration.
- 14) Wait for tDLLK and tZQINIT to complete.
- 15) The DDR4 SDRAM will be ready for Read and Write training (include VREF training and Write leveling).

#### **RESET and Initialization Sequence at Power-On Ramping**



- NOTE 1 From the time point Td until Tk, a DES command must be applied between MRS and ZQCL commands.
- NOTE 2 MRS commands must be issued to all mode registers that have defined settings.
- NOTE 3 In general, there is no specific sequence for setting the MRS locations (except for dependent or co-related features, such as ENABLE DLL in MR1 prior to RESET DLL in MR0, for example).
- NOTE 4 TEN is not shown; however, it is assumed to be held LOW.



#### **VDD Slew Rate**

| Symbol | Min   | Max | Units | NOTE |
|--------|-------|-----|-------|------|
| VDD_sl | 0.004 | 600 | V/ms  | 1,2  |
| VDD_on |       | 200 | ms    | 3    |

NOTE 1 Measurement made between 300mV and 80% VDD (minimum level).

NOTE 2 The DC bandwidth is limited to 20MHz

NOTE 3 Maximum time to ramp VDD from 300 mV to VDD minimum.



### **RESET Initialization with Stable Power Sequence**

The following sequence is required for RESET at no power interruption initialization:

- 1. Assert RESET below 0.2 × VDD any time when reset is needed (all other inputs may be undefined). RESET needs to be maintained for minimum tPW\_RESET\_S. CKE is pulled LOW before RESET is de-asserted (MIN time 10ns).
- 2. Follow Steps 2 to 10 in the Reset and Initialization Sequence at Power-on Ramping procedure.

When the reset sequence is complete, the DDR4 SDRAM is ready for normal operation.

#### **RESET Procedure at Power Stable Condition**



- NOTE 1 From the time point Td until Tk, a DES command must be applied between MRS and ZQCL commands.
- NOTE 2 MRS commands must be issued to all mode registers that have defined settings.
- NOTE 3 In general, there is no specific sequence for setting the MRS locations (except for dependent or co-related features, such as ENABLE DLL in MR1 prior to RESET DLL in MR0, for example).
- NOTE 4 TEN is not shown; however, it is assumed to be held LOW.



## PROGRAMMING MODE REGISTERS

**Mode Register Set (MRS)** 

| MRS         | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Purpose     | For application flexibility, various functions, features, and modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Range       | Seven Mode Registers. They are divided into various fields depending on functionality and modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | <ol> <li>As the default values of the Mode Registers (MRn) are not defined, contents of Mode Registers must be fully initialized and/or re-initialized, i.e., written, after power up and/or reset for proper operation, as user defined variables and they must be programmed.</li> <li>MRS command and DLL Reset do not affect array contents, which mean these commands can be</li> </ol>                                                                                                                                                                                                                                                                                                                                                                         |
|             | executed any time after power-up without affecting the array contents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | 3. When programming the mode registers, even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the accessed mode register must be redefined when the MRS command is issued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | 4. The contents of the Mode Registers can be altered by re-executing the MRS command during normal operation as long as the DRAM is in idle state, i.e., all banks are in the precharged state with tRP satisfied, all data bursts are completed and CKE is high prior to writing into the mode register. If the RTT_NOM Feature is enabled in the Mode Register prior and/or after an MRS Command, the ODT Signal must continuously be registered LOW ensuring RTT is in an off State prior to the MRS command. The ODT Signal may be registered high after tMOD has expired. If the RTT_NOM feature is disabled in the Mode Register prior and after an MRS command, the ODT signal can be registered either LOW or HIGH before, during and after the MRS command. |
| Regulations | 5. The mode register set command cycle time, tMRD is required to complete the write operation to the mode register and is the minimum time required between two MRS commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| · ·         | 6. The most MRS command to Non-MRS command delay, tMOD, is required for the DRAM to update<br>the features, and is the minimum time required from an MRS command to a non-MRS command<br>excluding DES.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             | 7. Some of the Mode Register settings affect address/command/control input functionality. In these cases, function updating takes longer than tMOD so the next MRS command only can be allowed when the function updating by current MRS command completed. These MRS commands do not apply tMRD timing to next MRS command. These MRS command input cases have unique a MR setting procedure, so refer to individual function description:                                                                                                                                                                                                                                                                                                                          |
|             | <ul> <li>Gear-down mode</li> <li>Per DRAM Addressability</li> <li>Max Power Saving Mode</li> <li>\overline{\capacites} to Command/Address Latency</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             | CA Parity Latency Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | VrefDQ training Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | VrefDQ Training mode     VrefDQ Addition Process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | VrefDQ training Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### tMRD Timing



NOTE 1 This timing diagram depicts C/A Parity Mode "Disabled" case.

NOTE 2 tMRD applies to all MRS commands with the following exceptions:

- Geardown Mode
- C/A Parity Mode
- CAL Mode
- · Per DRAM addressability Mode
- VrefDQ training value, VreDQ training mode, and VrefDQ Training Range

#### tMOD Timing

The MRS command to nonMRS command delay, tMOD, is required for the DRAM to update features, except DLL RESET, and is the minimum time required from an MRS command to a nonMRS command, excluding DES.



NOTE 1 This timing diagram depicts C/A Parity Mode "Disabled" case.

NOTE 2 tMOD applies to all MRS commands with the following exceptions:

- DLL Enable
- Geardown Mode
- CA Parity Mode
- Maximum Power Savings Mode
- Per DRAM addressability Mode
- VrefDQ training value, internal Vref monitor, VreDQ training mode, and VrefDQ Training Range



## **MRS Overview**

Details of the Mode Register Settings are described in the following pages.

|        | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | 0.7      | A5               |                       | 42        | 40               | 0.4                | A0   |  |
|--------|-----|-----------|----------|-------------------|-------------|--------------------------------|--------------|----------|------------------|-----------------------|-----------|------------------|--------------------|------|--|
| MR0    | A13 | AIZ       | AII      | AIU               | A9          | DLL<br>DLL                     | A/           | A6       | A5               | A4                    | A3        | A2               | A1                 | AU   |  |
| 141110 | RFU | RFU       |          | WR & RTP          |             | Rst                            | TM           |          | CL               |                       | BT        | CL               |                    | IL . |  |
|        |     |           |          |                   |             |                                |              |          |                  |                       |           |                  |                    |      |  |
| MR1    | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | A3        | A2               | A1                 | A0   |  |
| IVIKI  | RFU | Qoff      | TDQS     |                   | RTT_NOM     |                                | Wlev         | RI       | U                | Α                     | L         | 0                | DI                 | DLL  |  |
|        |     |           |          |                   |             |                                |              |          |                  |                       |           |                  |                    |      |  |
| MR2    | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | A3        | A2               | A1                 | A0   |  |
| IVIKZ  | RFU | Write CRC |          | RTT_WR            |             | RFU                            | LP/          | ASR      |                  | CWL                   |           |                  | RFU                |      |  |
| •      |     |           |          |                   |             |                                |              |          |                  |                       |           |                  |                    |      |  |
|        | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | А3        | A2               | A1                 | A0   |  |
| MR3    | RFU | MPR Rea   | d Format | Write CM          | D Latency   | Fine Granularity Refresh Mode  |              |          | TS               | PDA                   | Geardown  | MPR<br>Operation | MPR Page Selection |      |  |
|        |     |           |          |                   |             |                                |              |          |                  |                       |           |                  |                    |      |  |
|        | A13 | A12       | A11      | A10               | А9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | A3        | A2               | A1                 | A0   |  |
| MR4    | RFU | tWPRE     | tRPRE    | tRPRE<br>training | SRF abort   | CS to CN                       | 1D/ADDR Late | ncy Mode | RFU              | Internal Vref         | TCRM      | TCRR             | MPS                | RFU  |  |
|        |     |           |          |                   |             |                                |              |          |                  | _                     |           |                  |                    |      |  |
|        | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | A3        | A2               | A1                 | A0   |  |
| MR5    | RFU | RDBI      | WDBI     | DM                | CAP Persist |                                | RTT_Park     |          | ODT IB for<br>PD | CAP Error             | CRC error | CA               | P Parity Later     | псу  |  |
|        |     |           |          |                   |             |                                |              |          |                  |                       |           |                  |                    |      |  |
|        | A13 | A12       | A11      | A10               | A9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | A3        | A2               | A1                 | A0   |  |
| MR6    | RFU |           | tCCD_L   |                   | RF          | U VrefDQ VrefDQ Training Range |              |          |                  | VrefDQ Training Value |           |                  |                    |      |  |
|        |     |           |          |                   |             | ·                              |              |          | ·                |                       |           |                  |                    |      |  |
| MR7    | A13 | A12       | A11      | A10               | А9          | A8                             | A7           | A6       | <b>A</b> 5       | A4                    | А3        | A2               | A1                 | A0   |  |
| IVIK / |     |           |          |                   |             |                                | RF           | U        |                  |                       |           |                  |                    |      |  |



## Mode Register 0 (MR0)



- NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS
- NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond.
- NOTE 3 WR (write recovery for autoprecharge)min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer:WRmin[cycles] = Roundup(tWR[ns] / tCK[ns]). The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with tRP to determine tDAL.
- NOTE 4 The table shows the encodings for Write Recovery and internal Read command to Precharge command delay. For actual Write recovery timing, please refer to AC timing table.
- NOTE 5 The table only shows the encodings for a given Cas Latency. For actual supported Cas Latency, please refer to speedbin tables for each frequency.
- NOTE 6 Not allowed when 1/4 rate gear-down is enabled.



### Burst Length, Type, and Order

Accesses within a given burst may be programmed to sequential or interleaved order. The ordering of accesses within a burst is determined by the burst length, burst type, and the starting column address as shown in the following Burst Type and Burst Order table. Burst length options include fixed BC4, fixed BL8, and on-the-fly (OTF), which allows BC4 or BL8 to be selected coincident with the registration of a READ or WRITE command via A12/BC.

|                 |              |    | artiı        | _  |                    |    |    |    |    | Ві | urst | Турє | (De | cima | al)   |      |    |    |    |       |         |
|-----------------|--------------|----|--------------|----|--------------------|----|----|----|----|----|------|------|-----|------|-------|------|----|----|----|-------|---------|
| Burst<br>Length | Dailot REPUD |    | olum<br>ddre |    | Sequen <b>tial</b> |    |    |    |    |    |      |      |     | Ir   | nterl | eave | d  |    |    | Notes |         |
|                 |              | A2 | A1           | A0 | В0                 | B1 | B2 | В3 | B4 | B5 | В6   | В7   | ВО  | B1   | B2    | ВЗ   | B4 | B5 | B6 | B7    |         |
|                 |              | 0  | 0            | 0  | 0                  | 1  | 2  | 3  | Т  | Т  | Т    | Т    | 0   | 1    | 2     | 3    | Т  | Т  | Т  | Т     | 1,3     |
|                 |              | 0  | 0            | 1  | 1                  | 2  | 3  | 0  | T  | T  | T    | T    | 1   | 0    | 3     | 2    | Т  | T  | T  | T     | 1,2,3   |
| READ<br>BC4     | 0            | 1  | 0            | 2  | 3                  | 0  | 1  | T  | T  | T  | T    | 2    | 3   | 0    | 1     | Т    | T  | T  | T  | 1,2,3 |         |
|                 | 0            | 1  | 1            | 3  | 0                  | 1  | 2  | T  | T  | T  | T    | 3    | 2   | 1    | 0     | Т    | T  | T  | T  | 1,2,3 |         |
|                 | KEND         | 1  | 0            | 0  | 4                  | 5  | 6  | 7  | T  | T  | T    | T    | 4   | 5    | 6     | 7    | T  | T  | T  | T     | 1,2,3   |
|                 | 1            | 0  | 1            | 5  | 6                  | 7  | 4  | T  | T  | T  | T    | 5    | 4   | 7    | 6     | T    | T  | T  | T  | 1,2,3 |         |
|                 |              | 1  | 1            | 0  | 6                  | 7  | 4  | 5  | T  | T  | T    | T    | 6   | 7    | 4     | 5    | T  | T  | T  | T     | 1,2,3   |
|                 |              | 1  | 1            | 1  | 7                  | 4  | 5  | 6  | T  | T  | T    | T    | 7   | 6    | 5     | 4    | Т  | T  | T  | T     | 1,2,3   |
|                 | WRITE        | 0  | V            | V  | 0                  | 1  | 2  | 3  | Х  | Χ  | Χ    | Χ    | 0   | 1    | 2     | 3    | Χ  | Χ  | Χ  | Χ     | 1,2,4,5 |
|                 | VVIIIL       | 1  | V            | V  | 4                  | 5  | 6  | 7  | Χ  | Χ  | Χ    | Χ    | 4   | 5    | 6     | 7    | Χ  | Χ  | Χ  | Χ     | 1,2,4,5 |
|                 |              | 0  | 0            | 0  | 0                  | 1  | 2  | 3  | 4  | 5  | 6    | 7    | 0   | 1    | 2     | 3    | 4  | 5  | 6  | 7     | 2       |
|                 |              | 0  | 0            | 1  | 1                  | 2  | 3  | 0  | 5  | 6  | 7    | 4    | 1   | 0    | 3     | 2    | 5  | 4  | 7  | 6     | 2       |
|                 |              | 0  | 1            | 0  | 2                  | 3  | 0  | 1  | 6  | 7  | 4    | 5    | 2   | 3    | 0     | 1    | 6  | 7  | 4  | 5     | 2       |
|                 | READ         | 0  | 1            | 1  | 3                  | 0  | 1  | 2  | 7  | 4  | 5    | 6    | 3   | 2    | 1     | 0    | 7  | 6  | 5  | 4     | 2       |
| BL8             | 112713       | 1  | 0            | 0  | 4                  | 5  | 6  | 7  | 0  | 1  | 2    | 3    | 4   | 5    | 6     | 7    | 0  | 1  | 2  | 3     | 2       |
|                 |              | 1  | 0            | 1  | 5                  | 6  | 7  | 4  | 1  | 2  | 3    | 0    | 5   | 4    | 7     | 6    | 1  | 0  | 3  | 2     | 2       |
|                 |              | 1  | 1            | 0  | 6                  | 7  | 4  | 5  | 2  | 3  | 0    | 1    | 6   | 7    | 4     | 5    | 2  | 3  | 0  | 1     | 2       |
|                 |              | 1  | 1            | 1  | 7                  | 4  | 5  | 6  | 3  | 0  | 1    | 2    | 7   | 6    | 5     | 4    | 3  | 2  | 1  | 0     | 2       |
|                 | WRITE        | V  | V            | V  | 0                  | 1  | 2  | 3  | 4  | 5  | 6    | 7    | 0   | 1    | 2     | 3    | 4  | 5  | 6  | 7     | 2,4     |

- NOTE 1 In the case of setting burst length to BC4 (fixed) in MR0, the internal WRITE operation starts two clock cycles earlier than for the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In the case of setting burst length to on-the-fly in MR0, the internal WRITE operation starts at the same point in time as a BL8 (even if BC4 was selected during column time using A12/BC4). This means that if the on-the-fly MR0 setting is used, the starting point for tWR and tWTR will not be pulled in by two clocks as described in the BC4 (fixed) case.
- NOTE 2 Bit number(B0...B7) is the value of CA[2:0] that causes this bit to be the first READ during a burst.
- NOTE 3 T = Output driver for data and strobes are in High-Z.
- NOTE 4 V = Valid logic level (0 or 1), but respective buffer input ignores level on input pins.
- NOTE 5 X = "Don't Care."

## CAS Latency (CL)

The CAS latency setting is defined in the MR0 Register Definition table. CAS latency is the delay, in clock cycles, between the internal READ command and the availability of the first bit of output data. DDR4 SDRAM does not support any half-clock latencies. The overall read latency (RL) is defined as additive latency (AL) + CAS latency (CL); RL = AL + CL.



#### **Test Mode**

The normal operating mode is selected by MR0[7] and all other bits set to the desired values shown in the MR0 Register Definition table. Programming MR0[7] to a 1 places the DDR4 SDRAM into a DRAM manufacturer defined test mode that is to be used only by the DRAM manufacturer; and should not be used by the end user. No operations or functionality is specified if MR0[7] = 1.

### Write Recovery/Read to Precharge

The programmed WR value MR0[11:9] is used for the auto precharge feature along with tRP to determine tDAL. WR (write recovery for auto precharge) MIN in clock cycles is calculated by dividing tWR (in ns) by tCK (in ns) and rounding up to the next integer:

#### WRmin[cycles] = roundup (tWR[ns]/tCK[ns])

The WR must be programmed to be equal to or larger than tWR(MIN). When both DM and Write CRC are enabled in the DRAM mode register, the DRAM calculates CRC before sending the write data into the array; tWR values will change when enabled. If there is a CRC error, the DRAM blocks the write operation and discards the data.

RTP (internal READ command to PRECHARGE command delay for auto precharge) min in clock cycles is calculated by dividing tRTP (in ns) by tCK (in ns) and rounding up to the next integer:

#### RTPmin[cycles] = roundup (tRTP[ns]/tCK[ns])

The RTP value in the mode register must be programmed to be equal or larger than RTPmin. The programmed RTP value is used with tRP to determine the act timing to the same bank.

#### **DLL Reset**

The DLL reset bit is self-clearing, meaning that it returns back to the value of 0 after the DLL reset function has been issued. After the DLL is enabled, a subsequent DLL RESET should be applied. Any time that the DLL reset function is used, tDLLK must be met before any functions that require the DLL can be used (for example, READ commands or ODT synchronous operations).



## Mode Register 1 (MR1)



- NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS
- NOTE 2 Outputs disabled DQs, DQSs, DQSs.
- NOTE 3 States reversed to "0 as Disable" with respect to DDR4.
- NOTE 4 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond.
- NOTE 5 Not allowed when 1/4 rate geardown mode is enabled.



#### **DLL Enable/DLL Disable**

The DLL must be enabled for normal operation and is required during power-up initialization and upon returning to normal operation after having the DLL disabled. During normal operation, (DLL-enabled) with MR1[0], the DLL is automatically disabled when entering the SELF REFRESH operation and is automatically re-enabled upon exit of the SELF REFRESH operation. Any time the DLL is enabled and subsequently reset, tDLLK clock cycles must occur before a READ or SYNCHRONOUS ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tDQSCK, tAON, or tAOF parameters.

During tDLLK, CKE must continuously be registered HIGH. DDR4 SDRAM does not require DLL for any WRITE operation, except when RTT\_WR is enabled and the DLL is required for proper ODT operation.

The direct ODT feature is not supported during DLL-off mode. The ODT resistors must be disabled by continuously registering the ODT pin LOW and/or by programming the RTT\_NOM bits MR1[9,6,2] = 000 via a MODE REGISTER SET command during DLL-off mode.

The dynamic ODT feature is not supported in DLL-off mode; to disable dynamic ODT externally, use the MRS command to set RTT\_WR, MR2[10:9] = 00.

### **Output Driver Impedance Control**

The output driver impedance of the DDR4 SDRAM device is selected by MR1[2,1].

#### **ODT RTT\_NOM Values**

DDR4 SDRAM is capable of providing three different termination values: RTT\_Static, RTT\_NOM, and RTT\_WR. The nominal termination value, RTT\_NOM, is programmed in MR1. A separate value (RTT\_WR) may be programmed in MR2 to enable a unique RTT value when ODT is enabled during WRITEs. The RTT\_WR value can be applied during WRITEs even when RTT\_NOM is disabled. A third RTT value, RTT\_Static, is programed in MR5. RTT\_Static provides a termination value when the ODT signal is LOW.

#### Additive Latency (AL)

The additive latency (AL) operation is supported to make command and data bus efficient for sustainable bandwidths in DDR4 SDRAM. In this operation, the DDR4 SDRAM allows a READ or WRITE command (either with or without AUTO PRECHARGE) to be issued immediately after the ACTIVE command. The command is held for the time of AL before it is issued inside the device. The read latency (RL) is controlled by the sum of the AL and CAS latency (CL) register settings. Write latency (WL) is controlled by the sum of the AL and CAS write latency (CWL) register settings for x8 only.



### Write Leveling

For better signal integrity, DDR4 memory modules use fly-by topology for the commands, addresses, control signals, and clocks. Fly-by topology has the benefit of reducing the number of stubs and their length, but it also causes flight-time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the controller to maintain tDQSS, tDSS, and tDSH specifications. Therefore, the DDR4 SDRAM supports a write-leveling feature, which allows the controller to compensate for skew.

#### **Output Disable**

The DDR4 SDRAM outputs may be enabled/disabled by MR1[12]. When MR1[12] = 1 is enabled, all output pins (such as DQ, DQS, and  $\overline{DQS}$ ) are disconnected from the device, which removes any loading of the output drivers. This feature may be useful when measuring module power, for example. For normal operation, set MR1[12] = 0.

## **Termination Data Strobe (TDQS)**

Termination data strobe (TDQS) is a feature of x8 DDR4 SDRAM and provides additional termination resistance outputs that may be useful in some system configurations. Because the TDQS function is available only in x8 DDR4 SDRAM, it must be disabled for x4 and x16 configurations. TDQS is not supported in x4 or x16 configurations. When enabled via the mode register, the same termination resistance function that is applied to the TDQS and  $\overline{\text{TDQS}}$  pins is applied to the DQS and  $\overline{\text{DQS}}$  pins.

The TDQS, DBI, and data mask functions share the same pin. When the TDQS function is enabled via the mode register, the data mask and DBI functions are not supported. When the TDQS function is disabled, the data mask and DBI functions can be enabled separately.

| TDQS     | Data Mask (DM) | WRITE DBI | READ DBI            |  |  |  |
|----------|----------------|-----------|---------------------|--|--|--|
|          | Enabled        | Disabled  | Enabled or disabled |  |  |  |
| Disabled | Disabled       | Enabled   | Enabled or disabled |  |  |  |
|          | Disabled       | Disabled  | Enabled or disabled |  |  |  |
| Enabled  | Disabled       | Disabled  | Disabled            |  |  |  |



## Mode Register 2 (MR2)



- NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS
- NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0, BA[1:0]=111 and doesn't respond.
- NOTE 3 Please refer to Component Operating Temperature Range for permitted temperature range for Self-Refresh command.



### **CAS Write Latency (CWL)**

CAS write latency (CWL) is defined by MR2[5:3] as shown in the MR2 Register Definition table. CWL is the delay, in clock cycles, between the internal WRITE command and the availability of the first bit of input data. DDR4 SDRAM does not support any half-clock latencies. The overall write latency (WL) is defined as additive latency (AL) + CAS write latency (CWL); WL = AL + CWL.

### Low-Power Auto Self Refresh (LPASR)

Low-power auto self refresh (LPASR) is supported in DDR4 SDRAM. Applications requiring SELF REFRESH operation over different temperature ranges can use this feature to optimize the IDD6 current for a given temperature range as specified in the MR2 Register Definition table.

### **Dynamic ODT (RTT\_WR)**

In certain applications and to further enhance signal integrity on the data bus, it is desirable to change the termination strength of the DDR4 SDRAM without issuing an MRS command. Configure the Dynamic ODT settings in MR2[11:9]. In write-leveling mode, only RTT\_NOM is available.

### Write Cyclic Redundancy Check (CRC) Data Bus

The Write cyclic redundancy check (CRC) data bus feature during Writes has been added to DDR4 SDRAM. When enabled via the mode register, the data transfer size goes from the normal 8-bit (BL8) frame to a larger 10-bit UI frame, and the extra 2UIs are used for the CRC information.



## Mode Register 3 (MR3)



NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS

NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond.



### WRITE CMD latency when CRC/DM enabled

The Write Command Latency (WCL) must be set when both Write CRC and DM are enabled for Write CRC persistent mode. This provides the extra time required when completing a Write burst when Write CRC and DM are enabled.

### **Fine Granularity Refresh Mode**

This mode had been added to DDR4 to help combat the performance penalty due to refresh lockout at high densities. Shortening tRFC and increasing cycle time allows more accesses to the chip and can produce higher bandwidth.

### **Temp Sensor Status**

This mode directs the DRAM to update the temperature sensor status at MPR Page 2, MPR0 [4,3]. The temperature sensor setting should be updated within 32ms; at the time of MPR Read of the Temperature Sensor Status bits, the temperature sensor status should be no older than 32ms.

### Per-DRAM Addressability

The MRS command mask allows programmability of a given device that may be in the same rank (devices sharing the same command and address signals). As an example, this feature can be used to program different ODT or VREF values on DRAM devices within a given rank.

### **Gear-down Mode**

The DDR4 SDRAM defaults in half-rate (1N) clock mode and utilizes a low frequency MRS command followed by a sync pulse to align the proper clock edge for operating the control lines  $\overline{\text{CS}}$ , CKE, and ODT when in guarter-rate (2N) mode. For operation in half-rate mode, no MRS command or sync pulse is required.



## Mode Register 4 (MR4)



- NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS
- NOTE 2 Reserved for Register control word setting .DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond.
- NOTE 3 Not allowed when 1/4 rate Gear-down mode is enabled.
- NOTE 4 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range.



#### **WRITE Preamble**

DDR4 SDRAM introduces a programmable WRITE preamble tWPRE that can either be set to 1tCK or 2 tCK via the MR3 register. Note the 1tCK setting is similar to DDR3; however, the 2tCK setting is different. When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. Check the table of CWL Selection for details.

#### **READ Preamble**

DDR4 SDRAM introduces a programmable READ preamble tRPRE that can be set to either 1tCK or 2tCK via the MR3 register. Note that both the 1tCK and 2tCK DDR4 preamble settings are different from what DDR3 SDRAM defined. Both of these READ preamble settings may require the memory controller to train (or READ-level) its data strobe receivers using the READ preamble training.

### **READ Preamble Training**

DDR4 supports programmable READ preamble settings (1tCK or 2tCK). This mode can be used by the memory controller to train or READ level its data strobe receivers.

## Temperature-Controlled Refresh (MR4[3] = 1 & MR2[6:7]=11)

When temperature-controlled refresh mode is enabled, the DDR4 SDRAM may adjust the internal refresh period to be longer than tREFI of the normal temperature range by skipping external refresh commands with the proper gear ratio. For example, the DRAM temperature sensor detected less than 45° C. Normal temperature mode covers the range of -40°C to +85° C, while the extended temperature range covers -40°C to +125°C.

## **Command Address Latency (CAL)**

DDR4 supports the command address latency (CAL) function as a power savings feature. This feature can be enabled or disabled via the MRS setting. CAL is defined as the delay in clock cycles (tCAL) between a  $\overline{CS}$  registered LOW and its corresponding registered command and address. The value of CAL (in clocks) must be programmed into the mode register and is based on the roundup (in clocks) of [tCK(ns)/tCAL(ns)].

## IS43/46QR85120B IS43/46QR16256B



#### **Internal Vref Monitor**

DDR4 generates its own internal VrefDQ. This mode is allowed to be enabled during VrefDQ training and when enabled, Vref\_time-short and Vref\_time-long need to be increased by 10ns if DQ0, or DQ1, or DQ2, or DQ3 have 0pF loading; and add an additional 15ns per pF of added loading.

## **Maximum Power Savings Mode**

This mode provides the lowest power mode where data retention is not required. When DDR4 SDRAM is in the maximum power saving mode, it does not need to guarantee data retention or respond to any external command (except maximum power saving mode exit command and during the assertion of RESET signal LOW).



## **Mode Register 5 (MR5)**



- NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS
- NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.
- NOTE 3 When RTT\_NOM Disable is set in MR1, A5 of MR5 will be ignored.
- NOTE 4 Parity latency must be programmed according to timing parameters by speed grade table.

## IS43/46QR85120B IS43/46QR16256B



#### **Data Bus Inversion (DBI)**

The data bus inversion (DBI) function has been added to DDR4 SDRAM and is supported for x16 configuration only (x8 is not supported). The DBI function shares a common pin with the DM and TDQS functions. The DBI function applies to both READ and WRITE operations and cannot be enabled at the same time the DM function is enabled. Refer to the TDQS Function Matrix table for valid configurations for all three functions (TDQS/DM/DBI).

#### Data Mask (DM)

The data mask (DM) function, also described as a partial write, has been added to DDR4 SDRAM and is supported for x8 and x16 configurations. The DM function shares a common pin with the DBI and TDQS functions. The DM function applies only to WRITE operations and cannot be enabled at the same time the DBI function is enabled. Refer to the TDQS Function Matrix table for valid configurations for all three functions (TDQS/DM/DBI).

## **CA Parity Persistent Error Mode**

Normal CA Parity Mode (CA Parity Persistent Mode disabled) no longer performs CA parity checking while the parity error status bit remains set at 1. However, with CA Parity Persistent Mode enabled, CA parity checking continues to be performed when the parity error status bit is set to a 1.

#### **ODT Input Buffer for Power Down**

Determines whether the ODT input buffer is on or off during Power Down. If the ODT input buffer is configured to be on (enabled during power down), the ODT input signal must be at a valid logic level. If the input buffer is configured to be off (disabled during power down), the ODT input signal may be floating and the DRAM does not provide RTT\_NOM termination. The DRAM may, however, provide Rtt\_Park termination depending on the MR settings. This is primarily for additional power savings.

#### **CA Parity Error Status**

DRAM will set the error status bit to 1 upon detecting a parity error. The parity error status bit remains set at 1 until the DRAM Controller clears it explicitly using an MRS command.

#### **CRC Error Status**

DRAM will set the error status bit to 1 upon detecting a CRC error. The CRC error status bit remains set at 1 until the DRAM controller clears it explicitly using an MRS command.

#### **C/A Parity Latency Mode**

CA Parity is enabled when a latency value, dependent on tCK, is programmed; this accounts for parity calculation delay internal to the DRAM. The normal state of CA Parity is to be disabled. If CA parity is enabled, the DRAM has to ensure that there are no parity errors before executing the command. CA Parity signal (PAR) covers  $\overline{ACT}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}/A14$ , and the address bus including bank address and bank group bits. The control signals CKE, ODT and  $\overline{CS}$  are not included in the parity calculation.



## Mode Register 6 (MR6)



NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS

NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA[1:0]=111 and doesn't respond.

NOTE 3 tCCD\_L should be programmed according to the value defined in AC parameter table per operating frequency.



### tCCD\_L Programming

The DRAM Controller must program the correct tCCD\_L value. tCCD\_L will be programmed according to the value defined in the AC parameter table per operating frequency.

## **VREFDQ Training Enable**

VREFDQ Training is where the DRAM internally generates its own VREFD Q used by the DQ input receivers. The DRAM controller must use a MRS protocol (adjust up, adjust down, etc.) for setting and calibrating the internal VREFDQ level. The procedure is a series of Writes and Reads in conjunction with VREFDQ adjustments to optimize and verify the data eye. Enabling VREFDQ Training should be used whenever MR6[6:0] register values are being written to.

### **VREFDQ Training Range**

DDR4 defines two VREFDQ training ranges - Range 1 and Range 2. Range 1 supports VREFDQ between 60% and 92% of VDDQ while Range 2 supports VREFDQ between 45% and 77% of VDDQ. Range 1 is targeted for module based designs and Range 2 is added targeting point-to point designs.

### **VREFDQ Training Value**

Fifty settings provided 0.65% of granularity steps sizes for both Range 1 and Range 2 of VREFDQ.



## **Mode Register 7 (MR7)**

## **DRAM MR7 Ignore**

The DDR4 SDRAM shall ignore any access to MR7 for all DDR4 SDRAM. Any bit setting within MR7 may not take any effect in the DDR4 SDRAM.



NOTE 1 Please refer to addressing table. If the address is available, it must be programmed to 0 during MRS

NOTE 2 Reserved for Register control word setting. DRAM ignores MR command with BG0,BA1;BA0=111 and doesn't respond.



#### **Truth Table**

#### **Command Truth Table**

Note 1,2,3 and 4 apply to the entire Command truth table.

Note 5 applies to all Read/Write commands.

[BG = Bank group address;BA = Bank address; RA = Row address; CA = Column address; BC = Burst chop; X = Don't Care; V = H or L]

| Symbol | Function                                  |                  | CI<br>Prev. | (E<br>Pres | CS     | ACT    | RAS<br>/A16 | CAS /A15 | WE<br>/A14 | BG<br>[1:0]             | BA<br>[1:0] | C<br>[2:0] | A12<br>/BC | A<br>[13,11] | A10<br>/AP | A<br>[9:0] | Notes    |
|--------|-------------------------------------------|------------------|-------------|------------|--------|--------|-------------|----------|------------|-------------------------|-------------|------------|------------|--------------|------------|------------|----------|
| MRS    | MODE REGISTER SET                         |                  | H           | H          | L      | Н      | L           | L        | L          | BG BA V OP code         |             |            | 12         |              |            |            |          |
| REF    | REFRESH                                   | <u> </u>         | Н           | Н          | L      | Н      | L           | L        | Н          | V                       | V           | V          | V          | V            | V          | V          |          |
| SRE    | Self refresh                              | entry            | Н           | L          | L      | Н      | L           | L        | Н          | V                       | V           | V          | V          | V            | V          | V          | 7,9      |
| SRX    | Self refresh exit                         |                  | L           | Н          | Н      | Χ      | Χ           | Х        | Х          | Х                       | Х           | Х          | Х          | Х            | Χ          | Х          | 7,8,9,10 |
| SKA    |                                           |                  |             |            | L      | Н      | Н           | Н        | Н          | V                       | V           | V          | V          | V            | V          | V          |          |
| PRE    | Single-bank PRECHARGE                     |                  | Н           | Н          | L      | Н      | L           | Н        | L          | BG                      | BA          | V          | V          | V            | L          | V          |          |
| PREA   | PRECHARGE all banks                       |                  | Н           | Н          | L      | Н      | L           | Н        | L          | V                       | V           | V          | V          | V            | Н          | V          |          |
| RFU    | Reserved for future use                   |                  | Н           | Н          | L      | Н      | L           | Н        | Н          | RFU                     |             |            |            |              |            |            |          |
| ACT    | Bank ACTIVATE                             |                  | Н           | Н          | L      | L      | Row A       | ddres    | s(RA)      | BG BA V Row Address(RA) |             |            | A)         |              |            |            |          |
| WR     | WRITE                                     | Fixed BL8 or BC4 | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | V          | V            | L          | CA         |          |
| WRS4   |                                           | BC4OTF           | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | L          | V            | L          | CA         |          |
| WRS8   |                                           | BL8OTF           | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | Н          | V            | L          | CA         |          |
| WRA    | WRITE<br>with auto                        | Fixed BL8 or BC4 | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | V          | V            | Н          | CA         |          |
| WRAS4  |                                           | BC4OTF           | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | L          | V            | Н          | CA         |          |
| WRAS8  | precharge                                 | BL8OTF           | Н           | Н          | L      | Н      | Н           | L        | L          | BG                      | BA          | V          | Н          | V            | Н          | CA         |          |
| RD     | READ                                      | Fixed BL8 or BC4 | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | V          | V            | L          | CA         |          |
| RDS4   |                                           | BC4OTF           | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | L          | V            | L          | CA         |          |
| RDS8   |                                           | BL8OTF           | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | Н          | V            | L          | CA         |          |
| RDA    | READ                                      | Fixed BL8 or BC4 | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | V          | V            | Н          | CA         |          |
| RDAS4  | with auto                                 | BC4OTF           | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | L          | V            | Н          | CA         |          |
| RDAS8  | precharge                                 | BL8OTF           | Н           | Н          | L      | Н      | Н           | L        | Н          | BG                      | BA          | V          | Н          | V            | Н          | CA         |          |
| NOP    | NO OPERATION                              |                  | Н           | Н          | L      | Н      | Н           | Н        | Н          | V                       | V           | V          | V          | V            | V          | V          | 10       |
| DES    | Device DESELECTED                         |                  | Н           | Н          | Н      | Χ      | Χ           | Х        | Х          | Х                       | Х           | Х          | Х          | Х            | Х          | Х          |          |
| PDE    | PDE Power-down entry  PDX Power-down exit |                  | Н           | L          | L      | Н      | Н           | Н        | Н          | V                       | V           | V          | V          | V            | V          | V          | 6        |
|        |                                           |                  |             |            | Н      | Х      | X           | Х        | Х          | Х                       | Х           | Х          | Х          | Х            | Х          | Х          | 6        |
| PDX    |                                           |                  | L           | Н          | L<br>H | H<br>X | H<br>X      | H<br>X   | H<br>X     | V<br>X                  | V<br>X      | V<br>X     | V<br>X     | V<br>X       | V          | V<br>X     |          |
| ZOCL   | ZQ CALIBRATION LONG                       |                  | Н           | Н          | L      | A<br>H | Н           | A<br>H   | L          | X                       | X           | X          | X          | X            | H          | X          |          |
| ZQCS   |                                           |                  | Н           | Н          | L      | Н      | Н           | Н        | L          | X                       | X           | X          | X          | X            | L          | X          |          |
| 2003   | ZQCS ZQ CALIBRATION SHORT                 |                  | П           | П          | L      | П      | П           | П        | L          | ^                       | ^           | ^          | ^          | ٨            | L          | ^          |          |

- NOTE 1 All DDR4 SDRAM commands are defined by states of  $\overline{CS}$ ,  $\overline{ACT}$ ,  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$ ,  $\overline{WE}/A14$  and CKE at the rising edge of the clock. The MSB of BG, BA, RA and CA are device density and convration dependant. When  $\overline{ACT} = H$ ; pins  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$ , and  $\overline{WE}/A14$  are used as command pins  $\overline{RAS}$ ,  $\overline{CAS}$ , and  $\overline{WE}$  respectively. When  $\overline{ACT} = L$ ; pin  $\overline{WE}/A14$  is used as address pin A14.
- NOTE 2 RESET is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function.
- NOTE 3 Bank Group addresses (BG) and Bank addresses (BA) determine which bank within a bank group to be operated upon. For MRS commands the BG and BA selects the specific Mode Register location.
- NOTE 4 "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".
- NOTE 5 Burst reads or writes cannot be terminated or interrupted and Fixed/on-the-Fly BL will be defined by MRS.
- NOTE 6 The Power Down Mode does not perform any refresh operation.
- NOTE 7 The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.
- NOTE 8 Controller guarantees self refresh exit to be synchronous.
- NOTE 9 VPP and VREF(VrefCA) must be maintained during Self Refresh operation.
- NOTE 10 The No Operation command should be used in cases when the DDR4 SDRAM is in Gear Down Mode and Max Power Saving Mode Exit
- NOTE 11 Refer to the CKE Truth Table for more detail with CKE transition.



#### **CKE Truth Table**

|                                                              | CI                                | (E                                | Command (N) <sup>3</sup> |                            |                |  |  |  |
|--------------------------------------------------------------|-----------------------------------|-----------------------------------|--------------------------|----------------------------|----------------|--|--|--|
| Current State <sup>2</sup>                                   | Previous Cycle <sup>1</sup> (N-1) | Present Cycle <sup>1</sup><br>(N) | RAS, CAS, WE, CS         | Action(N) <sup>3</sup>     | Notes          |  |  |  |
| Power Down                                                   | L                                 | L                                 | Χ                        | Maintain power down        | 14, 15         |  |  |  |
| Power Down                                                   | L                                 | Н                                 | DESELECT                 | Power down exit            | 11, 14         |  |  |  |
| Cale Datacah                                                 | L                                 | L                                 | Χ                        | Maintain self refresh      | 15, 16         |  |  |  |
| Self Refresh                                                 | L                                 | Н                                 | DESELECT                 | Self refresh exit          | 8, 12, 16      |  |  |  |
| Bank(s) Active                                               | Н                                 | L                                 | DESELECT                 | Active power down entry    | 11, 13, 14     |  |  |  |
| Reading                                                      | Н                                 | L                                 | DESELECT                 | Power down entry           | 11, 13, 14, 17 |  |  |  |
| Writing                                                      | Н                                 | L                                 | DESELECT                 | Power down entry           | 11, 13, 14, 17 |  |  |  |
| Precharging                                                  | Н                                 | L                                 | DESELECT                 | Power down entry           | 11, 13, 14, 17 |  |  |  |
| Refreshing                                                   | Н                                 | L                                 | DESELECT                 | Precharge power down entry | 11             |  |  |  |
| All banks idle                                               | Н                                 | L                                 | DESELECT                 | Precharge power down entry | 11,13, 14, 18  |  |  |  |
| All Danks Idle                                               | Н                                 | L                                 | REFRESH                  | Self refresh               | 9, 13, 18      |  |  |  |
| For more details with all signals See "Command Truth Table". |                                   |                                   |                          |                            |                |  |  |  |

- NOTE 1 CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
- NOTE 2 Current state is defined as the state of the DDR4 SDRAM immediately prior to clock edge N.
- NOTE 3 COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here.
- NOTE 4 All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- NOTE 5 The state of ODT does not affect the states described in this table. The ODT function is not available during Self-Refresh.
- NOTE 6 During any CKE transition (registration of CKE H->L or CKE L->H), the CKE level must be maintained until 1nCK prior to tCKEmin being satisfied (at which time CKE may transition again).
- NOTE 7 DESELECT and NOP are defined in the Command Truth Table.
- NOTE 8 On Self-Refresh Exit DESELECT commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied.
- NOTE 9 Self-Refresh mode can only be entered from the All Banks Idle state.
- NOTE 10 Must be a legal command as defined in the Command Truth Table.
- NOTE 11 Valid commands for Power-Down Entry and Exit are DESELECT only.
- NOTE 12 Valid commands for Self-Refresh Exit are DESELECT only except for Gear Down mode and Max Power Saving exit. NOP is allowed for these 2 modes.
- NOTE 13 Self-Refresh can not be entered during Read or Write operations. For a detailed list of restrictions, see "Self-Refresh Operation" and "Power-Down Modes".
- NOTE 14 The Power-Down does not perform any refresh operations.
- NOTE 15 "X" means "don't care" (including floating around VREF) in Self-Refresh and Power-Down. It also applies to Address pins.
- NOTE 16 VPP and VREF(VrefCA) must be maintained during Self-Refresh operation.
- NOTE 17 If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered.
- NOTE 18 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (tXS, tXP,etc).
- NOTE 19 Self refresh mode can be entered only from the all banks idle state.
- NOTE 20 For more details about all signals, see the Command truth table; must be a legal command as defined in the table.



#### **NOP Command**

The NO OPERATION (NOP) command was originally used to instruct the selected DDR4 SDRAM to perform a NOP ( $\overline{CS}$  = LOW and  $\overline{ACT}$ ,  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$ , and  $\overline{WE}/A14$  = HIGH). This prevented unwanted commands from being registered during idle or wait states. The NOP command general support has been removed and should not be used unless specifically allowed; which is when exiting Max Power Saving Mode or when entering Gear-down Mode.

### **DESELECT Command**

The DESELECT function (CS HIGH) prevents new commands from being executed by the DDR4 SDRAM. The DDR4 SDRAM is effectively deselected. Operations already in progress are not affected.



# **DLL On/Off**

#### **DLL-Off Mode**

DLL-off mode is entered by setting MR1 bit A0 to 0, which will disable the DLL for subsequent operations until the A0 bit is set back to 1. The MR1 A0 bit for DLL control can be switched either during initialization or during self refresh mode. Refer to Input Clock Frequency Change for more details.

The maximum clock frequency for DLL-off mode is specified by the parameter tCKDLL\_OFF. There is no minimum frequency limit besides the need to satisfy the refresh interval, tREFI.

Due to latency counter and timing restrictions, only one CL value in MR0 and CWL in MR2 is supported. The DLL-off mode is only required to support setting both CL = 10 and CWL = 9.

DLL-off mode will affect the read data clock-to-data strobe relationship (tDQSCK), but not the data strobe-to-data relationship (tDQSQ, tQH). Special attention is needed to line up read data to the controller time domain.

Compared with DLL-on mode, where tDQSCK starts from the rising clock edge (AL + CL) cycles after the READ command, the DLL-off mode tDQSCK starts (AL + CL - 1) cycles after the READ command. Another difference is that tDQSCK may not be small compared to tCK (it might even be larger than tCK), and the difference between tDQSCK MIN and tDQSCK MAX is significantly larger than in DLL-on mode. The tDQSCK (DLL\_off) values are vendor-specific.

#### **DLL-Off Mode Read Timing Operation**





# **DLL On/Off Switching Procedure**

DDR4 DLL-off mode is entered by setting MR1 bit A0 to 1; this will disable the DLL for subsequent operations until the A0 bit is set back to 0. To switch from DLL on to DLL off requires the frequency to be changed during self refresh, as outlined in the following procedure:

- 1. Starting from the idle state (all banks pre-charged, all timings fulfilled, and DRAM on-die termination resistors, RTT\_NOM, must be in the high impedance state before MRS to MR1 to disable the DLL.)
- 2. Set MR1 bit A0 to 1 to disable the DLL.
- 3. Wait tMOD.
- 4. Enter self refresh mode; wait until (tCKSRE) is satisfied.
- 5. Change frequency, following the guidelines in the Input Clock Frequency Change section.
- 6. Wait until a stable clock is available for at least (tCKSRX) at DRAM inputs.
- 7. Starting with the SELF REFRESH EXIT command, CKE must continuously be registered HIGH until all tMOD timings from any MRS command are satisfied. In addition, if any ODT features were enabled in the mode registers when self refresh mode was entered, the ODT signal must continuously be registered LOW until all tMOD timings from any MRS command are satisfied. If RTT\_NOM was disabled in the mode registers when self refresh mode was entered, the ODT signal is "Don't Care."
- 8. Wait tXS\_FAST, tXS\_ABORT, or tXS, and then set mode registers with appropriate values (an update of CL, CWL, and WR may be necessary; a ZQCL command can also be issued after tXS\_FAST).
  - •tXS: ACT, PRE, PREA, REF, SRE, PDE, WR, WRS4, WRS8, WRA, WRAS4, WRAS8, RD, RDS4, RDS8, RDA, RDAS4, RDAS8
  - •tXS\_FAST: ZQCL, ZQCS, MRS commands. For MRS commands, only CL and WR/RTP registers in MR0, the CWL register in MR2, and geardown mode in MR3 are allowed to be accessed provided the device is not in per-device addressability mode. Access to other device mode registers must satisfy tXS timing.
  - •tXS\_ABORT: If the bit is enabled, then the device aborts any ongoing refresh and does not increment the refresh counter. The controller can issue a valid command after a delay of tXS\_ABORT. Upon exiting from self refresh, the DDR4 SDRAM requires a minimum of one extra REFRESH command before it is put back into self refresh mode. This requirement remains the same regardless of the setting of the MRS bit for self refresh abort.
- 9. Wait for tMOD, and then the DRAM is ready for the next command.



## **DLL Switch Sequence from DLL On to DLL Off**



- NOTE 1 Starting in the idle state. RTT in stable state.
- NOTE 2 Disable DLL by setting MR1 bit A0 to 0.
- NOTE 3 Enter SR.
- NOTE 4 Change frequency.
- NOTE 5 Clock must be stable tCKSRX.
- NOTE 6 Exit SR.
- NOTE 7 Update mode registers allowed with DLL\_off settings met.



#### **DLL Off to DLL On Procedure**

To switch from DLL off to DLL on (with required frequency change) during self refresh:

- 1. Starting from the idle state (all banks pre-charged, all timings fulfilled, and DRAM on-die termination resistors (RTT) must be in the high impedance state before self refresh mode is entered.)
- 2. Enter self refresh mode; wait until tCKSRE satisfied.
- 3. Change frequency, following the guidelines in the Input Clock Frequency Change section.
- 4. Wait until a stable clock is available for at least (tCKSRX) at DRAM inputs.
- 5. Starting with the SELF REFRESH EXIT command, CKE must continuously be registered HIGH until tDLLK timing from the subsequent DLL RESET command is satisfied. In addition, if any ODT features were enabled in the mode registers when self refresh mode was entered, the ODT signal must continuously be registered LOW or HIGH until tDLLK timings from the subsequent DLL RESET command is satisfied. If RTT\_NOM disabled in the mode registers when self refresh mode was entered, the ODT signal is "Don't Care."
- 6. Wait tXS or tXS\_ABORT, depending on bit x in RMy, then set MR1 bit A0 to 0 to enable the DLL.
- 7. Wait tMRD, then set MR1 bit A8 to 1 to start DLL Reset.
- 8. Wait tMRD, then set mode registers with appropriate values (an update of CL, CWL, and WR may be necessary. After tMOD is satisfied from any proceeding MRS command, a ZQCL command can also be issued during or after tDLLK.)
- 9. Wait for tMOD, then DRAM is ready for the next command. (Remember to wait tDLLK after DLL RESET before applying any command requiring a locked DLL.) In addition, wait for tZQoper in case a ZQCL command was issued.



# **DLL Switch Sequence from DLL Off to DLL On**



NOTE 1 Starting in the idle state.

NOTE 2 Enter SR.

NOTE 3 Change frequency.

NOTE 4 Clock must be stable tCKSRX.

NOTE 5 Exit SR.

NOTE 6 Set DLL to on by setting MR1 ro A0 = 0.

NOTE 7 Update mode registers.

NOTE 8 Issue any valid command.



# **Input Clock Frequency Change**

After the DDR4 SDRAM is initialized, the DDR4 SDRAM requires the clock to be stable during almost all states of normal operation. This means that after the clock frequency has been set and is to be in the stable state, the clock period is not allowed to deviate except for what is allowed for by the clock jitter and SSC (spread spectrum clocking) specifications. The input clock frequency can be changed from one stable clock rate to another stable clock rate only when in self refresh mode. Outside of self refresh mode, it is illegal to change the clock frequency.

After the DDR4 SDRAM has been successfully placed in self refresh mode and tCKSRE has been satisfied, the state of the clock becomes a "Don't Care." Following a "Don't Care," changing the clock frequency is permissible, provided the new clock frequency is stable prior to tCKSRX. When entering and exiting self refresh mode for the sole purpose of changing the clock frequency, the self refresh entry and exit specifications must still be met as outlined in Self-Refresh Operation.

Because DDR4 DLL lock time ranges from 597nCK at 1333MT/s to 1024nCK at 3200MT/s, additional MRS commands may need to be issued for the new clock frequency. If DLL is enabled, tDLLK must be programmed according to the value defined in AC parameter tables, and the DLL must be RESET by an explicit MRS command (MR0[8]=1) when the input clock frequency is different before and after self refresh.

The DDR4 SDRAM input clock frequency can change only within the minimum and maximum operating frequency specified for the particular speed grade. Any frequency change below the minimum operating frequency would require the use of DLL\_on mode to DLL\_off mode transition sequence (see DLL On/Off Switching Procedure).



# **Write Leveling**

For better signal integrity, the DDR4 memory module adopted fly-by topology for the commands, addresses, control signals, and clocks. The fly-by topology has benefits from reducing number of stubs and their length, but it also causes flight time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the Controller to maintain tDQSS, tDSS, and tDSH specification. Therefore, the DDR4 SDRAM supports a write-leveling feature to allow the controller to compensate for skew. This feature may not be required under some system conditions, provided the host can maintain the tDQSS, tDSS, and tDSH specifications.

The memory controller can use the write leveling feature and feedback from the DDR4 SDRAM to adjust the DQS -  $\overline{DQS}$  to CK -  $\overline{CK}$  relationship. The memory controller involved in the leveling must have an adjustable delay setting on DQS -  $\overline{DQS}$  to align the rising edge of DQS -  $\overline{DQS}$  with that of the clock at the DRAM pin. The DRAM asynchronously feeds back CK -  $\overline{CK}$ , sampled with the rising edge of DQS -  $\overline{DQS}$ , through the DQ bus. The controller repeatedly delays DQS -  $\overline{DQS}$  until a transition from 0 to 1 is detected. The DQS -  $\overline{DQS}$  delay established though this exercise would ensure tDQSS specification. Besides tDQSS, tDSS and tDSH specification also needs to be fulfilled. One way to achieve this is to combine the actual tDQSS in the application with an appropriate duty cycle and jitter on the DQS -  $\overline{DQS}$  signals. Depending on the actual tDQSS in the application, the actual values for tDQSL and tDQSH may have to be better than the absolute limits provided in the AC Timing Parameters section in order to satisfy tDSS and tDSH specification. A conceptual timing of this scheme is shown below.

# **Write-Leveling Concept**



 $\overline{\text{DQS}}$  driven by the controller during leveling mode must be terminated by the DRAM based on the ranks populated. Similarly, the DQ bus driven by the DRAM must also be terminated at the controller.

All data bits carry the leveling feedback to the controller across the DRAM configurations x4, x8, and x16. On a x16 device, both byte lanes should be leveled independently. Therefore, a separate feedback mechanism should be available for each byte lane. The upper data bits should provide the feedback of the upper diff\_DQS(diff\_UDQS)-to-clock relationship; the lower data bits would indicate the lower diff\_DQS(diff\_LDQS)-to-clock relationship.



The Figure below is another representative way to view the write leveling procedure. Although it shows the clock varying to a static strobe, this is for illustrative purpose only; the clock does not actually change phase, the strobe is what is actually varied. By issuing multiple WL bursts, the DQS strobe can be varied to capture when the clock edge arrives at the DRAM clock input buffer fairly accurately.

## DRAM Setting for Write Leveling and DRAM Termination Function in that Mode

DRAM enters into write leveling mode if A7 in MR1 is HIGH, and after finishing leveling, DRAM exits write leveling mode if A7 in MR1 is LOW (see the MR leveling table below). Note that in write leveling mode, only DQS/DQS terminations are activated and deactivated via the ODT pin, unlike normal operation (see DRAM termination table below).

#### **MR Settings for Leveling Procedures**

| Function                   | MR1 | Enable | Disable |
|----------------------------|-----|--------|---------|
| Write Leveling enable      | A7  | 1      | 0       |
| Qoff (Data output disable) | A12 | 0      | 1       |

#### **DRAM Termination Function in Leveling Mode**

| ODT Pin at DRAM       | DQS/DQS Termination | DQ Termination |
|-----------------------|---------------------|----------------|
| RTT_NOM with ODT HIGH | On                  | Off            |
| RTT_PARK with ODT LOW | On                  | Off            |

NOTE 1 In write-leveling mode with its output buffer disabled (MR1[bit7] = 1 with MR1[bit12] =1) all RTT\_NOM and RTT\_PARK settings are supported; in write-leveling mode with its output buffer enabled (MR1[bit7] = 1 with MR1[bit12] = 0) RTT\_NOM and RTT\_PARK settings are supported while RTT\_WR is not allowed.



## **Procedure Description**

The memory controller initiates the leveling mode of all DRAM by setting bit 7 of MR1 to 1. When entering write leveling mode, the DQ pins are in undefined driving mode. During write leveling mode, only the DESELECT command is supported, as well as an MRS command to change the Qoff bit (MR1[A12]) and an MRS command to exit write leveling (MR1[A7]). Upon exiting write leveling mode, the MRS command performing the exit (MR1[A7] = 0) may also change the other MR1 bits. Because the controller levels one rank at a time, the output of other ranks must be disabled by setting MR1 bit A12 to 1. The controller may assert ODT after tMOD, at which time the DRAM is ready to accept the ODT signal.

The controller may drive DQS LOW and  $\overline{DQS}$  HIGH after a delay of tWLDQSEN, at which time the DRAM has applied on-die termination on these signals. After tDQSL and tWLMRD, the controller provides a single DQS,  $\overline{DQS}$  edge which is used by the DRAM to sample CK -  $\overline{CK}$  driven from the controller. tWLMRD(max) timing is controller dependent.

DRAM samples CK -  $\overline{\text{CK}}$  status with the rising edge of DQS -  $\overline{\text{DQS}}$  and provides feedback on all the DQ bits asynchronously after tWLO timing. There is a DQ output uncertainty of tWLOE defined to allow mismatch on DQ bits. The tWLOE period is defined from the transition of the earliest DQ bit to the corresponding transition of the latest DQ bit. There are no read strobes (DQS,  $\overline{\text{DQS}}$ ) needed for these DQs. Controller samples incoming DQ and decides to increment or decrement DQS -  $\overline{\text{DQS}}$  delay setting and launches the next DQS -  $\overline{\text{DQS}}$  pulse after some time, which is controller dependent. After a 0-to-1 transition is detected, the controller locks the DQS -  $\overline{\text{DQS}}$  delay setting, and write leveling is achieved for the device. The following figure shows the timing diagram and parameters for the overall write leveling procedure.

#### Write-Leveling Sequence



- NOTE 1 DDR4 SDRAM drives leveling feedback on all DQs
- NOTE 2 MRS : Load MR1 to enter write leveling mode
- NOTE 3 DES: Deselect
- NOTE 4 diff\_DQS is the differential data strobe (DQS-DQS). Timing reference points are the zero crossings. DQS is shown with solid line, DQS is shown with dotted line
- NOTE 5  $CK/\overline{CK}$ : CK is shown with solid dark line, where as  $\overline{CK}$  is drawn with dotted line.
- NOTE 6 DQS , DQS needs to fulfill minimum pulse width requirements tDQSH(min) and tDQSL(min) as defined for regular Writes; the max pulse width is system dependent
- NOTE 7 tMOD(Min) = max(24nCK, 15ns), WL = 9 (CWL = 9, AL = 0, PL = 0), DODTLon = WL -2 = 7
- NOTE 8 tWLDQSEN must be satisfied following equation when using ODT. tWLDQSEN > tMOD(Min) + ODTLon + tADC : at DLL = Enable tWLDQSEN > tMOD(Min) + tAONAS : at DLL = Disable



# **Write-Leveling Mode Exit**

Write leveling mode should be exited as follows:

- 1. After the last rising strobe edge (see ~T0), stop driving the strobe signals (see ~Tc0). Note that from this point now on, DQ pins are in undefined driving mode and will remain undefined, until tMOD after the respective MR command (Te1).
- 2. Drive ODT pin LOW (tIS must be satisfied) and continue registering LOW (see Tb0).
- 3. After the RTT is switched off, disable write-leveling mode via the MRS command (see Tc2).
- 4. After tMOD is satisfied (Te1), any valid command can be registered. (MR commands can be issued after tMRD [Td1]).

#### **Write-Leveling Exit**





# **CS** to Command Address Latency (CAL)

DDR4 supports the Command Address Latency (CAL) function as a power savings feature. This feature can be enabled or disabled via the MRS setting. CAL timing is defined as the delay in clock cycles (tCAL) between a  $\overline{CS}$  registered LOW and its corresponding registered command and address. The value of CAL in clocks must be programmed into the mode register (see MR1 Register Definition table) and is based on the equation tCK(ns) / tCAL(ns), rounded up in clocks.

# **CAL Timing Definition**



 $\overline{ extbf{CS}}$  used to wake up the receivers. CAL gives the DRAM time to enable the command and address receivers before a command is issued. After the command and the address are latched, the receivers can be disabled if  $\overline{ extbf{CS}}$  returns to HIGH. For consecutive commands, the DRAM will keep the command and address input receivers enabled for the duration of the command sequence.

#### CAL Timing Example (Consecutive $\overline{CS} = LOW$ )



When the Command Address Latency mode, CAL, is enabled; additional time is required for the MRS command to complete. The earliest the next valid command can be issued is tMOD\_CAL which should be equal to tMOD+tCAL. The two following figures are examples.



#### CAL Enable Timing - tMOD\_CAL



NOTE 1 Command Address Latency mode is enabled at T1.

#### tMOD\_CAL, MRS to Valid Command Timing with CAL Enabled



NOTE 1 MRS at Ta1 may or may not modify CAL, tMOD\_CAL is computed based on new tCAL setting if modified.

When the Command Address Latency mode is enabled or being enabled, the earliest the next MRS command can be issued is tMRD\_CAL is equal to tMOD+tCAL. The two following figures are examples.

## CAL Enabling MRS to Next MRS Command, tMRD\_CAL



NOTE 1 Command Address Latency mode is enabled at T1.

#### tMRD\_CAL, Mode Register Cycle Time With CAL Enabled



NOTE 1 MRS at Ta1 may or may not modify CAL, tMRD\_CAL is computed based on new tCAL setting if modified.

Command Address Latency Examples: Consecutive READ BL8 with two different CALs and 1tCK Preamble in Different Bank Group shown in figures below.

#### Self Refresh Entry, Exit Timing with CAL



- NOTE 1 tCAL = 3nCK, tCPDED = 4nCK, tCKSRE = 8nCK, tCKSRX = 8nCK, tXS\_FAST = tRFC4(min) + 10ns
- NOTE 2  $\overline{CS} = H$ ,  $\overline{ACT} = Don't Care$ ,  $\overline{RAS}/A16 = Don't Care$ ,  $\overline{CAS}/A15 = Don't Care$ ,  $\overline{WE}/A14 = Don't Care$
- NOTE 3 Only MRS (limited to those described in the Self-Refresh Operation section). ZQCS or ZQCL command allowed.

#### Power Down Entry, Exit Timing with CAL



NOTE 1 tCAL = 3nCK, tCPDED = 4nCK, tPD = 6nCK, tXP = 5nCK



# Low-Power Auto Self Refresh Mode (LPASR)

An auto self refresh mode is provided for application ease. Auto self refresh mode is enabled by setting MR2[6] = 1 and MR2[7] = 1. The device will manage self refresh entry over the supported temperature range of the DRAM. In this mode, the device will change its self refresh rate as the DRAM operating temperature changes, going lower at low temperatures and higher at high temperatures.

#### Manual Self Refresh Mode

If auto self refresh mode is not enabled, the low-power auto self refresh mode register must be manually programmed to one of the three self refresh operating modes. This mode provides the flexibility to select a fixed self refresh operating mode at the entry of the self refresh, according to the system memory temperature conditions. The user is responsible for maintaining the required memory temperature condition for the mode selected during the self refresh operation. The user may change the selected mode after exiting self refresh and before entering the next self refresh. If the temperature condition is exceeded for the mode selected, there is a risk to data retention resulting in loss of data.

#### Self Refresh Mode

| MR2<br>[7] | MR2<br>[6] | Low-Power<br>Self Refresh Mode | Self Refresh Operation                                                                                                                                                                                                     |
|------------|------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | 0          | Normal                         | Fixed normal self refresh rate maintains data retention at the normal operating temperature. User is required to ensure that 85°C DRAM T <sub>CASEMAX</sub> is not exceeded to avoid any risk of data loss.                |
| 0          | 1          | Extended Temp                  | Fixed high self refresh rate optimizes data retention to support the extended temperature range. User is required to ensure 95°C DRAM TCASEMAX is not exceeded to avoid any risk of data loss.                             |
| 1          | 0          | Reduced Temp                   | Variable or fixed self refresh rate or any other DRAM power consumption reduction control for the reduced temperature range. User is required to ensure 45°C DRAM TCASEMAX is not exceeded to avoid any risk of data loss. |
| 1          | 1          | Auto Self Refresh              | Auto self refresh mode enabled. Self refresh power consumption and data retention are optimized for any given operating temperature condition.                                                                             |

NOTE 1 Operating in any temperature indicated in this table is permitted only as defined in the table Component Operating Temperature Range.



## Self Refresh Exit with No Operation command

Self Refresh Exit with No Operation command (NOP) allows for a common command/address bus between active DRAM and DRAM in Max Power Saving Mode. Self Refresh Mode may exit with No Operation commands (NOP) provided:

- (1) The DRAM entered Self Refresh Mode with CA Parity and CAL disabled.
- (2) tMPX\_S and tMPX\_LH are satisfied.
- (3) NOP commands are only issued during tMPX\_LH window. No other command is allowed during tMPX\_LH window after SRX command is issued.



- NOTE 1  $\overline{CS}$  = L,  $\overline{ACT}$  = H,  $\overline{RAS}/A16$  = H,  $\overline{CAS}/A15$  = H,  $\overline{WE}/A14$  = H at Tb2 (No Operation command)
- NOTE 2 SRX at Tb2 is only allowed when DRAM shared Command/Address bus is under exiting Max Power Saving Mode.
- NOTE 3 Valid commands not requiring a locked DLL
- NOTE 4 Valid commands requiring a locked DLL
- NOTE 5 tXS\_FAST and tXS\_ABORT are not allowed this case.
- NOTE 6 Duration of CS Low around CKE rising edge must satisfy tMPX\_S and tMPX\_LH as defined by Max Power Saving Mode AC parameters.



# Multipurpose Register (MPR)

The multipurpose register (MPR) function, MPR Access Mode, is used to write/read specialized data to/from the DRAM. The MPR consists of four logical Pages, MPR Page 0 through MPR Page 3, with each Page having four 8-bit registers, MPR0 through MPR3.

MPR mode enable and Page selection is done with MRS commands. Data Bus Inversion (DBI) is not allowed during MPR Read operation. Prior to issuing the MRS command, all banks must be in the idle state (all banks precharged and tRP met). After MPR is enabled, any subsequent RD or RDA commands will be redirected to a specific mode register.

Once the MPR Access Mode is enabled (MR3[2] = 1), only the following commands are allowed: MRS, RD, RDA WR, WRA, DES, REF and Reset; RDA/WRA have the same functionality as RD/WR which means the auto precharge part of RDA/WRA is ignored. The mode register location is specified with the READ command using address bits. The MR is split into upper and lower halves to align with a burst length limitation of 8. Power Down mode and Self-Refresh command are not allowed during MPR enable Mode.

No other command can be issued within tRFC after a REF command has been issued; 1x Refresh {only} is to be used during MPR Access Mode. While in MPR Access Mode, MPR read or write sequences must be completed prior to a refresh command. The reset function is supported during MPR mode, which requires re-initialization of the DDR4 SDRAM.

|    | Allowed                                        |    | Not Allowed                      |
|----|------------------------------------------------|----|----------------------------------|
| 1. | MPR Read with BL8 or BC4 (A[2:0] = 000 or 100) | 1. | BL OTF                           |
| 2. | MRS, RD, RDA WR, WRA, DESELECT, REFRESH and    | 2. | Data Bus Inversion (DBI)         |
|    | Reset                                          | 3. | Power Down mode and Self-Refresh |

# MPR pages

After power-up, the content of MPR page 0 has the default values, defined in the MPR Data Format table. MPR page 0 can be rewritten via an MPR WRITE command. The DRAM maintains the default values unless it is re-written by the DRAM controller. If DRAM's controller does overwrite the default values (Page 0 only), the device will maintain the new values unless re-initialized or power loss.

| MPR               | Page 0                                                                                                    | Page 1                                                                                                                                                                             | Page 2                                       | Page 3 |
|-------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------|
| Definition        | WRITE and READ system patterns used for data bus calibration                                              | Readout of the error frame when the C/A parity is enabled                                                                                                                          | Readout of the contents of the MRn registers | RFU    |
|                   | <ul> <li>DRAM controller receiver training.</li> <li>DRAM controller DQS to DQ phase training.</li> </ul> | <ul> <li>Clock to address phase training.</li> <li>RAS (reliability, accessibility and<br/>serviceability) Support: Logging of C/A<br/>parity and CRC error information</li> </ul> | Mode Register Confirmation.                  | N/A.   |
| Readout<br>format | serial, parallel, or staggered                                                                            | serial                                                                                                                                                                             | serial                                       | serial |



# **MPR Block Diagram**



## **Bit Number of MPR Definition**

|            | MPR Page   |   | MPR Location  |   | Address Bit   |  |  |
|------------|------------|---|---------------|---|---------------|--|--|
| 128 bits = | MPRx       | × | MPRy          | × | MPR burst bit |  |  |
|            | (MR3[1:0]) |   | (MPR BA[1:0]) |   | (BL8)         |  |  |

#### **DRAM Address to MPR UI Translation**

| MPR Location      | [7] | [6] | [5]        | [4] | [3] | [2] | [1] | [0]        |
|-------------------|-----|-----|------------|-----|-----|-----|-----|------------|
| DRAM Address - Ax | A7  | A6  | <b>A</b> 5 | A4  | A3  | A2  | A1  | <b>A</b> 0 |
| MPR UI - Uix      | UI0 | UI1 | UI2        | UI3 | UI4 | UI5 | UI6 | UI7        |

#### MPR necessary settings





# **MPR Page and MPRx Definitions**

|                           |            | MPR<br>Location<br>BA[1:0] |                                |                        | MPF    | R Bit Write                               | Location              | [7:0]            |                  |                    |
|---------------------------|------------|----------------------------|--------------------------------|------------------------|--------|-------------------------------------------|-----------------------|------------------|------------------|--------------------|
| MPR Page Purpose MR3[1:0] | D          |                            | 7                              | 6                      | 5      | 4                                         | 3                     | 2                | 1                | 0                  |
|                           | Purpose    |                            | Read Burst Order (serial mode) |                        |        |                                           |                       |                  |                  |                    |
|                           |            | נסיוותם                    | UI0                            | UI1                    | UI2    | UI3                                       | UI4                   | UI5              | UI6              | UI7                |
|                           |            | 00 = MPR0                  | 0                              | 1                      | 0      | 1                                         | 0                     | 1                | 0                | 1                  |
| 00                        | Training   | 01 = MPR1                  | 0                              | 0                      | 1      | 1                                         | 0                     | 0                | 1                | 1                  |
| Page 0                    | Patterns   | 10 = MPR2                  | 0                              | 0                      | 0      | 0                                         | 1                     | 1                | 1                | 1                  |
|                           |            | 11 = MPR3                  | 0                              | 0                      | 0      | 0                                         | 0                     | 0                | 0                | 0                  |
|                           |            | 00 = MPR0                  | A7                             | A6                     | A5     | A4                                        | A3                    | A2               | A1               | A0                 |
|                           |            | 01 = MPR1                  | CAS/A15                        | WE/A14                 | A13    | A12                                       | A11                   | A10              | A9               | A8                 |
| 01                        | C/A Parity | 10 = MPR2                  | PAR                            | ACT                    | BG1    | BG0                                       | BA1                   | BA0              | A17 <sup>2</sup> | RAS/A16            |
| Page 1                    | Error Log  |                            |                                | CA Parity              | CA     | Parity Later                              | ncy <sup>4</sup>      |                  |                  |                    |
|                           |            | 11 = MPR3                  | CRC Error<br>Status            | Error                  | MR5    | MR5                                       | MR5                   | RFU              | RFU              | RFU                |
|                           |            |                            | Status                         | Status <sup>1</sup>    | [A2]   | [A1]                                      | [A0]                  |                  |                  |                    |
|                           |            | 00 = MPR0                  | hPPR                           | sPPR                   | R RFU  | Temperature<br>Sensor Status <sup>5</sup> |                       | CRC Write Enable |                  | _WR                |
|                           |            |                            | NPPK                           |                        |        | Refer to next table                       |                       | MR2              | MR2              |                    |
|                           |            |                            |                                |                        |        | Refer to i                                | iext table            | A12              | A10              | A9                 |
|                           |            |                            | Vref DQ<br>Tmg range           | Vret DO training Value |        |                                           |                       |                  |                  | Geardown<br>Enable |
| 10                        | MRS        | 01 = MPR1                  | MR6                            | MR6                    |        |                                           |                       |                  | MR3              |                    |
| Page 2                    | Readout    | out                        | A6                             | A5                     | A4     | А3                                        | A2                    | A1               | A0               | A3                 |
|                           |            |                            |                                | CAS La                 | atency |                                           | CAS Write La          |                  |                  | ncy                |
|                           |            | 10 = MPR2                  |                                | М                      | R0     |                                           | RFU                   |                  | MR2              |                    |
|                           |            |                            | A6                             | A5                     | A4     | A2                                        |                       | A5               | A4               | A3                 |
|                           |            |                            |                                | R <sub>TT</sub> NOM    |        |                                           | R <sub>TT</sub> _PARK |                  | Driver Im        | pedance            |
|                           |            | 11 = MPR3                  |                                | MR1                    |        |                                           | MR5                   | M                |                  | R1                 |
|                           |            |                            | A10                            | A9                     | A6     | A8                                        | A7                    | A6               | A2               | A1                 |
|                           |            | 00 = MPR0                  |                                |                        |        | Don'                                      | t care                |                  |                  |                    |
| 11                        | RFU        | 01 = MPR1                  |                                |                        |        | Don'                                      | t care                |                  |                  |                    |
| Page 3                    | NEO        | <b>10</b> = MPR2           |                                |                        |        | Don'                                      | t care                |                  |                  |                    |
|                           |            | 11 = MPR3                  |                                |                        |        | Don'                                      | t care                |                  |                  |                    |

- NOTE 1 MPR page 1 used for C/A parity error log readout is enabled by setting A[2] in MR3.
- NOTE 2 A[17] is not used, MPR page 1's MPR2[1] should be treated as don't care.
- NOTE 3 If a device is used in monolithic application, where C[2:0] are not used, then MPR page 1's MPR3[2:0] should be treated as don't care.
- NOTE 4 MPR page 1's MPR3 bit 0-2 (CA parity latency) reflects the latest programmed CA parity latency values.
- NOTE 5 MPR page 2's Temperature Sensor Readout

| MPR0 bit A4 | MPR0 bit A3 | Refresh Rate Range            | MR3[5]                                                                                                                    |  |  |  |  |
|-------------|-------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0           | 0           | Sub 1x refresh ( >tREFI)      | MR3 bit A5=1 (Temperature sensor readout = Enabled) DRAM updates the temperature sensor status to MPR Page 2              |  |  |  |  |
| 0           | 1           | 1x refresh rate (= tREFI)     | (MPRO bits A[4:3]). Temperature data is guaranteed by the DRAI to be no more than 32ms old at the time of MPR Read of the |  |  |  |  |
| 1           | 0           | 2x refresh rate (1/2 x tREFI) | Temperature Sensor Status bits. MR3 bit A5=0 (Temperature sensor readout = Disabled)                                      |  |  |  |  |
| 1           | 1           | RFU                           | DRAM disables updates to the temperature sensor status in MPR Page 2(MPR0-bit A[4:3])                                     |  |  |  |  |



#### **MPR Reads**

The DRAM is required to drive associated strobes with the read data similar to normal operation (such as using MRS preamble settings). Timing in MPR Mode should follow below rules:

- Reads (back-to-back) from Page 0 may use tCCD\_S timing between read commands.
- Reads (back-to-back) from Pages 1, 2, or 3 may not use tCCD\_S timing between read commands; tCCD\_L must be
  used for timing between read commands.

The following steps are required to use the MPR to read out the contents of a mode register (MPR Page x, MPRy).

- 1. The DLL must be locked if enabled.
- 2. Precharge all; wait until tRP is satisfied.
- 3. MRS command to MR3[2] = 1 (Enable MPR data flow), MR3[12:11] = MPR Read Format, and MR3[1:0] = MPR Page.
  - a. MR3[12:11] MPR Read Format:
    - 00 = Serial read format
    - 01 = Parallel read format
    - 10 = staggered read format
    - **11** = RFU
  - b. MR3[1:0] MPR Page:
    - **00** = MPR Page 0
    - **01** = MPR Page 1
    - **10** = MPR Page 2
    - **11** = MPR Page 3
- 4. tMRD and tMOD must be satisfied.
- 5. Redirect all subsequent READ commands to specific MPRx location.
- 6. Issue RD or RDA command:
  - a. BA1 and BA0 indicate MPRx location:
    - **00** = MPR0
    - **01** = MPR1
    - **10** = MPR2
    - **11** = MPR3
  - b. A12/BC = 0 or 1; BL8 or BC4 Fixed only, BC4 OTF not supported.

If BL=8 and MR0 A[1:0] = 01, A12/BC must be set to 1 during MPR Read commands.

c. A[2] = burst type dependant:

- **BL8:** A[2] = 0 with burst order fixed at 0, 1, 2, 3, 4, 5, 6, 7
- **BL8:** A[2] = 1 with burst order fixed at 4, 5, 6, 7, 0, 1, 2, 3
- BC4: A[2] = 0 with burst order fixed at 0, 1, 2, 3, T, T, T, T
- BC4: A[2] = 1 with burst order fixed at 4, 5, 6, 7, T, T, T, T
- d. A[1:0] = 00, data burst is fixed nibble start at 00.
- e. Remaining address inputs, including A10, and BG1 and BG0 are don't care.
- 7. After RL = AL + CL, DRAM bursts data from MPRx location; MPR readout format determined by MR3 [A12,11,1,0].
- 8. Steps 5 through 7 may be repeated to read additional MPRx locations.
- 9. After the last MPRx Read burst, tMPRR must be satisfied prior to exiting.
- 10. Issue MRS command to exit MPR mode; MR[3] = 0.
- 11. Once tMOD sequence is completed; the DRAM is ready for normal operation from the core such as ACT.



#### **MPR Readout Serial Format**

Serial format implies that the same pattern is returned on all DQ lanes.

#### **MPR Readout Parallel Format**

Parallel format implies that the MPR data is returned in the first data UI and then repeated in the remaining UIs of the burst as shown in the MPR Readout Parallel Format table. Data pattern location 0 is the only location used for the parallel format. RD/RDA from data pattern locations 1, 2, and 3 are not allowed with parallel data return mode.

Example: The pattern programmed in the data pattern location 0 is 0111 1111. The x4 configuration only outputs the first four bits (0111 in this example). For the x16 configuration, the same pattern is repeated on both the upper and lower bytes.

| <u>Serial</u>                          | <u>Parallel</u>                          |
|----------------------------------------|------------------------------------------|
| X4 Device                              | X4 Device                                |
| Serial UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 | Parallel UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 |
| DQ0 0 1 1 1 1 1 1 1                    | DQ0 0 0 0 0 0 0 0                        |
| DQ1 0 1 1 1 1 1 1 1                    | DQ1 1 1 1 1 1 1 1 1                      |
| DQ2 0 1 1 1 1 1 1 1                    | DQ2 1 1 1 1 1 1 1 1                      |
| DQ3 0 1 1 1 1 1 1 1                    | DQ3 1 1 1 1 1 1 1 1                      |
|                                        |                                          |
| X8 Device                              | X8 Device                                |
| Serial UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 | Parallel UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 |
| DQ0 0 1 1 1 1 1 1 1                    | DQ0 0 0 0 0 0 0 0                        |
| DQ1 0 1 1 1 1 1 1 1                    | DQ1 1 1 1 1 1 1 1 1                      |
| DQ2 0 1 1 1 1 1 1 1                    | DQ2 1 1 1 1 1 1 1 1                      |
| DQ3 0 1 1 1 1 1 1 1                    | DQ3 1 1 1 1 1 1 1 1                      |
| DQ4 0 1 1 1 1 1 1 1                    | DQ4 1 1 1 1 1 1 1 1                      |
| DQ5 0 1 1 1 1 1 1 1                    | DQ5 1 1 1 1 1 1 1 1                      |
| DQ6 0 1 1 1 1 1 1 1                    | DQ6 1 1 1 1 1 1 1 1                      |
| DQ7 0 1 1 1 1 1 1 1                    | DQ7 1 1 1 1 1 1 1 1                      |
|                                        |                                          |
| X16 Device                             | X16 Device                               |
| Serial UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 | Parallel UI0 UI1 UI2 UI3 UI4 UI5 UI6 UI7 |
| DQ0 0 1 1 1 1 1 1 1 1                  | DQ0 0 0 0 0 0 0 0 0                      |
| DQ1 0 1 1 1 1 1 1 1                    | DQ1 1 1 1 1 1 1 1 1                      |
| DQ2 0 1 1 1 1 1 1 1                    | DQ2 1 1 1 1 1 1 1 1 1                    |
| DQ3 0 1 1 1 1 1 1 1                    | DQ3 1 1 1 1 1 1 1 1 1                    |
| DQ4 0 1 1 1 1 1 1 1                    | DQ4 1 1 1 1 1 1 1 1 1                    |
| DQ5 0 1 1 1 1 1 1 1                    | DQ5 1 1 1 1 1 1 1 1 1                    |
| DQ6 0 1 1 1 1 1 1 1 1                  | DQ6 1 1 1 1 1 1 1 1 1                    |
| DQ7 0 1 1 1 1 1 1 1                    | DQ7 1 1 1 1 1 1 1 1                      |
| DQ8 0 1 1 1 1 1 1 1                    | DQ8 0 0 0 0 0 0 0 0                      |
| DQ9 0 1 1 1 1 1 1 1                    | DQ9 1 1 1 1 1 1 1 1                      |
| DQ10 0 1 1 1 1 1 1 1 1                 | DQ10 1 1 1 1 1 1 1 1                     |
| DQ11 0 1 1 1 1 1 1 1                   | DQ11 1 1 1 1 1 1 1 1                     |
| DQ12 0 1 1 1 1 1 1 1                   | DQ12 1 1 1 1 1 1 1 1                     |
| DQ13 0 1 1 1 1 1 1 1                   | DQ13 1 1 1 1 1 1 1 1                     |
| DQ14 0 1 1 1 1 1 1 1                   | DQ14 1 1 1 1 1 1 1 1                     |
| DQ15 0 1 1 1 1 1 1 1                   | DO15 1 1 1 1 1 1 1 1                     |
|                                        | DQ15 1 1 1 1 1 1 1 1                     |



# MPR Readout Staggered Format

Staggered format of data return is defined as the staggering of the MPR data across the lanes. In this mode, an RD/RDA command is issued to a specific data pattern location and then the data is returned on the DQ from each of the different data pattern locations.

For the x4 configuration, an RD/RDA to data pattern location 0 will result in data from location 0 being driven on DQ0, data from location 1 being driven on DQ1, data from location 2 being driven on DQ2, and so on. Similarly, an RD/RDA command to data pattern location 1 will result in data from location 1 being driven on DQ0, data from location 2 being driven on DQ1, data from location 3 being driven on DQ2, and so on. It is expected that the DRAM can respond to back to back RD/RDA commands to the MPR for all DDR4 frequencies so that a stream as follows can be created on the data bus with no bubbles or clocks between read data. In this case system memory controller issues a sequence of RD(MPR0), RD(MPR1), RD(MPR2), RD(MPR3), RD(MPR0), RD(MPR1), RD(MPR3).

For the x8 configuration, the same pattern is repeated on the lower nibble as on the upper nibble. READs to other MPR data pattern locations follow the same format as the x4 case.

MPR Readout Staggered Format, x4

| 39        |                    |         |                     |         |            |                    |       |  |  |  |
|-----------|--------------------|---------|---------------------|---------|------------|--------------------|-------|--|--|--|
| MPR0(BA[1 | MPR0(BA[1:0]="00") |         | MPR0(BA[1:0]=''01') |         | :0]=''10') | MPR0(BA[1:0]="11") |       |  |  |  |
| Stagger   | UI0-7              | Stagger | UI0-7               | Stagger | UI0-7      | Stagger            | UI0-7 |  |  |  |
| DQ0       | MPR0               | DQ0     | MPR1                | DQ0     | MPR2       | DQ0                | MPR3  |  |  |  |
| DQ1       | MPR1               | DQ1     | MPR2                | DQ1     | MPR3       | DQ1                | MPR0  |  |  |  |
| DQ2       | MPR2               | DQ2     | MPR3                | DQ2     | MPR0       | DQ2                | MPR1  |  |  |  |
| DQ3       | MPR3               | DQ3     | MPR0                | DQ3     | MPR1       | DQ3                | MPR2  |  |  |  |

#### MPR Readout Staggered Format, x4 - Consecutive READs

| Stagger | UI0-7 | UI 8-15 | UI 16-23 | UI 24-31 | UI 32-39 | UI 40-47 | UI 48-55 | UI 56-63 |
|---------|-------|---------|----------|----------|----------|----------|----------|----------|
| DQ0     | MPR0  | MPR1    | MPR2     | MPR3     | MPR0     | MPR1     | MPR2     | MPR3     |
| DQ1     | MPR1  | MPR2    | MPR3     | MPR0     | MPR1     | MPR2     | MPR3     | MPR0     |
| DQ2     | MPR2  | MPR3    | MPR0     | MPR1     | MPR2     | MPR3     | MPR0     | MPR1     |
| DQ3     | MPR3  | MPR0    | MPR1     | MPR2     | MPR3     | MPR0     | MPR1     | MPR2     |

## MPR Readout Staggered Format, x8 and x16

| X8      |       | X16     |       |         |       |
|---------|-------|---------|-------|---------|-------|
| Stagger | UI0-7 | Stagger | UI0-7 | Stagger | UI0-7 |
| DQ0     | MPR0  | DQ0     | MPR0  | DQ8     | MPR0  |
| DQ1     | MPR1  | DQ1     | MPR1  | DQ9     | MPR1  |
| DQ2     | MPR2  | DQ2     | MPR2  | DQ10    | MPR2  |
| DQ3     | MPR3  | DQ3     | MPR3  | DQ11    | MPR3  |
| DQ4     | MPR0  | DQ4     | MPR0  | DQ12    | MPR0  |
| DQ5     | MPR1  | DQ5     | MPR1  | DQ13    | MPR1  |
| DQ6     | MPR2  | DQ6     | MPR2  | DQ14    | MPR2  |
| DQ7     | MPR3  | DQ7     | MPR3  | DQ15    | MPR3  |



#### **MPR Read Waveforms**

#### **MPR READ Timing**



NOTE 1 Multipurpose registers Read/Write Enable (MR3 A2 = 1). Redirect all subsequent reads and writes to MPR locations.

NOTE 2 Address setting:

A[1:0] = "00" b (data burst order is fixed starting at nibble, always 00b here)

A[2]= 0b (For BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7)

BA1 and BA0 indicate the MPR location

A10 and other address pins are "Don't Care" including BG1 and BG0.

A12 is don't care when MR0 A[1:0] = 00 or 10, and must be 1b when MR0 A[1:0] = 01

NOTE 3 Multipurpose registers Read/Write Disable (MR3 A2 = 0).

NOTE 4 Continue with regular DRAM command.

NOTE 5 Parity latency (PL) is added to data output delay when C/A parity latency mode is enabled. BL = 8, AL = 0, CL = 11, CAL = 3, Preamble = 1tCK.

#### MPR Back-to-Back READ Timing



NOTE 1 Multipurpose registers Read/Write Enable (MR3 A2 = 1). Redirect all subsequent reads and writes to MPR locations.

NOTE 2 Address setting:

A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here)

A[2] = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7; for BC = 4, burst order is fixed at 0, 1, 2, 3, T, T, T, T)

BA1 and BA0 indicate the MPR location

A10 and other address pins are "Don't Care" including BG1 and BG0.

A12 is "Don't Care" when MR0 A[1:0] = 00 or 10, and must be 1b when MR0 A[1:0] = 01

NOTE 3 Parity latency (PL) is added to data output delay when C/A parity latency mode is enabled.



## MPR READ-to-WRITE Timing



NOTE 1 Address setting:

A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here)

A[2] = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7)

BA1 and BA0 indicate the MPR location

A10 and other address pins are "Don't Care" including BG1 and BG0.

A12 is "Don't Care" when MR0 A[1:0] = 00, and must be 1b when MR0 A[1:0] = 01

NOTE 2 Address setting:

BA1 and BA0 indicate the MPR location

A [7:0] = data for MPR

BA1 and BA0 indicate the MPR location

A10 and other address pins are "Don't Care"

NOTE 3 Parity latency (PL) is added to data output delay when C/A parity latency mode is enabled.



#### **MPR Writes**

MPR Access Mode allows 8-bit writes to the MPR location using the address bus A7:0.

Data Bus Inversion (DBI) is not allowed during MPR Write operation. The DRAM will maintain the new written values unless re-initialized or power loss.

The following steps are required to use the MPR to write to mode register MPR Page 0, MPRy).

- 1. The DLL must be locked if enabled.
- 2. Precharge all; wait until tRP is satisfied.
- 3. MRS command to MR3[2] = 1 (Enable MPR data flow) and MR3[1:0] = 00 (MPR Page 0); 01, 10, 11 = Not allowed.
- 4. tMRD and tMOD must be satisfied.
- 5. Redirect all subsequent Write commands to specific MPRx location.
- 6. Issue WR or WRA command:
  - a. BA1 and BA0 indicate MPRx location:
    - **00** = MPR0
    - **01** = MPR1
    - **10** = MPR2
    - **11** = MPR3
  - b. A[7:0] = data for MPR Page 0, mapped A[7:0] to UI[0:7].
  - c. Remaining address inputs, including A10, BG0 and BG1 are don't care.
- 7. tWR\_MPR must be satisfied to complete MPR Write.
- 8. Steps 5 through 7 may be repeated to write additional MPRx locations.
- 9. After the last MPRx Write, tMPRR must be satisfied prior to exiting.
- 10. Issue MRS command to exit MPR mode; MR[3] = 0.
- 11. Once tMOD sequence is completed; the DRAM is ready for normal operation from the core such as ACT.



#### **MPR Write Waveforms**

# MPR WRITE and WRITE-to-READ Timing



NOTE 1 Multipurpose registers Read/Write Enable (MR3 A2 = 1).

NOTE 2 Address setting:

BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care"

NOTE 3 Parity latency (PL) is added to data output delay when C/A parity latency mode is enabled.

#### MPR Back-to-Back WRITE Timing



NOTE 1 Address setting:

BA1 and BA0 indicate the MPR location

A [7:0] = data for MPR

A10 and other address pins are "Don't Care"



# MPR Refresh Waveforms REFRESH Timing



NOTE 1 Multipurpose registers Read/Write Enable (MR3 A2 = 1). Redirect all subsequent read and writes to MPR locations.

NOTE 2 1x refresh is only allowed when MPR mode is enabled.

## **READ-to-REFRESH Timing**



NOTE 1 Address setting:

A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here)

A[2]= 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7)

BA1 and BA0 indicate the MPR location

A10 and other address pins are "Don't Care" including BG1 and BG0.

A12 is "Don't Care" when MR0 A[1:0] = 00 or 10, and must be 1b when MR0 A[1:0] = 01

NOTE 2 1x refresh is only allowed when MPR mode is enabled.



#### **WRITE-to-REFRESH Timing**



NOTE 1 Address setting: BA1 and BA0 indicate the MPR location A [7:0] = data for MPR A10 and other address pins are "Don't Care"

NOTE 2 1x refresh is only allowed when MPR mode is enabled.



## **Gear-down Mode**

The DDR4 SDRAM defaults in 1/2 rate (1N) clock mode and utilizes a low frequency MRS command followed by a sync pulse to align the proper clock edge for operating the control lines  $\overline{CS}$ , CKE, and ODT when in 1/4 rate (2N) mode. For operation in 1/2 rate mode, no MRS command or sync pulse is required.



The general sequence for operation in 1/4 rate during initialization is as follows:

- 1. DDR4 SDRAM defaults to a 1/2 rate (1N mode) internal clock at power-up/reset.
- 2. Assertion of reset.
- 3. Assertion of CKE enables the rank.
- 4. CAL and CA parity mode must be disabled prior to Gear-down MRS command. They can be enabled again after tSYNC\_GEAR and tCMD\_GEAR periods are satisfied.
- 5. MRS is accessed with a low frequency NxtCK MRS Gear-down CMD. (NtCK static MRS command is qualified by 1N  $\overline{\text{CS}}$ .)
- 6. The memory controller shall send a 1N sync pulse with a low frequency N\*tCK NOP CMD;. Clock tSYNC\_GEAR is an even number of clocks; sync pulse on even edge from MRS CMD.
- 7. Normal operation in 2N mode starts tCMD\_GEAR clocks later. When operating in 1/4 rate Gear-down Mode, the following MR settings apply:
  - CAS Latency (MR0 [6:4,2]): Even numbers
  - Write Recovery and Read to Precharge (MR0 [11:9]): Even numbers
  - CAS Write Latency (MR2 A[5:3]): Even numbers

  - CA Parity Latency Mode (MR5 [2:0]): Even numbers
  - Additive Latency (MR1 [4:3]): CL-2



# Gear down (2N) mode entry sequence during initialization



NOTE 1 The diagram below represents the operation of geardown(1/2 rate to 1/4 rate)mode during normal operation with CKE and Reset set high.

# Clock Mode Change from 1/2 Rate to 1/4 Rate (Normal Operation)



If the operation is in 1/2 rate (1N) mode before and after self refresh, no MRS command or sync pulse is required after self refresh exit. However, if the clock mode is set to 1/4 rate (2N) before and after self refresh mode, the DDR4 SDRAM requires an MRS command and sync pulse as shown in the figure below.



#### **Clock Mode Change After Exiting Self Refresh**



NOTE 1 CKE High Assert to Gear Down Enable Time (tXS, tXS\_Abort) depend on MR setting. A correspondence of tXS/tXS\_Abort and MR Setting is as follows. - MR4[A9] = 0: tXS - MR4[A9] = 1: tXS\_Abort

#### Comparison Between Gear-down Disable and Gear-down Enable



NOTE 1 BL=8, tRCD=CL=16

NOTE 2 DOUT n = data-out from column n.

NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.

NOTE 4 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read  $\overline{DBI}$  = Disable.



# **Maximum Power-Saving Mode (MPSM)**

This mode provides the lowest power mode where data retention is not required. When DDR4 SDRAM is in the maximum power-saving mode, it does not maintain data retention or respond to any external command, except the MAXIMUM POWER SAVING MODE EXIT command and during the assertion of RESETsignal LOW. This mode is more like a "hibernate mode" than a typical power savings mode. The intent is to be able to park the DRAM at very low powered state so the device can be switched to an active state via PDA mode.

## **Maximum Power-Saving Mode Entry**

Max power saving mode is entered through an MRS command. For devices with shared control/address signals, a single DRAM device can be entered into the max power saving mode using the per DRAM Addressability MRS command. Large  $\overline{CS}$  hold time to CKE upon the mode exit could cause DRAM malfunction; thus, it is required CA parity, CAL and Gear-down modes are disabled prior to the max power saving mode entry MRS command.

The MRS command may use both address and DQ information as defined in Per DRAM Addressability section. After tMPED from the MRS mode entry command, the DRAM is not responsive to any input signals except CKE,  $\overline{CS}$ , and  $\overline{RESET}$ . All other inputs are disabled (external input signals may become hi-Z).

The system will provide a valid clock until tCKMPE expires at which time clock inputs (CK,  $\overline{CK}$ ) should be disabled (external clock signals may become hi-Z).

#### **Maximum Power Saving Mode Entry**





#### **Maximum Power-Saving Mode Entry in PDA**

The sequence and timing required for the maximum power saving mode with the per DRAM addressability (PDA) enabled is illustrated in Figure below.



#### **CKE Transition during Maximum Power-Saving Mode**

The following figure shows how to maintain maximum power-saving mode even though the CKE input may toggle. To prevent the device from exiting the mode,  $\overline{CS}$  should be HIGH at the CKE LOW-to-HIGH edge, with appropriate setup (tMPX\_S) and hold (tMPX\_H) timings.

#### **CKE Transition Limitation to hold Maximum Power Saving Mode**





## **Maximum Power-Saving Mode Exit**

To exit the maximum power-saving mode,  $\overline{CS}$  should be LOW at the CKE LOW-to-HIGH transition, with appropriate setup (tMPX\_S) and hold (tMPX\_LH) timings as shown in the figure below. Because the clock receivers (CK,  $\overline{CK}$ ) are disabled during this mode,  $\overline{CS}$  = LOW is captured by the rising edge of the CKE signal. If the  $\overline{CS}$  signal level is detected LOW, the DRAM clears the maximum power saving mode MRS bit and begins the exit procedure from this mode. The external clock must be restarted and stable by tCKMPX timing before the device can exit the maximum power saving mode.

During the exit time (tXMP) only NOP and DES commands are allowed, NOP during tMPX\_LH, and DES the remainder of tXMP. Once tXMP expires, valid commands not requiring a locked DLL are allowed and after tXMP\_DLL expires valid commands requiring a locked DLL are allowed.

#### **Maximum Power-Saving Mode Exit**





# Command/Address Parity (CAP)

#### **CAP's Pros and Cons**

| In favor of                                                                             | In opposition                                                                                                                                                                                                                  |  |  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Enhances the reliability of a system as<br>it extends parity all the way to the<br>DRAM | The processing of the command at the DRAM is delayed by the time it takes the DRAM to calculate parity and release the command for execution (typically 4 to 6 clock cycles). Note this latency is applicable for all commands |  |  |
|                                                                                         | Additional signals compared to DDR3                                                                                                                                                                                            |  |  |

Command/address (CA) Parity takes the PAR input carrying the parity bit for the generated address and commands signals and matches it to the internally generated parity from the captured address and commands signals.

CA Parity is disabled or enabled via MRS command. If CA parity is enabled by programming a non-zero value to CA parity latency in the MR, then the DRAM will ensure that there is no parity error before executing commands. There is an additional delay required for executing the commands versus when parity is disabled and it is programmed in the MR when CA parity is enabled (Parity Latency) and is applied to all commands. When CA parity is enabled, only DESELECT are allowed between valid commands to prevent the device from malfunctioning. CA parity signal (PAR) will go active when the DRAM detects a CA Parity error.

CA Parity covers  $\overline{ACT}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and the address bus, including bank address and bank group bits; the control signals CKE, ODT, and  $\overline{CS}$  are not covered. For example, for a 4 Gig x4 monolithic device, parity is computed across BG[1:0], BA[1:0], A16/ $\overline{RAS}$ , A15/ $\overline{CAS}$ , A14/ $\overline{WE}$ , A[13:0], and  $\overline{ACT}$ . The DRAM treats any unused address pins internally as zeros; for example, if a common die has stacked pins but the device is used in a monolithic application, then the address pins used for stacking and not connected are treated internally as zeros.

The convention for parity is even parity; for example, valid parity is defined as an even number of ones across the inputs used for parity computation combined with the parity signal. In other words, the parity bit is chosen so that the total number of ones in the transmitted signal, including the parity bit, is even. Even parity is a special case of a cyclic redundancy check (CRC), where the 1-bit CRC is generated by the polynomial x+1.



# **Command/Address Parity Operation**



If a DRAM device detects a CA Parity error in any command qualified by  $\overline{\text{CS}}$ , then it will perform the following steps:

- 1. Ignore the erroneous command. Commands in MAX NnCK window (tPAR\_UNKNOWN) prior to the erroneous command are not guaranteed to be executed. When a READ command in this NnCK window is not executed, the device does not activate DQS outputs.
- 2. Log the error by storing the erroneous command and address bits in the MPR error log.
- 3. Set the parity error status bit in the mode register to one. The Parity Error Status bit must be set before the ALERT signal is released by the DRAM (i.e. tPAR\_ALERT\_ON + tPAR\_ALERT\_PW(min)).
- 4. Assert the ALERT signal to the host (ALERT is active LOW) within tPAR\_ALERT\_ON time.
- 5. Wait for all in-progress commands to complete. These commands were received tPAR\_UNKOWN before the erroneous command.
- 6. Wait for tRAS\_min before closing all the open pages. The DRAM is not executing any commands during the window defined by (tPAR\_ALERT\_ON +tPAR\_ALERT\_PW).
- 7. After tPAR\_ALERT\_PW\_min has been satisfied, the device may de-assert ALERT.

After the DRAM has returned to a known pre-charged state it may de-assert ALERT.

- 8. When the device is returned to a known pre-charged state, ALERTis allowed to be de-asserted.
- 9. After (tPAR\_ALERT\_PW\_max) the DRAM is ready to accept commands for normal operation. Parity latency will be in effect; however, parity checking will not resume until the memory controller has cleared the parity error status bit by writing a zero. The DRAM will execute any erroneous commands until the bit is cleared; unless Persistent mode is enabled.
- The DRAM should have only DESELECT commands issued around ALERTgoing high such that at least 3 clocks prior and 1 clock plus 3ns after the release of ALERT.

# IS43/46QR85120B IS43/46QR16256B



- It is possible that the device might have ignored a REFRESH command during tPAR\_ALERT\_PW or the REFRESH command is the first erroneous frame so it is recommended that extra REFRESH cycles be issued, as needed.
- The parity error status bit may be read anytime after tPAR\_ALERT\_ON +tPAR\_ALERT\_PW to determine which DRAM had the error. The device maintains the error log for the first erroneous command until the parity error status bit is reset to a zero or a second CA Parity occurs prior to resetting.

The mode register for the CA parity error is defined as follows: CA parity latency bits are write only, the parity error status bit is read/write, and error logs are read-only bits. The DRAM controller can only program the Parity Error Status bit to zero. If the DRAM controller illegally attempts to write a one to the Parity Error Status bit, the DRAM can not be certain that parity will be checked; the DRAM may opt to block the DRAM controller from writing a one to the Parity Error Status bit.

DDR4 SDRAM supports Persistent Parity Error Mode. This mode is enabled by setting MR5[9] = 1; and when enabled, CA Parity resumes checking after the ALERT de-asserted, even if Parity Error Status bit remains a one. If multiple errors occur before the Error Status bit is cleared the Error log in MPR Page 1 should be treated as 'Don't Care'. In Persistent Parity Error Mode the ALERT pulse will be asserted and de-asserted by the DRAM as defined with the min. and max. value tPAR\_ALERT\_PW. The DRAM controller must issue DESELECT commands once it detects the ALERT signal, this response time is defined as tPAR\_ALERT\_RSP. The following figures capture the flow of events on the C/A bus and the ALERT signal.



# Mode Register Setting for C/A Parity

| C/A Parity Latency<br>MR5[2:0] <sup>1</sup> | Speed bins     | C/A Parity Error Status<br>MR5[4] | Parity Persistent Mode<br>MR5 [9] | Errant C/A Frame                                 |  |
|---------------------------------------------|----------------|-----------------------------------|-----------------------------------|--------------------------------------------------|--|
| 000= Disabled                               | NA             | 0                                 | O. Disablad                       |                                                  |  |
| 001= 4 Clocks                               | 1600/1866/2133 | 0=clear                           | 0 = Disabled                      | ACT, PAR,                                        |  |
| 010= 5 Clocks                               | 2400/2666      |                                   |                                   | BG1, BG0, BA0, BA1,<br>A16/RAS, A15/CAS, A14/WE, |  |
| 011= 6 Clocks                               | RFU            | 1=Error                           | 1 = Enabled                       | A[13:0]                                          |  |
| 100= 8 Clocks                               | RFU            |                                   |                                   | , .[20.0]                                        |  |

NOTE 1 Parity latency is applied to all commands.

# **Command/Address Parity During Normal Operation**



- NOTE 1 DRAM is emptying queues. Precharge all and parity checking off until Parity Error Status bit cleared.
- NOTE 2 Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications.
- NOTE 3 Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking off until Parity Error Status bit cleared.

NOTE 2 Parity latency can be changed only from a CA parity disabled state; for example, a direct change from PL = 4 to PL = 5 is not allowed. The correct sequence is PL = 4 to disabled to PL = 5.

NOTE 3 Parity Latency is applied to write and read latency. Write Latency = AL+CWL+PL. Read Latency = AL+CL+PL.



#### **Persistent CA Parity Error Checking Operation**



- NOTE 1 DRAM is emptying queues. Precharge all and parity check re-enable finished by tPAR\_ALERT\_PW.
- NOTE 2 Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications.
- NOTE 3 Normal operation with parity latency and parity checking (CA Parity Persistent Error Mode enabled).



#### **CA Parity Error Checking - SRE Attempt**



- NOTE 1 Deselect command only allowed.
- NOTE 2 Self Refresh command error. DRAM masks the intended SRE command and enters Precharge Power Down.
- NOTE 3 Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking is off until Parity Error Status bit cleared.
- NOTE 4 Controller cannot disable clock until it has been able to have detected a possible C/A Parity error.
- NOTE 5 Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications.
- NOTE 6 Deselect command only allowed; CKE may go high prior to Tc2 as long as DES commands are issued.



### **CA Parity Error Checking - SRX Attempt**



- NOTE 1 Self Refresh Abort = Disable: MR4 [9] = 0.
- NOTE 2 Input commands are bounded by tXSDLL, tXS, tXS\_ABORT and tXS\_FAST timing.
- NOTE 3 Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications.
- NOTE 4 Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking off until Parity Error Status bit cleared.
- NOTE 5 Only MRS (limited to those described in the Self-Refresh Operation section), ZQCS, or ZQCL command allowed
- NOTE 6 Valid commands not requiring a locked DLL.
- NOTE 7 Valid commands requiring a locked DLL.
- NOTE 8 This figure shows the case from which the error occurred after tXS\_FAST. An error may also occur after tXS\_ABORT and tXS.



#### **CA Parity Error Checking - PDE/PDX**



- NOTE 1 Deselect command only allowed.
- NOTE 2 Error could be Precharge or Activate.
- NOTE 3 Normal operation with parity latency (CA Parity Persistent Error Mode disabled). Parity checking is off until Parity Error Status bit cleared.
- NOTE 4 Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications.
- NOTE 5 Deselect command only allowed; CKE may go high prior to Td2 as long as DES commands are issued.

# Parity Entry Timing Example - tMRD\_PAR



NOTE 1 tMRD\_PAR = tMOD + N; where N is the programmed parity latency.



### Parity Entry Timing Example - tMOD\_PAR



NOTE 1  $tMOD\_PAR = tMOD + N$ ; where N is the programmed parity latency.

# Parity Exit Timing Example - tMRD\_PAR



NOTE 1  $tMRD\_PAR = tMOD + N$ ; where N is the programmed parity latency.

### Parity Exit Timing Example - tMOD\_PAR



NOTE 1 tMOD\_PAR = tMOD + N; where N is the programmed parity latency.



# **CA Parity Flow**





# Per-DRAM Addressability (PDA Mode)

DDR4 allows programmability of a single, specific DRAM on a rank. As an example, this feature can be used to program different ODT or VREF values on each DRAM on a given rank. Since PDA mode may be used to program optimal Vref for the DRAM, the data set up for first DQ0 transfer or the hold time for the last DQ0 transfer cannot be guaranteed.

The DRAM may sample DQ0 on either the first falling or second rising DQS transfer edge. This supports a common implementation between BC4 and BL8 modes on the DRAM. The DRAM controller is required to drive DQ0 to a 'Stable Low or High' during the length of the data transfer for BC4 and BL8 cases.

- 1. Before entering Per-DRAM addressability mode, write leveling is required.
  - BL8 or BC4 may be used.
- 2. Before entering per-DRAM addressability mode, the following MR settings are possible:
  - RTT\_PARK MR5 A[8:6] = Enabled
  - RTT\_NOM MR1 A[9, 6, 2] = Enabled
- 3. Enable per-DRAM addressability mode using MR3 [4] = 1. (The default programmed value of MR3[4] = 0.)
- 4. In the per-DRAM addressability mode, all MRS commands are qualified with DQ0. The device captures DQ0 by using DQS and DQS signals. If the value on DQ0 is low, the DRAM executes the MRS command. If the value on DQ0 is high, the DRAM ignores the MRS command. The controller can choose to drive all the DQ bits.
- 5. Program the desired DRAM and mode registers using the MRS command and DQ0.
- 6. In per-DRAM addressability mode, only MRS commands are allowed.
- 7. The MODE REGISTER SET command cycle time in per-DRAM addressability mode, AL + CWL + 3.5nCK + tMRD\_PDA is required to complete the WRITE operation to the mode register and is the minimum time required between two MRS commands.
- 8. Remove the device from per-DRAM addressability mode by setting MR3[4] = 0. (This command requires DQ0 = 0.)

**NOTE**: Removing the device from per-DRAM addressability mode will require programming the entire MR3 when the MRS command is issued. This may impact some per-DRAM addressability values programmed within a rank as the EXIT command is sent to the rank. In order to avoid such a case, the PDA Enable/Disable Control bit is located in a mode register that does not have any Per-DRAM addressability mode controls.

In per-DRAM addressability mode, the device captures DQ0 using DQS and  $\overline{DQS}$  like normal WRITE operation; however, dynamic ODT is not supported. Extra care is required for the ODT setting. If RTT\_NOM MR1 [10:8] = Enable, DDR4 SDRAM data termination needs to be controlled by the ODT pin and applies the same timing parameters as defined in direct ODT function that is shown below.

| Symbol   | Parameter                           |
|----------|-------------------------------------|
| DODTLon  | Direct ODT turn on latency          |
| DODTLoff | Direct ODT turn off latency         |
| tADC     | RTT change timing skew              |
| tAONAS   | Asynchronous RTT_NOM turn-on delay  |
| tAOFAS   | Asynchronous RTT_NOM turn-off delay |



#### PDA Operation Enabled, BL8



NOTE 1 RTT\_PARK = Enable, RTT\_NOM = Enable, Write Preamble Set = 2tCK and DLL = ON, CA parity is used

NOTE 2 tpda\_s and tpda\_H have a minimum of 0.5 UI.

#### MRS w/ per DRAM addressability (PDA) Exit



NOTE 1 RTT\_PARK = Enable; RTT\_NOM = Enable, Write Preamble Set = 2tCK and DLL = ON.

NOTE 2 tpda\_s and tpda\_H have a minimum of 0.5 UI.



# PDA using Burst Chop 4





# **VREFDQ Training**

The data bus is terminated to VDDQ so that the Vref level will change based on drive strength and loading. Therefore, VrefDQ is not supplied externally, rather VrefDQ is generated internally in the DRAM. The DRAM VREFDQ does not have a default value upon power-up and must be set to the desired value, usually via VREFDQ training. The DDR4 DRAM memory controller is responsible for VREFDQ calibration to determine the best internal VREFDQ level. The VREFDQ calibration is enabled/disabled via MR6 [7] while, MR6 [6] selects Range 1 (60% to 92.5% of VDDQ) or Range 2 (45% to 77.5% of VDDQ). An MRS protocol using MR6 [5:0] allows fine adjustment of the VREFDQ level. MR6 [6:0] bits can be altered via MR command set if MR6 [7] is enabled. The DRAM controller will likely use a series of Writes and Reads in conjunction with VREFDQ adjustments to obtain the best VREFDQ which in turn optimizes the data eye.

DDR4 SDRAM internal VREFDQ specification parameters are: voltage range, step-size, VREF step time, VREF full step time, and VREF valid level. The voltage operating range specifies the minimum required VREF setting range for DDR4 DRAM devices. The minimum range is defined by VREF,min and VREF,max. As noted, a calibration sequence, determined by the DRAM controller, should be performed to adjust VREFDQ and optimize the timing and voltage margin of the

### **VREFDQ Voltage Range**

DRAM data input receivers.





#### **VREFDQ** Range and Levels

| A[5:0]  | Range 1<br>(A6=0) | Range 2<br>(A6=1) | A[5:0]  | Range 1<br>(A6=0) | Range 2<br>(A6=1) | A[5:0]  | Range 1<br>(A6=0) | Range 2<br>(A6=1) | A[5:0]                  | Range 1<br>(A6=0) | Range 2<br>(A6=1) |
|---------|-------------------|-------------------|---------|-------------------|-------------------|---------|-------------------|-------------------|-------------------------|-------------------|-------------------|
| 00 0000 | 60.00%            | 45.00%            | 00 1101 | 68.45%            | 53.45%            | 01 1010 | 76.90%            | 61.90%            | 10 0111                 | 85.35%            | 70.35%            |
| 00 0001 | 60.65%            | 45.65%            | 00 1110 | 69.10%            | 54.10%            | 01 1011 | 77.55%            | 62.55%            | 10 1000                 | 86.00%            | 71.00%            |
| 00 0010 | 61.30%            | 46.30%            | 00 1111 | 69.75%            | 54.75%            | 01 1100 | 78.20%            | 63.20%            | 10 1001                 | 86.65%            | 71.65%            |
| 00 0011 | 61.95%            | 46.95%            | 01 0000 | 70.40%            | 55.40%            | 01 1101 | 78.85%            | 63.85%            | 10 1010                 | 87.30%            | 72.30%            |
| 00 0100 | 62.60%            | 47.60%            | 01 0001 | 71.05%            | 56.05%            | 01 1110 | 79.50%            | 64.50%            | 10 1011                 | 87.95%            | 72.95%            |
| 00 0101 | 63.25%            | 48.25%            | 01 0010 | 71.70%            | 56.70%            | 01 1111 | 80.15%            | 65.15%            | 10 1100                 | 88.60%            | 73.60%            |
| 00 0110 | 63.90%            | 48.90%            | 01 0011 | 72.35%            | 57.35%            | 10 0000 | 80.80%            | 65.80%            | 10 1101                 | 89.25%            | 74.25%            |
| 00 0111 | 64.55%            | 49.55%            | 01 0100 | 73.00%            | 58.00%            | 10 0001 | 81.45%            | 66.45%            | 10 1110                 | 89.90%            | 74.90%            |
| 00 1000 | 65.20%            | 50.20%            | 01 0101 | 73.65%            | 58.65%            | 10 0010 | 82.10%            | 67.10%            | 10 1111                 | 90.55%            | 75.55%            |
| 00 1001 | 65.85%            | 50.85%            | 01 0110 | 74.30%            | 59.30%            | 10 0011 | 82.75%            | 67.75%            | 11 0000                 | 91.20%            | 76.20%            |
| 00 1010 | 66.50%            | 51.50%            | 01 0111 | 74.95%            | 59.95%            | 10 0100 | 83.40%            | 68.40%            | 11 0001                 | 91.85%            | 76.85%            |
| 00 1011 | 67.15%            | 52.15%            | 01 1000 | 75.60%            | 60.60%            | 10 0101 | 84.05%            | 69.05%            | 11 0010                 | 92.50%            | 77.50%            |
| 00 1100 | 67.80%            | 52.80%            | 01 1001 | 76.25%            | 61.25%            | 10 0110 | 84.70%            | 69.70%            | 11 0011<br>to<br>111111 | Reserved          | Reserved          |

# **VREFDQ Step Size**

The VREF step size is defined as the step size between adjacent steps. VREF step size ranges from 0.5% VDDQ to 0.8% VDDQ. However, for a given design, DRAM has one value for VREF step size that falls within the range.

The VREF set tolerance is the variation in the VREF voltage from the ideal setting. This accounts for accumulated error over multiple steps. There are two ranges for VREF set tolerance uncertainty. The range of VREF set tolerance uncertainty is a function of number of steps *n*.

The VREF set tolerance is measured with respect to the ideal line which is based on the two endpoints where the endpoints are at the MIN and MAX VREF values for a specified range.

#### **Example of VREF Set Tolerance and Step Size**





# **VREFDQ Increment and Decrement Timing**

The VREF increment/decrement step times are defined by VREF\_time. VREF\_time is defined from t0 to t1, where t1 is referenced to the VREF voltage at the final DC level within the VREF valid tolerance (VREF\_val\_tol). The VREF valid level is VREF\_val tolerance to qualify the step time t1. This parameter is used to insure an adequate RC time constant behavior of the voltage level change after any VREF increment/decrement adjustment.

#### Note:

t0 - is referenced to the MRS command clock

t1 - is referenced to VREF\_tol

### **Vref\_time Timing Diagram**





#### **VrefDQ Calibration Sequence**

If PDA mode is used in conjunction with VrefDQ calibration, the PDA mode requirement that only MRS commands are allowed while PDA mode is enabled is not waived. That is, the only VrefDQ Calibration Mode legal commands noted above that may be used are the MRS commands, i.e. MRS to set VrefDQ values, and MRS to exit VrefDQ Calibration Mode.

The last A[6:0] setting written to MR6 prior to exiting VrefDQ Calibration Mode is the range and value used for the internal VrefDQ setting. VrefDQ Calibration Mode may be exited when the DRAM is in idle state. After the MRS command to exit VrefDQ Calibration Mode has been issued, DES must be issued till tVREFDQX has been satisfied where any legal command may then be issued.

#### **VREFDQ Training Mode Entry and Exit Timing Diagram**



- NOTE 1 New VREFDQ value is not allowed with MRS command during training mode exit.
- NOTE 2 Depending on the step size of the latest programmed VREF value, Vref\_time must be satisfied before disabling VrefDQ training mode.
- NOTE 3 The Range may only be set in VREFDQ calibration mode entry; changing Range while in the mode is illegal.

| Speed                                                       | DDR4-2133 | Units   | NOTE |        |      |
|-------------------------------------------------------------|-----------|---------|------|--------|------|
| Parameter                                                   | Symbol    | Min Max |      | Ullits | NOTE |
| VrefDQ training                                             |           |         |      |        |      |
| Enter VrefDQ training mode to the first valid command delay | tVREFDQE  | 150     | _    | ns     |      |
| Exit VrefDQ training mode to the first valid command delay  | tVREFDQX  | 150     | _    | ns     |      |



# **VREF Step Single Step Size Increment Case**



# **VREF Step Single Step Size Decrement Case**





# VREF Full Step From VREF,min to VREF,maxCase



### VREF Full Step From VREF, max to VREF, minCase





# **VREFDQ Supply and Calibration Ranges**

The DDR4 SDRAM internally generates its own VREFDQ. DRAM internal VREFDQ specification parameters: voltage range, step-size, VREF step time, VREF full step time, and VREF valid level. The voltage operating range specifies the minimum required VREF setting range for DDR4 DRAM devices. The minimum range is defined by VREFDQ,min and VREFDQ,max. A calibration sequence should be performed by the DRAM controller to adjust VREFDQ and optimize the timing and voltage margin of the DRAM data input receivers.

#### **VREFDQ Specification**

| Symbol          | Prarmeter                       | Min     | Тур   | Max    | Unit | NOTE    |
|-----------------|---------------------------------|---------|-------|--------|------|---------|
| VrefDQ R1       | Range 1 VrefDQ operating points | 60%     | _     | 92%    | VDDQ | 1, 11   |
| VrefDQ R2       | Range 2 VrefDQ operating points | 45%     | -     | 77%    | VDDQ | 1, 11   |
| Vref step       | Vref Stepsize                   | 0.50%   | 0.65% | 0.80%  | VDDQ | 2       |
| Vrof sot tol    | Vref Set Tolerance              | -1.625% | 0.00% | 1.625% | VDDQ | 3, 4, 6 |
| Vref_set_tol    | viei set roierance              | -0.15%  | 0.00% | 0.15%  | VDDQ | 3, 5, 7 |
| Vref_time-Short | Vrof Ston Time                  | -       | -     | 60     | ns   | 8, 12   |
| Vref_time-Long  | Vref Step Time                  | _       | _     | 150    | ns   | 9,12    |
| Vref_val_tol    | Vref Valid tolerance            | -0.15%  | 0.00% | 0.15%  | VDDQ | 10      |

- NOTE 1 VREF(DC) voltage is referenced to VDDQ(DC). VDDQ(DC) is 1.2V.
- NOTE 2 VREF step size increment/decrement range. VREF at DC level.
- NOTE 3 VREF\_new = VREF\_old  $\pm$  n × VREF\_step; n = number of steps. If increment, use "+;" if decrement, use "-."
- NOTE 4 For n >4, the minimum value of VREF setting tolerance = VREF\_new 1.625% × VDDQ. The maximum value of VREF setting tolerance = VREF\_new + 1.625% × VDDQ.
- NOTE 5 For n ≤4, the minimum value of VREF setting tolerance = VREF\_new 0.15% × VDDQ. The maximum value of VREF setting tolerance = VREF\_new + 0.15% × VDDQ.
- NOTE 6 Measured by recording the MIN and MAX values of the VREF output over the range, drawing a straight line between those points, and comparing all other VREF output settings to that line.
- NOTE 7 Measured by recording the MIN and MAX values of the VREF output across four consecutive steps (n = 4), drawing a straight line between those points, and comparing al VREF output settings to that line.
- NOTE 8 Time from MRS command to increment or decrement one step size for VREF.
- NOTE 9 Time from MRS command to increment or decrement more than one step size up to the full range of VREF.
- NOTE 10 Only applicable for DRAM component-level test/characterization purposes. Not applicable for normal mode of operation. VREF valid qualifies the step times, which will be characterized at the component level.
- NOTE 11 DRAM range 1 or range 2 is set by the MRS6[6]6.
- NOTE 12 If the Vref monitor is enabled, Vref\_time-long and Vref\_time-short must be derated by: +10ns if DQ bus load is 0pF and an additional +15ns/pF of DQ bus loading.



# **Connectivity Test Mode (CT)**

Connectivity Test (CT) mode is similar to boundary scan testing but is designed to significantly speed up testing of electrical continuity of pin interconnections on the PC boards between the DDR4 and the memory controller. Designed to work seamlessly with any boundary scan device, CT mode is supported in the x16 option, but not in the x8 option.

When TEN pin asserted HIGH, this causes the device to enter the CT mode. In CT mode, the normal memory function inside the device is bypassed and the I/O pins appear as a set of test input and output pins to the external controlling agent. The TEN pin is dedicated to the connectivity check function and will not be used during normal device operation.

Contrary to other conventional shift register-based test modes, where test patterns are shifted in and out of the memory devices serially during each clock, the DDR4 CT mode allows test patterns to be entered on the test input pins in parallel and the test results to be extracted from the test output pins of the device in parallel at the same time, significantly increasing the speed of the connectivity check. When placed in CT mode, the device appears as an asynchronous device to the external controlling agent. After the input test pattern is applied, the connectivity test results are available for extraction in parallel at the test output pins after a fixed propagation delay time.

Note: A reset of the device is required after exiting CT mode (see RESET and Initialization Procedure).

# **Boundary Scan Mode Pin Map and Switching Levels**

Only digital pins can be tested via the CT mode. For the purposes of a connectivity check, all the pins used for digital logic in the DDR4 memory device are classified as one of the following 5 types:

| Types | CT Mode P                | ins | Pin Names during Normal Memory Operation                                                                 | Switching Level      |  |   |  |   |  |  |  |           |                      |
|-------|--------------------------|-----|----------------------------------------------------------------------------------------------------------|----------------------|--|---|--|---|--|--|--|-----------|----------------------|
| 1     | Test Enable              |     | TEN <sup>1,5</sup>                                                                                       | CMOS (20% / 80% VDD) |  |   |  |   |  |  |  |           |                      |
| 2     | Chip Sele                | ct  | <del>CS</del> <sup>7</sup>                                                                               | VREFCA ± 200mV       |  |   |  |   |  |  |  |           |                      |
|       |                          |     | BA[1:0], BG[1:0], A[9:0], A10/AP, A11, A12/BC, A13, WE/A14, CAS/A15, RAS/A16, CKE, ACT, ODT, CK, CK, PAR | VREFCA ± 200mV       |  |   |  |   |  |  |  |           |                      |
| 3     | Test Input <sup>8</sup>  | В   | DDM/LDBI, UDM/UDBI, DM/DBI                                                                               | VREFDQ ± 200mV       |  |   |  |   |  |  |  |           |                      |
|       | ,                        | ·   | ·                                                                                                        | -                    |  | • |  | • |  |  |  | ALERT 1,6 | CMOS (20% / 80% VDD) |
| 4     |                          | D   | RESET 1,10                                                                                               | CMOS (20% / 80% VDD) |  |   |  |   |  |  |  |           |                      |
| 5     | Test Output <sup>9</sup> |     | DQ[15:0], DQSU, $\overline{\text{DQSU}}$ , DQSL, $\overline{\text{DQSL}}$ , DQS, $\overline{\text{DQS}}$ | VTT ± 100mV          |  |   |  |   |  |  |  |           |                      |

- NOTE 1 CMOS is rail-to-rail signal with DC high at 80% and DC low at 20% of VDD, i.e, 960mV for DC high and 240mV for DC low.
- NOTE 2 VREFCA should be at VDD/2.
- NOTE 3 VREFDQ should be at VDDQ/2.
- NOTE 4 VTT should be set to VDD/2.
- NOTE 5 Connectivity Test Mode is active when TEN is HIGH and inactive when TEN is LOW. TEN must be LOW during normal operation.
- NOTE 6 ALERTswitching level is not a final setting.
- NOTE 7 When asserted LOW, this pin enables the test output pins in the DDR4 memory device. When de-asserted, the output pins in the DDR4 memory device will be High-Z. The  $\overline{\text{CS}}$  pin in the device serves as the  $\overline{\text{CS}}$  pin in CT mode.
- NOTE 8 A group of pins used during normal DDR4 DRAM operation designated as test input pins. These pins are used to enter the test pattern in CT mode.
- NOTE 9 A group of pins used during normal DDR4 DRAM operation designated as test output pins. These pins are used for extraction of the connectivity test results in CT mode.
- NOTE 10 Fixed high level is required during CT mode, same as normal function.



# **Definition for Logic Equations**

### **Min Term Equations**

MTx is an internal signal to be used to generate the signal to drive the output signals..

MT0 = XOR (A1, A6, PAR)

 $MT1 = XOR (A8, \overline{ALERT}, A9)$ 

MT2 = XOR (A2, A5, A13)

MT3 = XOR (A0 A7, A11)

 $MT4 = XOR (\overline{CK}, ODT, \overline{CAS}/A15)$ 

 $MT5 = XOR (CKE, \overline{RAS}/A16, A10/AP)$ 

 $MT6 = XOR (\overline{ACT}, A4, BA1)$ 

MT7 = TBD

 $MT8 = XOR (\overline{WE} / A14, A12 / BC, BA0)$ 

MT9 = XOR (BG0, A3, (RESET and TEN))

### Output equations for x16 devices

DQ0 = MT0

DQ1 = MT1

DQ2 = MT2

DQ3 = MT3

DQ4 = MT4

DQ5 = MT5

DQ6 = MT6

DQ7 = TBD

DQ8 = !DQ0

DQ9 = !DQ1

DQ10 = !DQ2

DQ11 = !DQ3

DQ12 = !DQ4

DQ13 = !DQ5

DQ14 = !DQ6

DQ15 = TBD

DQSL = MT8

 $\overline{\text{DQSL}} = \text{MT9}$ 

DQSU = !DQSL

DQSU=!DQSL



# **CT Input Timing Requirements**

During CT Mode, input levels are defined below.

- 1. TEN pin: CMOS rail-to-rail with DC high and low at 80% and 20% of VDD.
- 3. Test Input pin A: Pseudo differential signal referring to VrefCA
- Test Input pin B: Pseudo differential signal referring to internal Vref 0.5\*VDD
- 5. RESET: CMOS DC high above 70 % VDD
- 6. ALERT: Terminated to VDD. Swing level is TBD.

Prior to the assertion of the TEN pin, all voltage supplies must be valid and stable.

Upon the assertion of the TEN pin, the CK and  $\overline{\text{CK}}$  signals will be ignored and the DDR4 memory device enter into the CT mode after tCT\_Enable. In the CT mode, no refresh activities in the memory arrays, initiated either externally (i.e., auto-refresh) or internally (i.e., self-refresh), will be maintained.

The TEN pin may be asserted after the DRAM has completed power-on; once the DRAM is initialized and VREFdq is calibrated, CT Mode may no longer be used.

The TEN pin may be de-asserted at any time in the CT mode. Upon exiting the CT mode, the states of the DDR4 memory device are unknown and the integrity of the original content of the memory array is not guaranteed and therefore the reset initialization sequence is required.

All output signals at the test output pins will be stable within tCT\_valid after the test inputs have been applied to the test input pins with TEN input and  $\overline{CS}$  input maintained High and Low respectively.

#### **Connectivity Test Mode Entry**



| Symbol     | Min | Max | Unit |
|------------|-----|-----|------|
| tCT_Enable | 200 | -   | ns   |
| tCT_Valid  | -   | 200 | ns   |



## **ACTIVATE Command**

The ACTIVATE command is used to open (activate) a row in a particular bank for subsequent access. The values on the BG[1:0] inputs select the bank group; the BA[1:0] inputs select the bank within the bank group; and the address provided on inputs A[17:0] selects the row within the bank. This row remains active (open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. Bank-to-bank command timing for ACTIVATE commands uses two different timing parameters, depending on whether the banks are in the same or different bank group. tRRD\_S (short) is used for timing between banks located in different bank groups. tRRD\_L (long) is used for timing between banks located in the same bank group. Another timing restriction for consecutive ACTIVATE commands (issued at tRRD (MIN) is tFAW (fifth activate window). Since there is a maximum of four banks in a bank group, the tFAW parameter applies across different bank groups because five activate commands issued at tRRD\_L (MIN) to the same bank group would be limited by tRC.

#### tRRD Timing



NOTE 1 tRRD\_S; ACTIVATE-to-ACTIVATE command period (short); applies to consecutive ACTIVATE commands to different bank groups (i.e., T0 and T4).

NOTE 2 tRRD\_L; ACTIVATE-to-ACTIVATE command period (long); applies to consecutive ACTIVATE commands to the different banks in the same bank group (i.e., T4 and T10).



## tFAW Timing



NOTE 1 tFAW; four activate window.



# **PRECHARGE Command**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation for a specified time (tRP) after the PRECHARGE command is issued. An exception to this is the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is allowed if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period will be determined by the last PRECHARGE command issued to the bank.

The auto-precharge function is engaged when a Read or Write command is issued with A10 High. The auto-precharge function utilizes the RAS lockout circuit to internally delay the precharge operation until the array restore operation has completed. The RAS lockout circuit feature allows the precharge operation to be partially or completely hidden during burst read cycles when the auto-precharge function is engaged. The precharge operation will not begin until after the last data of the burst write sequence is properly stored in the memory array.



### REFRESH Command

The REFRESH command (REF) is used during normal operation of the device. This command is nonpersistent, so it must be issued each time a refresh is required. The device requires REFRESH cycles at an average periodic interval of tREFI. When  $\overline{\text{CS}}$ ,  $\overline{\text{RAS}}/\text{A16}$  and  $\overline{\text{CAS}}/\text{A15}$  are held LOW and  $\overline{\text{WE}}/\text{A14}$  HIGH at the rising edge of the clock, the chip enters a REFRESH cycle. All banks of the SDRAM must be precharged and idle for a minimum of the precharge time tRP (MIN) before the REFRESH command can be applied. The refresh addressing is generated by the internal DRAM refresh controller. This makes the address bits "Don't Care" during a REFRESH command. An internal address counter supplies the addresses during the REFRESH cycle. No control of the external address bus is required once this cycle has started. When the REFRESH cycle has completed, all banks of the SDRAM will be in the precharged (idle) state. A delay between the REFRESH command and the next valid command, except DES, must be greater than or equal to the minimum REFRESH cycle time tRFC (MIN). The tRFC timing parameter depends on memory density.

In general, a REFRESH command needs to be issued to the device regularly every tREFI interval. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided for postponing and pullingin the refresh command. A limited number Refresh commands can be postponed depending on Refresh mode: maximum of 8 Refresh commands can be postponed when the device is in 1X refresh mode; a maximum of 16 Refresh commands can be postponed when the device is in 2X refresh mode, and a maximum of 32 Refresh commands can be postponed when the device is in 4X refresh mode.

At any point in time no more than a total of 8, 16, 32 Refresh commands are allowed to be postponed. When 8 consecutive Refresh commands are postponed, the resulting maximum interval between the surrounding Refresh commands is limited to 9 x tREFI (). For both the 2X and 4X Refresh modes, the maximum consecutive Refresh commands allowed is limited to 17 x tREFI2 and 36 xtREFI4, respectively.

A limited number Refresh commands can be pulled-in as well. A maximum of 8 additional Refresh commands can be issued in advance or "pulled-in" in 1X refresh mode; a maximum of 16 additional Refresh commands can be issued when in advance in 2X refresh mode; and a maximum of 32 additional Refresh commands can be issued in advance when in 4X refresh mode; with each Refresh command reducing the number of regular Refresh commands required later by one. Note that pulling in more than the maximum allowed Refresh command, Refresh commands in advance does not further reduce the number of regular Refresh commands required later, so that the resulting maximum interval between two surrounding Refresh commands is limited to 9 x tREFI, 18 x tRFEI2 and 36 x tREFI4 respectively. At any given time, a maximum of 16 REF commands can be issued within 2 x tREF; 32 REF2 commands can be issued within 4 x tREF; and 64 REF4 commands can be issued within 8 x tREFI4.



### **REFRESH Command Timing**



- NOTE 1 Only DES commands allowed after REFRESH command registered until tRFC (MIN) expires.
- NOTE 2 Time interval between two REFRESH commands may be extended to a maximum of 9 x tREFI.

### Postponing REFRESH Commands (Example of 1X Refresh mode)



### Pulling In REFRESH Commands (Example of 1X Refresh mode)





# **Temperature-Controlled Refresh Mode (TCR)**

During normal operation, TCR mode disabled with MR4[3] = 0, the DRAM must have a Refresh command issued once every tREFI, except for what is allowed by posting (see Refresh Command section). This means a refresh command must be issued once per period, as shown in table below.

#### Normal tREFI Refresh (TCR Disabled: MR4[3] = 0)

| Tomporaturo          | Normal Te                                       | mperature | Extended Temperature    |                         |  |
|----------------------|-------------------------------------------------|-----------|-------------------------|-------------------------|--|
| Temperature          | External Refresh Period Internal Refresh Period |           | External Refresh Period | Internal Refresh Period |  |
| -40°C ≤ Tc ≤ +85°C   | 7.8 μs                                          | 7.8 μs    | 7.8 µs                  | 7.8 μs                  |  |
| +85°C < Tc ≤ +95°C   | Not Ap                                          | plicable  | 3.9 μs                  | 3.9 μs                  |  |
| +95 °C < Tc ≤ +105°C | Not Ap                                          | plicable  | 1.95 μs                 | 1.95 μs                 |  |
| +105°C < Tc ≤ +125°C | Not Ap                                          | plicable  | 0.975 μs                | 0.975 μs                |  |

NOTE 1 The setting of MR4[2] is "Don't Care" when TCR Disabled.

NOTE 2 Operating in any indicated range is this table is permitted only as defined in the table Component Operating Temperature Range.

#### **TCR Mode**

When TCR mode is enabled with MR4[3] = 1, the DRAM will register the externally supplied Refresh Command and adjust the internal refresh period to be longer than tREFI of the normal temperature range, when allowed, by skipping REFRESH commands with the proper gear ratio. TCR Mode has two ranges to select from - Normal Temperature Range and Extended

Temperature Range; the correct range must be selected so the internal control operates correctly. The DRAM is to have the correct REFRESH rate applied externally; the internal refresh rate is determined by the DRAM based upon the temperature.

#### TCR Mode - Normal Temperature Range

REFRESH commands are to be issued to DRAM with the refresh period equal to or shorter than tREFI of normal temperature range (-40°C to +85°C). In this mode, the system guarantees that the DRAM temperature does not exceed 85°C. The DRAM may adjust the internal refresh period to be longer than tREFI of the normal temperature range by skipping external REFRESH commands with the proper gear ratio when Tc is below 45°C. The internal refresh period is automatically adjusted inside the DRAM and the DRAM controller does not need to provide any additional control.

#### TCR Mode - Extended Temperature Range

REFRESH commands should be issued to DRAM with the refresh period equal to or shorter than tREFI of extended temperature range (+85°C to +125°C). Even though the external Refresh supports the extended temperature range, the DRAM will adjust its internal refresh period to tREFI of the normal temperature range by skipping external REFRESH commands with proper gear ratio when operating in the normal temperature range (-40°C to +85°C). The DRAM may adjust the internal refresh period to be longer than tREFI of the normal temperature range by skipping external REFRESH commands with the proper gear ratio when Tc is below 45°C. The internal refresh period is automatically adjusted inside the DRAM and the DRAM controller does not need to provide any additional control.



## Normal tREFI Refresh (TCR Enabled: MR4[3] = 1)

| Tomporaturo          | Normal Tempera          | ture (MR4[2] = 0)       | Extended Temperature (MR4[2] = 1) |                         |  |
|----------------------|-------------------------|-------------------------|-----------------------------------|-------------------------|--|
| Temperature          | External Refresh Period | Internal Refresh Period | External Refresh Period           | Internal Refresh Period |  |
| Tc < +45°C           | 7.8µs                   | >> 7.8μs                |                                   | >> 7.8μs                |  |
| +45°C ≤ Tc ≤ +85°C   | 7.8µs                   | ≥ 7.8µs                 | 3.9μs¹                            | ≥ 7.8µs                 |  |
| +85°C < Tc ≤ +95°C   | Not App                 | licable                 |                                   | 3.9μs                   |  |
| +95°C < Tc ≤ +105°C  | Not App                 | licable                 | 1.95µs                            | 1.95μs                  |  |
| +105°C < Tc ≤ +125°C | Not App                 | licable                 | 0.975μs                           | 0.975μs                 |  |

NOTE 1 If the external refresh period is slower than 3.9  $\mu s$ , the internal refresh will be too slow, and this will violate refresh specifications.

#### **TCR Mode Example**



NOTE 2 Operating in any indicated range is this table is permitted only as defined in the table Component Operating Temperature Range.



# Fine Granularity Refresh Mode (FGRM)

# **Mode Register and Command Truth Table**

The REFRESH cycle time (tRFC) and the average refresh interval (tREFI) of DDR4 SDRAM can be programmed by the MRS command. The appropriate setting in the mode register will set a single set of REFRESH cycle time and average refresh interval for the DDR4 SDRAM device (fixed mode), or allow the dynamic selection of one of two sets of REFRESH cycle time and average refresh interval for the DDR4 SDRAM device (on-the-fly mode [OTF]). OTF mode must be enabled by MRS before any OTF REFRESH command can be issued.

#### **MRS Definition**

| MR3[8] | MR3[7] | MR3[6] | Fine Granularity Refresh |
|--------|--------|--------|--------------------------|
| 0      | 0      | 0      | Normal mode (Fixed 1x)   |
| 0      | 0      | 1      | Fixed 2x                 |
| 0      | 1      | 0      | Fixed 4x                 |
| 0      | 1      | 1      | Reserved                 |
| 1      | 0      | 0      | Reserved                 |
| 1      | 0      | 1      | Enable on the fly 1x/2x  |
| 1      | 1      | 0      | Enable on the fly 1x/4x  |
| 1      | 1      | 1      | Reserved                 |

There are two types of OTF modes (1x/2x and 1x/4x modes) that are selectable by programming the appropriate values into the mode register. When either of the two OTF modes is selected, DDR4 SDRAM evaluates the BG0 bit when a REFRESH command is issued, and depending on the status of BG0, dynamically switches its internal refresh configuration between 1x and 2x (or 1x and 4x) modes, then executes the corresponding REFRESH operation.

#### **REFRESH Command Truth Table**

| REFRESH    | cs | ĀCT | RAS<br>/A16 | CAS<br>/A15 | WE<br>/A14 | BG1      | BG0 | BA0-1 | A10/<br>AP | A[9:0]<br>A[12:11]                    | MR3[8:6] |
|------------|----|-----|-------------|-------------|------------|----------|-----|-------|------------|---------------------------------------|----------|
| Fixed rate | L  | Н   | L           | L           | Н          | <b>V</b> | V   | V     | <b>V</b>   | V                                     | 0vv      |
| OTF – 1x   | L  | Н   | L           | L           | Н          | V        | L   | V     | V          | V                                     | 1vv      |
| OTF – 2x   |    |     | -           |             | - 11       | \ /      | Н   |       | \ /        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 101      |
| OTF – 4x   | L  | Н   | L           | L           | Н          | V        | п   | V     | V          | V                                     | 110      |



#### tREFI and tRFC Parameters

The default refresh rate mode is fixed 1x mode where REFRESH commands should be issued with the normal rate, i.e. tREFI1 = tREFI(base) and the duration of each REFRESH command is the normal refresh cycle time (tRFC1). In 2x mode (either fixed 2x or OTF 2x mode), REFRESH commands should be issued to the DRAM at the double frequency (tREFI2 = tREFI(base)/2) of the normal refresh rate. In 4x mode, REFRESH command rate should be quadrupled (tREFI4 = tREFI(base)/4). Per each mode and command type, tRFC parameter has different values as defined in the following table.

For discussion purposes, the REFRESH command that should be issued at the normal refresh rate and has the normal refresh cycle duration may be referred to as a REF1x command. The refresh command that should be issued at the double frequency (tREFI2 = tREFI(base)/2) may be referred to as a REF2x command. Finally, the REFRESH command that should be issued at the quadruple rate (tREFI4 = tREFI(base)/4) may be referred to as a REF4x command.

In the fixed 1x refresh rate mode, only REF1x commands are permitted. In the fixed 2x refresh rate mode, only REF2x commands are permitted. In the fixed 4x refresh rate mode, only REF4x commands are permitted. When the on-the-fly 1x/2x refresh rate mode is enabled, both REF1x and REF2x commands are permitted. When the OTF 1x/4x refresh rate mode is enabled, both REF1x and REF4x commands are permitted.

#### tREFI and tRFC Parameters

| Refresh Mode |                       | Parameter             | 4Gb            | Unit |
|--------------|-----------------------|-----------------------|----------------|------|
|              | tREFI (base)          |                       | 7.8            | μS   |
|              |                       | -40°C ≤ TCASE ≤ 85°C  | tREFI(base)    |      |
|              | tREFI1                | 85°C < TCASE ≤ 95°C   | tREFI(base)/2  | 110  |
| 1X mode      | IKLIII                | 95°C < TCASE ≤ 105°C  | tREFI(base)/4  | μS   |
|              |                       | 105°C < TCASE ≤ 125°C | tREFI(base)/8  |      |
|              | tRFC1 (min)           |                       | 260            | ns   |
|              | -40°C <= TCASE ≤ 85°C |                       | tREFI(base)/2  |      |
|              | tREFI2                | 85°C < TCASE ≤ 95°C   | tREFI(base)/4  | II.C |
| 2X mode      |                       | 95°C < TCASE ≤ 105°C  | tREFI(base)/8  | μS   |
|              |                       | 105°C < TCASE ≤ 125°C | tREFI(base)/16 |      |
|              | tRFC2 (min)           | ·                     | 160            | ns   |
|              |                       | -40°C <= TCASE ≤ 85°C | tREFI(base)/4  |      |
|              | tREFI4                | 85°C < TCASE ≤ 95°C   | tREFI(base)/8  |      |
| 4X mode      | LKEF14                | 95°C < TCASE ≤ 105°C  | tREFI(base)/16 | μS   |
|              |                       | 105°C < TCASE ≤ 125°C | tREFI(base)/32 |      |
|              | tRFC4 (min)           |                       | 110            | ns   |

NOTE: Operation in any indicated range in this table is permitted only as defined in the Component Operating Temperature Range table.



#### 4Gb with Fine Granularity Refresh Mode Example





# **Changing Refresh Rate**

If the refresh rate is changed by either MRS or OTF, new tREFI and tRFC parameters would be applied from the moment of the rate change. When the REF1x command is issued to the DRAM, then tREF1 and tRFC1 are applied from the time that the command was issued. And then, when REF2x command is issued, then tREF2 and tRFC2 should be satisfied.

#### **On-the-fly REFRESH Command Timing**



The following conditions must be satisfied before the refresh rate can be changed. Otherwise, data retention of DDR4 SDRAM cannot be guaranteed.

- In the fixed 2x refresh rate mode or the OTF 1x/2x refresh mode, an even number of REF2x commands must be issued to the DDR4 SDRAM since the last change of the refresh rate mode with an MRS command before the refresh rate can be changed by another MRS command.
- In the OTF1x/2x refresh rate mode, an even number of REF2x commands must be issued between any two REF1x commands.
- In the fixed 4x refresh rate mode or the OTF 1x/4x refresh mode, a multiple-of-four number of REF4x commands must be issued to the DDR4 SDRAM since the last change of the refresh rate with an MRS command before the refresh rate can be changed by another MRS command.
- In the OTF1x/4x refresh rate mode, a multiple-of-four number of REF4x commands must be issued between any two REF1x commands. There are no special restrictions for the fixed 1x refresh rate mode. Switching between fixed and OTF modes keeping the same rate is not regarded as a refresh rate change.

#### **Usage with Temperature Controlled Refresh Mode**

If the temperature controlled refresh mode is enabled, then only the normal mode (fixed 1x mode, MR3[8:6] = 000) is allowed. If any other refresh mode than the normal mode is selected, then the temperature controlled refresh mode must be disabled.



# **Self Refresh Entry and Exit**

DDR4 SDRAM can enter self refresh mode anytime in 1x, 2x, and 4x mode without any restriction on the number of REFRESH commands that have been issued during the mode before the self refresh entry. However, upon self refresh exit, extra REFRESH command(s) may be required, depending on the condition of the self refresh entry.

The conditions and requirements for the extra REFRESH command(s) are defined as follows:

- There are no special restrictions on the fixed 1x refresh rate mode.
- In the fixed 2x refresh rate mode or the enable-OTF 1x/2x refresh rate mode, it is recommended that there should be an even number of REF2x commands before entry into self refresh because the last SELF REFRESH EXIT or REF1x command or MRS command that set the refresh mode. If this condition is met, no additional refresh commands are required upon self refresh exit. In the case that this condition is not met, either one extra REF1x command or two extra REF2x commands are required to be issued to the DDR4 SDRAM upon self refresh exit. These extra REFRESH commands are not counted toward the computation of the average refresh interval (tREFI).
- In the fixed 4x refresh rate mode or the enable-OTF 1x/4x refresh rate mode, it is recommended that there should be a multiple-of-four number of REF4x commands before entry into self refresh since the last self refresh exit or REF1x command or MRS command that set the refresh mode. If this condition is met, no additional refresh commands are required upon self refresh exit. In the case that this condition is not met, either one extra REF1x command or four extra REF4x commands are required to be issued to the DDR4 SDRAM upon self refresh exit. These extra REFRESH commands are not counted toward the computation of the average refresh interval (tREFI).

This section does not change the requirement regarding postponed REFRESH commands. The requirement for the additional REFRESH command(s) described above is independent of the requirement for the postponed refresh commands.



# **Self Refresh Operation**

The SELF REFRESH command can be used to retain data in the DDR4 SDRAM, even if the rest of the system is powered down. When in self refresh mode, the device retains data without external clocking. The device has a built-in timer to accommodate SELF REFRESH operation. The SELF REFRESH command is defined by having  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ , and CKE held LOW with  $\overline{WE}$  and  $\overline{ACT}$  HIGH at the rising edge of the clock.

Before issuing the SELF REFRESH ENTRY command, the device must be idle with all banks in the precharge state and tRP satisfied. Idle state is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is HIGH, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.). After the SELF REFRESH ENTRY command is registered, CKE must be held LOW to keep the device in self refresh mode. DRAM automatically disables ODT termination, regardless of the ODT pin, when it enters self refresh mode and automatically enables ODT upon exiting self refresh. During normal operation (DLL on), the DLL is automatically disabled upon entering self refresh and is automatically enabled (including a DLL reset) upon exiting self refresh.

When the device has entered self refresh mode, all of the external control signals, except CKE and RESET, are "Don't Care." For proper SELF REFRESH operation, all power supply and reference pins (VDD, VDDQ, VSS, VSSQ, VPP, and VREFCA) must be at valid levels.

The DRAM internal VREFDQ generator circuitry may remain ON or turned OFF depending on the MRx bit y setting. If the DRAM internal VREFDQ circuit is ON in self refresh, first WRITE operation or first write-leveling activity may occur after tXS time after self refresh exit. If the DRAM internal VREFDQ circuitry is turned OFF in self refresh, when the DRAM exits the self refresh state, it ensures that the VREFDQ generator circuitry is powered up and stable within the tXSDLL period. First WRITE operation or first writeleveling activity may not occur earlier than tXSDLL after exiting self refresh. The DRAM initiates a minimum of one REFRESH command internally within the tCKE period once it enters self refresh mode.

The clock is internally disabled during a SELF REFRESH operation to save power. The minimum time that the device must remain in self refresh mode is tCKESR. The user may change the external clock frequency or halt the external clock tCKSRE after self refresh entry is registered; however, the clock must be restarted and tCKSRX must be stable before the device can exit SELF REFRESH operation.

The procedure for exiting self refresh requires a sequence of events. First, the clock must be stable prior to CKE going back HIGH. Once a SELF REFRESH EXIT command (SRX, combination of CKE going HIGH and DESELECT on the command bus) is registered, the following timing delay must be satisfied:

Commands that do not require locked DLL:

- tXS ACT, PRE, PREA, REF, SRE, PDE, WR, WRS4, WRS8, WRA, WRAS4, WRAS8.
- tXSFast ZQCL, ZQCS, MRS commands. For an MRS command, only DRAM CL and the WR/RTP register in MR0, the CWL register in MR2, and geardown mode in MR3 are allowed to be accessed, provided DRAM is not in per DRAM addressability mode.

Access to other DRAM mode registers must satisfy tXS timing.



Commands that require locked DLL:

• tXSDLL - RD, RDS4, RDS8, RDA, RDAS4, RDAS8.

Depending on the system environment and the amount of time spent in self refresh, ZQ CALIBRATION commands may be required to compensate for the voltage and temperature drift described in the ZQ Calibration Commands section. To issue ZQ CALIBRATION commands, applicable timing requirements must be satisfied.

CKE must remain HIGH for the entire self refresh exit period tXSDLL for proper operation except for self refresh re-entry. Upon exit from self refresh, the device can be put back into self refresh mode or power-down mode after waiting at least tXS period and issuing one REFRESH command (refresh period of tRFC). The DESELECT command must be registered on each positive clock edge during the self refresh exit interval tXS.

ODT must be turned off during tXSDLL.

The use of self refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from self refresh mode. Upon exit from self refresh, the device requires a minimum of one extra REFRESH command before it is put back into self refresh mode.

#### Self Refresh Entry/Exit Timing



- NOTE 1 Only MRS (limited to those described in the Self-Refresh Operation section). ZQCS or ZQCL command allowed.
- NOTE 2 Valid commands not requiring a locked DLL
- NOTE 3 Valid commands requiring a locked DLL
- NOTE 4 Only DES is allowed during tXS\_ABORT

#### Self Refresh Entry/Exit Timing with CAL



- NOTE 1 tCAL = 3nCK, tCPDED = 4nCK, tCKSRE= 8nCK, tCKSRX= 8nCK, tXS\_FAST = tREFC4(min)+10ns
- NOTE 2  $\overline{CS}$  = high,  $\overline{ACT}$ = Don't Care,  $\overline{RAS}$ /A16 = Don't Care,  $\overline{CAS}$ /A15 = Don't Care,  $\overline{WE}$ /A14 = Don't Care,
- NOTE 3 Only MRS(limited to thise described in the Self-Refresh Operation section), ZQCS, or ZQCL commands are allowed.

#### **Self Refresh Abort**

The exit timing from self refresh exit to the first valid command not requiring a locked DLL is tXS. The value of tXS is (tRFC+10ns). This delay is to allow any refreshes started by the DRAM time to complete. tRFC continues to grow with higher density devices so tXS will grow as well. An MRS bit enables the self refresh abort mode. If the bit is disabled then the controller uses tXS timings (location MR4, bit 9). If the bit is enabled, then the DRAM aborts any ongoing refresh and does not increment the refresh counter. The controller can issue a valid command not requiring a locked DLL after a delay of tXS\_abort.

Upon exit from self refresh, the device requires a minimum of one extra REFRESH command before it is put back into self refresh mode. This requirement remains the same irrespective of the setting of the MRS bit for self refresh abort.

#### **Self Refresh Abort**



- NOTE 1 Only MRS limited to those described in the Self Refresh Operation section), ZQCS, or ZQCL command allowed.
- NOTE 2 Valid commands not requiring a locked DLL with self refresh abort mode enabled in the mode register.
- NOTE 3 Valid commands requiring a locked DLL.



#### Self Refresh Exit with NOP Command

Exiting Self-Refresh Mode using the No Operation command (NOP) is allowed under a specific system application. This special use of NOP allows for a common command/address bus between active DRAMs and DRAM(s) in Max Power Saving Mode. Self Refresh Mode may exit with No Operation commands (NOP) provided:

- The DRAM entered Self Refresh Mode with CA Parity and CAL disabled.
- tMPX\_S and tMPX\_LH are satisfied.
- NOP commands are only issued during tMPX\_LH window.

No other command is allowed during tMPX\_LH window after SRX command is issued.



- NOTE 1  $\overline{CS}$  = L,  $\overline{ACT}$  = H,  $\overline{RAS}$ /A16 = H,  $\overline{CAS}$ /A15 = H,  $\overline{WE}$ /A14 = H at Tb2 (No Operation command)
- NOTE 2 SRX at Tb2 is only allowed when DRAM shared Command/Address bus is under exiting Max Power Saving Mode.
- NOTE 3 Valid commands not requiring a locked DLL
- NOTE 4 Valid commands requiring a locked DLL
- NOTE 5 tXS\_FAST and tXS\_ABORT are not allowed this case.
- NOTE 6 Duration of CS Low around CKE rising edge must satisfy tMPX\_S and tMPX\_LH as defined by Max Power Saving Mode AC parameters.



# **Power-Down Mode**

Power-down is synchronously entered when CKE is registered LOW (along with a DESELECT command). CKE is not allowed to go LOW when the following operations are in progress: MODE REGISTER SET command, MPR operations, ZQCAL operations, DLL locking, or READ/WRITE operations. CKE is allowed to go LOW while any other operations, such as ROW ACTIVATION, PRECHARGE or auto precharge, or REFRESH, are in progress, but the power-down IDD spec will not be applied until those operations are complete. Timing diagrams below illustrate entry and exit of power-down. The DLL should be in a locked state when power-down is entered for fastest powerdown exit timing. If the DLL is not locked during power-down entry, the DLL must be reset after exiting power-down mode for proper read operation and synchronous ODT operation. DRAM design provides all AC and DC timing and voltage specification as well as proper DLL operation with any CKE intensive operations as long as the DRAM controller complies with DRAM specifications. During power-down, if all banks are closed after any in-progress commands are completed, the device will be in precharge power-down mode; if any bank is open after inprogress commands are completed, the device will be in active power-down mode. Entering power-down deactivates the input and output buffers, excluding CK, CK, CKE and RESET. In power-down mode, DRAM ODT input buffer deactivation is based on MRx bit Y. If it is configured to 0b, the ODT input buffer remains on and ODT input signal must be at valid logic level. If it is configured to 1b, ODT input buffer is deactivated and DRAM ODT input signal may be floating and DRAM does not provide RTT\_NOM termination. Note that the device continues to provide RTT\_PARK termination if it is enabled in the mode register MRa bit B.To protect internal delay on the CKE line to block the input signals, multiple DES commands are needed during the CKE switch off and on cycle(s); this timing period is defined as tCPDED. CKE\_low will result in deactivation of command and address receivers after tCPDED has expired.

#### **Power-Down Entry Definitions**

| Status of DRAM                       | DLL | PD Exit | Relevant Parameters       |
|--------------------------------------|-----|---------|---------------------------|
| Active<br>(A bank or more Open)      | On  | Fast    | tXP to any valid command  |
| Precharged<br>(All banks Precharged) | On  | Fast    | tXP to any valid command. |

The DLL is kept enabled during precharge power-down or active power-down. In power-down mode, CKE is LOW, RESET is HIGH, and a stable clock signal must be maintained at the inputs of the device. ODT should be in a valid state, but all other input signals are "Don't Care." (If RESET goes LOW during power-down, the device will be out of power-down mode and in the reset state.) CKE LOW must be maintained until tCKE has been satisfied. Power-down duration is limited by 9 x tREFI.

The power-down state is synchronously exited when CKE is registered HIGH (along with DES command). CKE HIGH must be maintained until tCKE has been satisfied. The ODT input signal must be at a valid level when the device exits from power-down mode, independent of MRx bit Y if RTT\_NOM is enabled in the mode register. If RTT\_NOM is disabled, then the ODT input signal may remain floating. A valid, executable command can be applied with power-down exit latency, tXP and/or tXPDLL after CKE goes HIGH. Power-down exit latency is defined in the AC Specifications table.



# Active Power-Down Entry and Exit (MR5 bit A5 =0)



- NOTE 1 Valid commands at TO are ACT, DES, or PRE with one bank remaining open after completion of the PRECHARGE command.
- NOTE 2 ODT pin driven to a valid state; MR5 [5] = 0 (normal setting).
- NOTE 3 ODT pin driven to a valid state; MR5 [5] = 1.

# Active Power-Down Entry and Exit (MR5 bit A5 =1)



**NOTE**: 1. VALID command at T0 is ACTDES or Precharge with still one bank remaining open after completion of the precharge command. 2. ODT pin driven to a valid state. MR5 bit A5=1 is shown.

NOTE 1 Valid commands at T0 are ACT, DES, or PRE with one bank remaining open after completion of the PRECHARGE command. ODT pin driven to a valid state; MR5 [5] = 1.



## Power-Down Entry After Read and Read with Auto Precharge



# Power-Down Entry After Write and Write with Auto Precharge



NOTE 1 Valid commands at T0 are ACT, DES, or PRE with one bank remaining open after completion of the PRECHARGE command.



# **Power-Down Entry After Write**



# **Precharge Power-Down Entry and Exit**



## **Refresh Command to Power-Down Entry**





# **Active Command to Power-Down Entry**



# Precharge/Precharge All Command to Power-Down Entry



# MRS Command to Power-Down Entry





# Power-Down Clarifications - Case 1

When CKE is registered LOW for power-down entry, tPD (MIN) must be satisfied before CKE can be registered HIGH for power-down exit. The minimum value of parameter tPD (MIN) is equal to the minimum value of parameter tCKE (MIN) as shown in the Timing Parameters by Speed Bin table. A detailed example of Case 1 is shown below.



# Power Down Entry, Exit Timing with CAL

Command Address Lantency is used, additional timing restrictions are required when entering Power Down; as noted in figures below.





# **ODT Input Buffer Disable Mode for Power down**

ODT Input Buffer Disable Mode, when enabled via MR5[5], will prevent the DRAM from providing Rtt\_NOM termination during power down for additional power savings. The DRAM internal delay on CKE path to disable the ODT buffer and block the sampled output must be accounted for; thereby ODT must be continuously driven to a valid level, either low or high, when entering power down. However, once tCPDEDmin has been satisfied, ODT signal may then float. When ODT Input Buffer Disable Mode is enabled, RTT\_NOM termination corresponding to sampled ODT after CKE is first registered low (and tANPD before that) may not be provided. tANPD is equal to (WL-1) and is counted backwards from PDE, CKE registered low.

## **ODT Power-Down Entry with ODT Buffer Disable Mode**



# **ODT Power-Down Exit with ODT Buffer Disable Mode**





# **CRC Write Data Feature**

# **CRC Write Data**

The CRC Write Data feature takes the CRC generated data from the DRAM controller and compares it to the internally CRC generated data and determines if the two match (no CRC error) or if the two do not match (CRC error).

#### **CRC Write Data Operation**



# Write CRC Data Operation

A DRAM controller generates a CRC checksum using a 72-bit CRC tree and forms the write data frames as shown in the CRC data mapping tables for the x4, x8, and x16 configurations below. A x4 device has a CRC tree with 32 input data bits, with the remaining upper 40 bits D[71:32] are 1s. A x8 device has a CRC tree with 64 input data bits, with the remaining upper 8 bits dependant upon if  $\overline{DM}/\overline{DBI}$  is used (1s are sent when not used). A x16 device has two identical CRC trees each, one for lower byte an done for upper byte, with 64 input data bits, with the remaining upper 8 bits dependant upon if  $\overline{DM}/\overline{DBI}$  is used (1s are sent when not used). For a x8 and x16 DRAMs, the DRAM memory controller must send 1s in transfer 9 location.

The DRAM checks for an error in a received code word D[71:0] by comparing the received checksum against the computed checksum and reports errors using the ALERT signal if there is a mismatch. The DRAM can write data to the DRAM core without waiting for the CRC check for full writes when DM is disabled. If bad data is written to the DRAM core, then the DRAM memory controller should try to overwrite the bad data with good data; this means the DRAM controller is responsible for data coherency when DM is disabled. However, in the case where both CRC and DM are enabled via MRS (i.e. persistant mode), the DRAM will not write bad data to the core when a CRC error is detected.



# DBI and CRC Both Enabled

The DRAM computes the CRC for received written data d[71:0]. Data is not inverted back based on DBI before it is used for computing CRC. The data is inverted back based on DBI before it is written to the DRAM core.

## DM and CRC Both Enabled

When both DM and Write CRC are enabled in the DRAM mode register, the DRAM calculates CRC before sending the write data into the array. If there is a CRC error, the DRAM blocks the write operation and discards the data.

# **CRC Simultaneous Operation Restrictions**

When Write CRC is enabled MPR Writes or Per DRAM operation is not allowed.

# **CRC Polynomial**

The CRC polynomial used by DDR4 is the ATM-8 HEC, X^8+X^2+X^1+1

A combinatorial logic block implementation of this 8-bit CRC for 72 bits of data includes 272 two-input XOR gates contained in eight 6-XOR-gate-deep trees.

The CRC polynomial and combinatorial logic used by DDR4 is the same as used on GDDR5.

The error coverage from the DDR4 polynomial used is shown in the following table.

#### **CRC Error Detection Coverage**

| Error Type                                                                 | Detection Capability |
|----------------------------------------------------------------------------|----------------------|
| Random Single Bit Error                                                    | 100%                 |
| Random Double Bit Error                                                    | 100%                 |
| Random Odd Count Error                                                     | 100%                 |
| Random one Multi-bit UI vertical column error detection excluding DBI bits | 100%                 |



# **CRC Combinatorial Logic Equations**

module CRC8\_D72;

// polynomial: (0 1 2 8)

// data width: 72

// convention: the first serial data bit is D[71]

// initial condition all 0 implied

function [7:0]

nextCRC8\_D72;

reg [71:0] D;

reg [7:0] NewCRC;

input [71:0] Data;

begin D = Data;

NewCRC[0] = D[69] ^ D[68] ^ D[67] ^ D[66] ^ D[64] ^ D[63] ^ D[60] ^ D[56] ^ D[54] ^ D[53] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^ D[45] ^ D[43] ^ D[40] ^ D[39] ^ D[35] ^ D[34] ^ D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^ D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ;

 $\begin{aligned} &\text{NewCRC[1] = D[70] } \wedge \text{D[66] } \wedge \text{D[65] } \wedge \text{D[63] } \wedge \text{D[61] } \wedge \text{D[60] } \wedge \text{D[57] } \wedge \text{D[56] } \wedge \text{D[55] } \wedge \text{D[52] } \wedge \text{D[51] } \wedge \text{D[48] } \wedge \text{D[46] } \wedge \\ &\text{D[45] } \wedge \text{D[44] } \wedge \text{D[43] } \wedge \text{D[41] } \wedge \text{D[39] } \wedge \text{D[36] } \wedge \text{D[34] } \wedge \text{D[32] } \wedge \text{D[30] } \wedge \text{D[29] } \wedge \text{D[28] } \wedge \text{D[24] } \wedge \text{D[23] } \wedge \text{D[22] } \wedge \text{D[21] } \wedge \\ &\text{D[20] } \wedge \text{D[18] } \wedge \text{D[17] } \wedge \text{D[16] } \wedge \text{D[15] } \wedge \text{D[14] } \wedge \text{D[13] } \wedge \text{D[12] } \wedge \text{D[9] } \wedge \text{D[6] } \wedge \text{D[1] } \wedge \text{D[0]}; \end{aligned}$ 

 $NewCRC[2] = D[71] ^ D[69] ^ D[68] ^ D[63] ^ D[62] ^ D[61] ^ D[60] ^ D[58] ^ D[57] ^ D[54] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^ D[44] ^ D[43] ^ D[42] ^ D[39] ^ D[37] ^ D[34] ^ D[33] ^ D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^ D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0];$ 

 $NewCRC[3] = D[70] ^ D[69] ^ D[64] ^ D[63] ^ D[62] ^ D[61] ^ D[59] ^ D[58] ^ D[55] ^ D[51] ^ D[49] ^ D[48] ^ D[47] ^ D[45] ^ D[44] ^ D[43] ^ D[40] ^ D[38] ^ D[35] ^ D[34] ^ D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^ D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1];$ 

 $NewCRC[4] = D[71] ^ D[70] ^ D[65] ^ D[64] ^ D[63] ^ D[62] ^ D[60] ^ D[59] ^ D[56] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^ D[46] ^ D[45] ^ D[44] ^ D[41] ^ D[39] ^ D[36] ^ D[35] ^ D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^ D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2];$ 

 $NewCRC[5] = D[71] ^ D[66] ^ D[65] ^ D[64] ^ D[63] ^ D[61] ^ D[60] ^ D[57] ^ D[53] ^ D[51] ^ D[50] ^ D[49] ^ D[47] ^ D[46] ^ D[45] ^ D[42] ^ D[40] ^ D[37] ^ D[36] ^ D[32] ^ D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^ D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3];$ 

 $NewCRC[6] = D[67] ^ D[66] ^ D[65] ^ D[64] ^ D[62] ^ D[61] ^ D[58] ^ D[54] ^ D[52] ^ D[51] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^ D[43] ^ D[41] ^ D[38] ^ D[37] ^ D[33] ^ D[32] ^ D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^ D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4];$ 

 $\begin{aligned} &\text{NewCRC[7] = D[68] } \land \text{D[67] } \land \text{D[66] } \land \text{D[65] } \land \text{D[63] } \land \text{D[62] } \land \text{D[59] } \land \text{D[55] } \land \text{D[53] } \land \text{D[52] } \land \text{D[51] } \land \text{D[49] } \land \text{D[48] } \land \\ &\text{D[47] } \land \text{D[44] } \land \text{D[42] } \land \text{D[39] } \land \text{D[38] } \land \text{D[33] } \land \text{D[30] } \land \text{D[29] } \land \text{D[27] } \land \text{D[22] } \land \text{D[20] } \land \text{D[18] } \land \text{D[17] } \land \text{D[15] } \land \\ &\text{D[13] } \land \text{D[11] } \land \text{D[7] } \land \text{D[6] } \land \text{D[5]}; \end{aligned}$ 

nextCRC8 D72 = NewCRC;



# **Burst Ordering for BL8**

DDR4 supports fixed write burst ordering [A2:A1:A0 = 0:0:0] when write CRC is enabled in BL8 (fixed).

# **CRC Data Bit Mapping**

# **CRC Data Mapping (X4 Configuration, BL8)**

| V.A |     | Transfer Burst Bit (BL8) |     |     |     |     |     |     |      |      |  |  |
|-----|-----|--------------------------|-----|-----|-----|-----|-----|-----|------|------|--|--|
| X4  | 0   | 1                        | 2   | 3   | 4   | 5   | 6   | 7   | 8    | 9    |  |  |
| DQ0 | D0  | D1                       | D2  | D3  | D4  | D5  | D6  | D7  | CRC0 | CRC4 |  |  |
| DQ1 | D8  | D9                       | D10 | D11 | D12 | D13 | D14 | D15 | CRC1 | CRC5 |  |  |
| DQ2 | D16 | D17                      | D18 | D19 | D20 | D21 | D22 | D23 | CRC2 | CRC6 |  |  |
| DQ3 | D24 | D25                      | D26 | D27 | D28 | D29 | D30 | D31 | CRC3 | CRC7 |  |  |

# **CRC Data Mapping (X8 Configuration, BL8)**

| X8       |     |     |     | Tr  | ansfer Bu | rst Bit (BL | 8)  |     |      |   |
|----------|-----|-----|-----|-----|-----------|-------------|-----|-----|------|---|
| ۸٥       | 0   | 1   | 2   | 3   | 4         | 5           | 6   | 7   | 8    | 9 |
| DQ0      | D0  | D1  | D2  | D3  | D4        | D5          | D6  | D7  | CRC0 | 1 |
| DQ1      | D8  | D9  | D10 | D11 | D12       | D13         | D14 | D15 | CRC1 | 1 |
| DQ2      | D16 | D17 | D18 | D19 | D20       | D21         | D22 | D23 | CRC2 | 1 |
| DQ3      | D24 | D25 | D26 | D27 | D28       | D29         | D30 | D31 | CRC3 | 1 |
| DQ4      | D32 | D33 | D34 | D35 | D36       | D37         | D38 | D39 | CRC4 | 1 |
| DQ5      | D40 | D41 | D42 | D43 | D44       | D45         | D46 | D47 | CRC5 | 1 |
| DQ6      | D48 | D49 | D50 | D51 | D52       | D53         | D54 | D55 | CRC6 | 1 |
| DQ7      | D56 | D57 | D58 | D59 | D60       | D61         | D62 | D63 | CRC7 | 1 |
| DM / DBI | D64 | D65 | D66 | D67 | D68       | D69         | D70 | D71 | 1    | 1 |

# CRC Data Mapping (X16 Configuration, BL8)

|           |      |      |      | Tr   | ansfer Bu | rst Bit (BL | 8)   |      |       |   |
|-----------|------|------|------|------|-----------|-------------|------|------|-------|---|
| X16       | 0    | 1    | 2    | 3    | 4         | 5           | 6    | 7    | 8     | 9 |
| DQ0       | D0   | D1   | D2   | D3   | D4        | D5          | D6   | D7   | CRC0  | 1 |
| DQ1       | D8   | D9   | D10  | D11  | D12       | D13         | D14  | D15  | CRC1  | 1 |
| DQ2       | D16  | D17  | D18  | D19  | D20       | D21         | D22  | D23  | CRC2  | 1 |
| DQ3       | D24  | D25  | D26  | D27  | D28       | D29         | D30  | D31  | CRC3  | 1 |
| DQ4       | D32  | D33  | D34  | D35  | D36       | D37         | D38  | D39  | CRC4  | 1 |
| DQ5       | D40  | D41  | D42  | D43  | D44       | D45         | D46  | D47  | CRC5  | 1 |
| DQ6       | D48  | D49  | D50  | D51  | D52       | D53         | D54  | D55  | CRC6  | 1 |
| DQ7       | D56  | D57  | D58  | D59  | D60       | D61         | D62  | D63  | CRC7  | 1 |
| LDM/ LDBI | D64  | D65  | D66  | D67  | D68       | D69         | D70  | D71  | 1     | 1 |
| DQ8       | D72  | D73  | D74  | D75  | D76       | D77         | D78  | D79  | CRC8  | 1 |
| DQ9       | D80  | D81  | D82  | D83  | D84       | D85         | D86  | D87  | CRC9  | 1 |
| DQ10      | D88  | D89  | D90  | D91  | D92       | D93         | D94  | D95  | CRC10 | 1 |
| DQ11      | D96  | D97  | D98  | D99  | D100      | D101        | D102 | D103 | CRC11 | 1 |
| DQ12      | D104 | D105 | D106 | D107 | D108      | D109        | D110 | D111 | CRC12 | 1 |
| DQ13      | D112 | D113 | D114 | D115 | D116      | D117        | D118 | D119 | CRC13 | 1 |
| DQ14      | D120 | D121 | D122 | D123 | D124      | D125        | D126 | D127 | CRC14 | 1 |
| DQ15      | D128 | D129 | D130 | D131 | D132      | D133        | D134 | D135 | CRC15 | 1 |
| UDM/UDBI  | D136 | D137 | D138 | D139 | D140      | D141        | D142 | D143 | 1     | 1 |

A x16 device is treated as two x8 devices; a x16 device will have two identical CRC trees implemented. CRC[7:0] covers data bits d[71:0]. CRC[15:8] covers data bits d[143:72].



# **CRC Enabled With BC4**

If CRC and BC4 (fixed, OTF not allowed) are both enabled, then address bit A2 is used to transfer critical data first for BC4 writes.

# CRC with BC4 Data Bit Mapping for x4 Devices

For a x4 device, the CRC tree inputs are 16 data bits; and the inputs for the remaining bits are 1.

## CRC Data Mapping (x4 Configuration, BC4, A2 = 0)

| X4  |     | Transfer Burst Bit (BC4, A2=0) |     |     |   |   |   |   |      |      |  |  |
|-----|-----|--------------------------------|-----|-----|---|---|---|---|------|------|--|--|
| A4  | 0   | 1                              | 2   | 3   | 4 | 5 | 6 | 7 | 8    | 9    |  |  |
| DQ0 | D0  | D1                             | D2  | D3  | 1 | 1 | 1 | 1 | CRC0 | CRC4 |  |  |
| DQ1 | D8  | D9                             | D10 | D11 | 1 | 1 | 1 | 1 | CRC1 | CRC5 |  |  |
| DQ2 | D16 | D17                            | D18 | D19 | 1 | 1 | 1 | 1 | CRC2 | CRC6 |  |  |
| DQ3 | D24 | D25                            | D26 | D27 | 1 | 1 | 1 | 1 | CRC3 | CRC7 |  |  |

# CRC Data Mapping (x4 Configuration, BC4, A2 = 1)

| X4        |     | Transfer Burst Bit (BC4, A2=1) |     |     |   |   |   |   |      |      |  |  |
|-----------|-----|--------------------------------|-----|-----|---|---|---|---|------|------|--|--|
| <b>A4</b> | 0   | 1                              | 2   | 3   | 4 | 5 | 6 | 7 | 8    | 9    |  |  |
| DQ0       | D4  | D5                             | D6  | D7  | 1 | 1 | 1 | 1 | CRC0 | CRC4 |  |  |
| DQ1       | D12 | D13                            | D14 | D15 | 1 | 1 | 1 | 1 | CRC1 | CRC5 |  |  |
| DQ2       | D20 | D21                            | D22 | D23 | 1 | 1 | 1 | 1 | CRC2 | CRC6 |  |  |
| DQ3       | D28 | D29                            | D30 | D31 | 1 | 1 | 1 | 1 | CRC3 | CRC7 |  |  |

When A2 = 1, data bits d[7:4] are used as inputs for d[3:0], d[15:12] are used as inputs to d[11:8] and so forth for the CRC tree.

# CRC With BC4 Data Bit Mapping for x8 Devices

For a x8 device, the CRC tree inputs are 36 data bits.

## CRC Data Mapping (x8 Configuration, BC4, A2 = 0)

| Vo       |     |     |     | Trans | sfer Burst | Bit (BC4, A | A2=0) |   |      |   |
|----------|-----|-----|-----|-------|------------|-------------|-------|---|------|---|
| X8       | 0   | 1   | 2   | 3     | 4          | 5           | 6     | 7 | 8    | 9 |
| DQ0      | D0  | D1  | D2  | D3    | 1          | 1           | 1     | 1 | CRC0 | 1 |
| DQ1      | D8  | D9  | D10 | D11   | 1          | 1           | 1     | 1 | CRC1 | 1 |
| DQ2      | D16 | D17 | D18 | D19   | 1          | 1           | 1     | 1 | CRC2 | 1 |
| DQ3      | D24 | D25 | D26 | D27   | 1          | 1           | 1     | 1 | CRC3 | 1 |
| DQ4      | D32 | D33 | D34 | D35   | 1          | 1           | 1     | 1 | CRC4 | 1 |
| DQ5      | D40 | D41 | D42 | D43   | 1          | 1           | 1     | 1 | CRC5 | 1 |
| DQ6      | D48 | D49 | D50 | D51   | 1          | 1           | 1     | 1 | CRC6 | 1 |
| DQ7      | D56 | D57 | D58 | D59   | 1          | 1           | 1     | 1 | CRC7 | 1 |
| DM / DBI | D64 | D65 | D66 | D67   | 1          | 1           | 1     | 1 | 1    | 1 |

When A2 = 0, the input bits d[67:64]) are used if  $\overline{DM}$  or  $\overline{DBI}$  functions are enabled. If  $\overline{DM}$  and  $\overline{DBI}$  are disabled then d[67:64]) are 1s.

## CRC Data Mapping (x8 Configuration, BC4, A2 = 1)

| Vo       |     |     |     | Trans | sfer Burst | Bit (BC4, A | A2=1) |   |      |   |
|----------|-----|-----|-----|-------|------------|-------------|-------|---|------|---|
| X8       | 0   | 1   | 2   | 3     | 4          | 5           | 6     | 7 | 8    | 9 |
| DQ0      | D4  | D5  | D6  | D7    | 1          | 1           | 1     | 1 | CRC0 | 1 |
| DQ1      | D12 | D13 | D14 | D15   | 1          | 1           | 1     | 1 | CRC1 | 1 |
| DQ2      | D20 | D21 | D22 | D23   | 1          | 1           | 1     | 1 | CRC2 | 1 |
| DQ3      | D28 | D29 | D30 | D31   | 1          | 1           | 1     | 1 | CRC3 | 1 |
| DQ4      | D36 | D37 | D38 | D39   | 1          | 1           | 1     | 1 | CRC4 | 1 |
| DQ5      | D44 | D45 | D46 | D47   | 1          | 1           | 1     | 1 | CRC5 | 1 |
| DQ6      | D52 | D53 | D54 | D55   | 1          | 1           | 1     | 1 | CRC6 | 1 |
| DQ7      | D60 | D61 | D62 | D63   | 1          | 1           | 1     | 1 | CRC7 | 1 |
| DM / DBI | D68 | D69 | D70 | D71   | 1          | 1           | 1     | 1 | 1    | 1 |

# CRC Data Mapping (x8 Configuration, BC4, A2 = 1)

When A2 = 1, data bits d[7:4] are used as inputs for d[3:0], d[15:12] are used as inputs to d[11:8] and so forth for the CRC tree. The input bits d[71:68]) are used if  $\overline{DM}$  or  $\overline{DBI}$  functions are enabled; if  $\overline{DM}$  and  $\overline{DBI}$  are disabled then d[71:68]) are 1's.

# CRC With BC4 Data Bit Mapping for x16 Devices

There are two identical CRC trees for x16 devices, each have CRC tree inputs of 36 bits.

CRC Data Mapping (x16 Configuration, BC4, A2 = 0)

| V4.0       |      |      |      | Trans | fer Burst | Bit (BC4, | A2=0) |   |       |   |
|------------|------|------|------|-------|-----------|-----------|-------|---|-------|---|
| X16        | 0    | 1    | 2    | 3     | 4         | 5         | 6     | 7 | 8     | 9 |
| DQ0        | D0   | D1   | D2   | D3    | 1         | 1         | 1     | 1 | CRC0  | 1 |
| DQ1        | D8   | D9   | D10  | D11   | 1         | 1         | 1     | 1 | CRC1  | 1 |
| DQ2        | D16  | D17  | D18  | D19   | 1         | 1         | 1     | 1 | CRC2  | 1 |
| DQ3        | D24  | D25  | D26  | D27   | 1         | 1         | 1     | 1 | CRC3  | 1 |
| DQ4        | D32  | D33  | D34  | D35   | 1         | 1         | 1     | 1 | CRC4  | 1 |
| DQ5        | D40  | D41  | D42  | D43   | 1         | 1         | 1     | 1 | CRC5  | 1 |
| DQ6        | D48  | D49  | D50  | D51   | 1         | 1         | 1     | 1 | CRC6  | 1 |
| DQ7        | D56  | D57  | D58  | D59   | 1         | 1         | 1     | 1 | CRC7  | 1 |
| LDM/ LDBI  | D64  | D65  | D66  | D67   | 1         | 1         | 1     | 1 | 1     | 1 |
| DQ8        | D72  | D73  | D74  | D75   | 1         | 1         | 1     | 1 | CRC8  | 1 |
| DQ9        | D80  | D81  | D82  | D83   | 1         | 1         | 1     | 1 | CRC9  | 1 |
| DQ10       | D88  | D89  | D90  | D91   | 1         | 1         | 1     | 1 | CRC10 | 1 |
| DQ11       | D96  | D97  | D98  | D99   | 1         | 1         | 1     | 1 | CRC11 | 1 |
| DQ12       | D104 | D105 | D106 | D107  | 1         | 1         | 1     | 1 | CRC12 | 1 |
| DQ13       | D112 | D113 | D114 | D115  | 1         | 1         | 1     | 1 | CRC13 | 1 |
| DQ14       | D120 | D121 | D122 | D123  | 1         | 1         | 1     | 1 | CRC14 | 1 |
| DQ15       | D128 | D129 | D130 | D131  | 1         | 1         | 1     | 1 | CRC15 | 1 |
| UDM / UDBI | D136 | D137 | D138 | D139  | 1         | 1         | 1     | 1 | 1     | 1 |

When A2 = 0, input bits d[67:64] are used if  $\overline{DM}$  or  $\overline{DB}$  functions are enabled and if  $\overline{DM}$  and  $\overline{DB}$  are disabled then d[67:64] are 1; input bits d[139:136] are used if  $\overline{DM}$  or  $\overline{DB}$  functions are enabled and if  $\overline{DM}$  and  $\overline{DB}$  are disabled, then d[139:136] are 1's.



# CRC Data Mapping (x16 Configuration, BC4, A2 = 1)

| V46       |      |      |      | Trans | fer Burst | Bit (BC4, | A2=1) |   |       |   |
|-----------|------|------|------|-------|-----------|-----------|-------|---|-------|---|
| X16       | 0    | 1    | 2    | 3     | 4         | 5         | 6     | 7 | 8     | 9 |
| DQ0       | D4   | D5   | D6   | D7    | 1         | 1         | 1     | 1 | CRC0  | 1 |
| DQ1       | D12  | D13  | D14  | D15   | 1         | 1         | 1     | 1 | CRC1  | 1 |
| DQ2       | D20  | D21  | D22  | D23   | 1         | 1         | 1     | 1 | CRC2  | 1 |
| DQ3       | D28  | D29  | D30  | D31   | 1         | 1         | 1     | 1 | CRC3  | 1 |
| DQ4       | D36  | D37  | D38  | D39   | 1         | 1         | 1     | 1 | CRC4  | 1 |
| DQ5       | D44  | D45  | D46  | D47   | 1         | 1         | 1     | 1 | CRC5  | 1 |
| DQ6       | D52  | D53  | D54  | D55   | 1         | 1         | 1     | 1 | CRC6  | 1 |
| DQ7       | D60  | D61  | D62  | D63   | 1         | 1         | 1     | 1 | CRC7  | 1 |
| LDM/ LDBI | D68  | D69  | D70  | D71   | 1         | 1         | 1     | 1 | 1     | 1 |
| DQ8       | D76  | D77  | D78  | D79   | 1         | 1         | 1     | 1 | CRC8  | 1 |
| DQ9       | D84  | D85  | D86  | D87   | 1         | 1         | 1     | 1 | CRC9  | 1 |
| DQ10      | D92  | D93  | D94  | D95   | 1         | 1         | 1     | 1 | CRC10 | 1 |
| DQ11      | D100 | D101 | D102 | D103  | 1         | 1         | 1     | 1 | CRC11 | 1 |
| DQ12      | D108 | D109 | D110 | D111  | 1         | 1         | 1     | 1 | CRC12 | 1 |
| DQ13      | D116 | D117 | D118 | D119  | 1         | 1         | 1     | 1 | CRC13 | 1 |
| DQ14      | D124 | D125 | D126 | D127  | 1         | 1         | 1     | 1 | CRC14 | 1 |
| DQ15      | D132 | D133 | D134 | D135  | 1         | 1         | 1     | 1 | CRC15 | 1 |
| UDM/ UDBI | D140 | D141 | D142 | D143  | 1         | 1         | 1     | 1 | 1     | 1 |

When A2 = 1, data bits d[7:4] are used as inputs for d[3:0], d[15:12] are used as inputs to d[11:8] and so forth for the CRC tree. Input bits d[71:68] are used if  $\overline{DM}$  or  $\overline{DB}$  functions are enabled and if  $\overline{DM}$  and  $\overline{DB}$  are disabled then d[71:68] are 1; input bits d[143:140] are used if  $\overline{DM}$  or  $\overline{DB}$  functions are enabled and if  $\overline{DM}$  and  $\overline{DB}$  are disabled, then d[143:140] are 1's.



Example shown below of CRC tree when X8 is used in BC4 mode, x4 and x16 have similar differences.

## CRC equations for x8 device in BC4 mode with A2=0 are as follows:

 $\begin{array}{l} \mathsf{CRC}[0] = \mathsf{D}[69] = 1 \ ^{\circ} \mathsf{D}[68] = 1 \ ^{\circ} \mathsf{D}[67] \ ^{\circ} \mathsf{D}[66] \ ^{\circ} \mathsf{D}[64] \ ^{\circ} \mathsf{D}[63] = 1 \ ^{\circ} \mathsf{D}[60] = 1 \ ^{\circ} \mathsf{D}[56] \ ^{\circ} \mathsf{D}[54] = 1 \ ^{\circ} \mathsf{D}[53] = 1 \ ^{\circ} \mathsf{D}[52] = 1 \ ^{\circ} \mathsf{D}[50] \ ^{\circ} \mathsf{D}[49] \ ^{\circ} \mathsf{D}[49] \ ^{\circ} \mathsf{D}[48] \ ^{\circ} \mathsf{D}[49] \ ^{\circ$ 

 $\begin{array}{l} \mathsf{CRC}[1] = \mathsf{D}[70] = 1 \ \ \mathsf{D}[66] \ \ \mathsf{D}[65] \ \ \ \mathsf{D}[63] = 1 \ \ \ \mathsf{D}[61] = 1 \ \ \ \mathsf{D}[60] = 1 \ \ \ \mathsf{D}[57] \ \ \ \mathsf{D}[56] \ \ \ \ \mathsf{D}[55] = 1 \ \ \ \mathsf{D}[52] = 1 \ \ \ \mathsf{D}[51] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[46] = 1 \ \ \ \ \ \mathsf{D}[46] = 1 \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \ \mathsf{D}[48] \ \ \ \ \mathsf{D}[48$ 

 $\begin{array}{c} \mathsf{CRC}[2] = \mathsf{D}[71] = 1 \ ^1 \mathsf{D}[69] = 1 \ ^1 \mathsf{D}[68] = 1 \ ^1 \mathsf{D}[63] = 1 \ ^1 \mathsf{D}[62] = 1 \ ^1 \mathsf{D}[61] = 1 \ ^1 \mathsf{D}[60] = 1 \ ^1 \mathsf{D}[58] \ ^1 \mathsf{D}[57] \ ^1 \mathsf{D}[54] = 1 \ ^1 \mathsf{D}[50] \ ^1 \mathsf{D}[48] \ ^1 \mathsf{D}[47] = 1 \ ^1 \mathsf{D}[48] \ ^1 \mathsf{$ 

 $\begin{array}{l} \text{CRC}[3] = D[70] = 1 & D[69] = 1 & D[64] & D[63] = 1 & D[62] = 1 & D[61] = 1 & D[59] & D[58] & D[55] = 1 & D[51] & D[49] & D[48] & D[47] = 1 & D[45] = 1 & D[44] = 1 & D[43] & D[40] & D[38] = 1 & D[35] & D[34] & D[30] = 1 & D[29] = 1 & D[26] & D[25] & D[23] = 1 & D[18] & D[16] & D[14] = 1 & D[13] = 1 & D[11] & D[9] & D[7] = 1 & D[3] & D[2] & D[1]; \end{array}$ 

 $\begin{array}{l} CRC[4] = D[71] = 1 \ D[70] = 1 \ D[65] \ D[64] \ D[64] \ D[63] = 1 \ D[62] = 1 \ D[60] = 1 \ D[59] \ D[56] \ D[52] = 1 \ D[50] \ D[59] \ D[49] \ D[49] \ D[49] \ D[49] \ D[48] \ D[46] = 1 \ D[46] = 1 \ D[44] = 1 \ D[44] = 1 \ D[41] \ D[41]$ 

 $\begin{array}{l} \mathsf{CRC}[5] = \mathsf{D}[71] = 1 \ ^\circ \mathsf{D}[66] \ ^\circ \mathsf{D}[65] \ ^\circ \mathsf{D}[64] \ ^\circ \mathsf{D}[63] = 1 \ ^\circ \mathsf{D}[60] = 1 \ ^\circ \mathsf{D}[60] = 1 \ ^\circ \mathsf{D}[57] \ ^\circ \mathsf{D}[53] = 1 \ ^\circ \mathsf{D}[51] \ ^\circ \mathsf{D}[50] \ ^\circ \mathsf{D}[49] \ ^\circ \mathsf{D}[47] = 1 \ ^\circ \mathsf{D}[46] = 1 \ ^\circ \mathsf{D}[45] = 1 \ ^\circ \mathsf{D}[42] \ ^\circ \mathsf{D}[40] \ ^\circ \mathsf{D}[37] = 1 \ ^\circ \mathsf{D}[36] = 1 \ ^\circ \mathsf{D}[31] = 1 \ ^\circ \mathsf{D}[28] = 1 \ ^\circ \mathsf{D}[27] \ ^\circ \mathsf{D}[25] \ ^\circ \mathsf{D}[20] = 1 \ ^\circ \mathsf{D}[18] \ ^\circ \mathsf{D}[16] \ ^\circ \mathsf{D}[16] = 1 \ ^\circ \mathsf{D}[13] = 1 \ ^\circ \mathsf{D}[11] \ ^\circ \mathsf{D}[9] \ ^\circ \mathsf{D}[5] = 1 \ ^\circ \mathsf{D}[4] = 1 \ ^\circ \mathsf{D}[3]; \end{array}$ 

 $\begin{array}{l} \mathsf{CRC[6]} = \mathsf{D[67]} \wedge \mathsf{D[66]} \wedge \mathsf{D[65]} \wedge \mathsf{D[64]} \wedge \mathsf{D[62]} = 1 \wedge \mathsf{D[61]} = 1 \wedge \mathsf{D[58]} \wedge \mathsf{D[54]} = 1 \wedge \mathsf{D[52]} = 1 \wedge \mathsf{D[51]} \wedge \mathsf{D[50]} \wedge \mathsf{D[48]} \wedge \mathsf{D[47]} = 1 \wedge \mathsf{D[46]} = 1 \wedge \mathsf{D[46]} = 1 \wedge \mathsf{D[47]} \wedge \mathsf{D[47]} = 1 \wedge \mathsf{$ 

 $\begin{array}{l} \mathsf{CRC}[7] = \mathsf{D}[68] = 1 \ ^{\circ} \mathsf{D}[67] \ ^{\circ} \mathsf{D}[66] \ ^{\circ} \mathsf{D}[65] \ ^{\circ} \mathsf{D}[63] = 1 \ ^{\circ} \mathsf{D}[59] \ ^{\circ} \mathsf{D}[55] = 1 \ ^{\circ} \mathsf{D}[53] = 1 \ ^{\circ} \mathsf{D}[52] = 1 \ ^{\circ} \mathsf{D}[51] \ ^{\circ} \mathsf{D}[49] \ ^{\circ} \mathsf{D}[48] \ ^{\circ} \mathsf{D}[47] = 1 \ ^{\circ} \mathsf{D}[44] = 1 \ ^{\circ} \mathsf{D}[42] \ ^{\circ} \mathsf{D}[39] = 1 \ ^{\circ} \mathsf{D}[38] = 1 \ ^{\circ$ 

#### CRC equations for x8 device in BC4 mode with A2=1 are as follows:

CRC[0] = 1 ^ 1 ^ D[71] ^ D[70] ^ D[68] ^ 1 ^ 1 ^ D[60] ^ 1 ^ 1 ^ 1 ^ D[54] ^ D[53] ^ D[52] ^ 1 ^ D[47] ^ D[44] ^ 1 ^ D[39] ^ D[38] ^ 1 ^ 1 ^ 1 ^ 1 ^ 1 ^ D[23] ^ D[22] ^ D[20] ^ 1 ^ 1 ^ 1 ^ D[12] ^ 1 ^ 1 ^ D[4];

CRC[1] = 1 ^ D[70] ^ D[69] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[61] ^ D[60] ^ 1 ^ 1 ^ D[55] ^ D[52] ^ 1 ^ 1 ^ 1 ^ D[47] ^ D[45] ^ 1 ^ 1 ^ D[38] ^ D[36] ^ 1 ^ 1 ^ 1 ^ D[28] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[22] ^ D[21] ^ D[20] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[13] ^ 1 ^ D[5] ^ D[4];

CRC[3] = 1 ^ 1 ^ D[68] ^ 1 ^ 1 ^ 1 ^ D[63] ^ D[62] ^ 1 ^ D[55] ^ D[53] ^ D[52] ^ 1 ^ 1 ^ 1 ^ D[47] ^ D[44] ^ 1 ^ D[39] ^ D[38] ^ 1 ^ 1 ^ D[30] ^ D[29] ^ 1 ^ D[22] ^ D[20] ^ 1 ^ 1 ^ D[15] ^ D[13] ^ 1 ^ D[7] ^ D[6] ^ D[5];

CRC[4] = 1 ^1 ^ D[69] ^ D[68] ^ 1 ^ 1 ^ 1 ^ D[63] ^ D[60] ^ 1 ^ D[54] ^ D[53] ^ D[52] ^ 1 ^ 1 ^ 1 ^ 1 ^ D[45] ^ 1 ^ 1 ^ 1 ^ D[39] ^ 1 ^ 1 ^ 1 ^ D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ 1 ^ 1 ^ 1 ^ D[14] ^ D[12] ^ 1 ^ D[6];

CRC[5] = 1 ^ D[70] ^ D[69] ^ D[68] ^ 1 ^ 1 ^ 1 ^ D[61] ^ 1 ^ D[55] ^ D[54] ^ D[53] ^ 1 ^ 1 ^ 1 ^ D[46] ^ D[44] ^ 1 ^ 1 ^ D[36] ^ D[36] ^ 1 ^ D[36] ^ 1 ^ D[36] ^ D[36] ^ 1 ^ D[36] ^ D[36]

CRC[6] = D[71] ^ D[70] ^ D[69] ^ D[68] ^ 1 ^ 1 ^ D[62] ^ 1 ^ 1 ^ D[55] ^ D[54] ^ D[52] ^ 1 ^ 1 ^ D[47] ^ D[45] ^ 1 ^ 1 ^ D[37] ^ D[36] ^ 1 ^ 1 ^ D[30] ^ 1 ^ D[23] ^ D[21] ^ D[20] ^ 1 ^ 1 ^ D[47] ^ D

 $\begin{array}{l} CRC[7] = 1 \ ^{\circ}D[70] \ ^{\circ}D[69] \ ^{\circ}1 \ ^{\circ}1 \ ^{\circ}D[63] \ ^{\circ}1 \ ^{\circ}1 \ ^{\circ}D[55] \ ^{\circ}D[53] \ ^{\circ}D[52] \ ^{\circ}1 \ ^{\circ}1 \ ^{\circ}D[46] \ ^{\circ}1 \ ^{\circ}1 \ ^{\circ}D[38] \ ^{\circ}D[37] \ ^{\circ}1 \ ^{\circ}1$ 



# **CRC Error Handling**

The CRC error mechanism shares the same ALERTsignal as CA Parity for reporting write errors to the DRAM. The controller has two way to distinguish between CRC errors and CA Parity errors: (1) Read DRAM mode/MPR registers and (2) Measure time ALERTis low. To speed up recovery for CRC errors, CRC errors are only sent back as a "short" pulse; the maximum pulse width is in the neighborhood of ten clocks (unlike CA Parity where ALERTis low longer than 45 clocks). The ALERTiow pulse could be longer than the maximum limit at the controller if there are multiple CRC errors as the ALERTis a daisy chain bus. The latency to ALERTsignal is defined as tCRC\_ALERT in the figure below.

The DRAM will set the Error Status bit located at MR5 [3] to a 1 upon detecting a CRC error; which will subsequently set the CRC Error Status flag in the MPR Error Log high (MPR Page1, MPR3[7]). The CRC Error Status bit [and CRC Error Status flag] remains set at 1 until the DRAM controller clears the CRC Error Status bit using an MRS command to set MR5 [3] to a 0. The DRAM controller, upon seeing an error as a pulse width, should retry the write transactions. The controller should consider the worst-case delay for ALERT (during initialization) and backup the transactions accordingly. The DRAM controller may also be made more intelligent and correlate the write CRC error to a specific rank or a transaction.

## **CRC Error Reporting**



NOTE 1 D0 - D71 CRC computed by DRAM did not match CRC0-7 at T5 and started error generating process at T6.

NOTE 2 CRC ALERT\_PW is specified from the point where the DRAM starts to drive the signal low to the point where the DRAM driver releases and the controller starts to pull the signal up. Timing diagram applies to x4, x8, and x16 devices.



# **CRC Write Data Flow Diagram**



#### **CRC Error Process without DM CRC Error Process with DM** MR5[3]=0 MR5[3]=0 WRITE WRITE **ALERT**Low ALERTLOW Set Error Set Error 6 to 10 CKs 6 to 10 CKs flag flag MR5[3] and Page1 MPR3[7] remain set to 1 MR5[3] and Page1 MPR3[7] remain set to 1 **Set Error Status** Set Error Status **ALERT**High **ALERT**High Page1 Page1 Write Burst Bad data written Write Burst Bad data NOT written Completed MR5[3] reset to 0 if desired Completed MR5[3] reset to 0 if desired



# **Data Bus Inversion**

#### **Data Bus Inversion**

shown below.

The DATA BUS INVERSION (DBI) function is supported only for x16 configuration (not supported on x8). DBI opportunistically inverts data bits; in conjunction with the  $\overline{DBI}$  I/O, less than half of the DQs will switch low for a given DQS strobe edge. The DBI function shares a common pin with the DATA MASK (DM) and TDQS functions. The DBI function applies to both READ and WRITE operations; DBI cannot be enabled at the same time the DM function is enabled or DBI is not allowed during MPR Read operation. Valid configurations for TDQS, DM, and DBI functions are

DBI vs. DM vs. TDQS Function Matrix

| Read DBI<br>MR5[12] | Write DBI<br>MR5[11] | Data Mask<br>MR5[10] | TDQS (x8 only)<br>MR1[11] |
|---------------------|----------------------|----------------------|---------------------------|
| Enabled or Disabled | Disabled             | Enabled              | Disabled                  |
| Enabled or Disabled | Enabled              | Disabled             | Disabled                  |
| Enabled or Disabled | Disabled             | Disabled             | Disabled                  |
| Disabled            | Disabled             | Disabled             | Enabled                   |

# **DBI During a WRITE Operation**

If  $\overline{DBI}$  is sampled LOW on a given byte lane during a WRITE operation, the DRAM inverts write data received on the DQ inputs prior to writing the internal memory array. If  $\overline{DBI}$  is sampled HIGH on a given byte lane, the DRAM leaves the data received on the DQ inputs noninverted. The write DQ frame format is shown below for x16 configuration (The x8 configuration does not support the DBI function.)

DBI Write, DQ Frame Format (x16)

| Function     | Data transfer |         |         |         |         |         |         |         |
|--------------|---------------|---------|---------|---------|---------|---------|---------|---------|
| runction     | 0             | 1       | 2       | 3       | 4       | 5       | 6       | 7       |
| DQ[7:0]      | LByte 0       | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 |
| LDMor LDBI   | LDM0 or       | LDM1 or | LDM2 or | LDM3 or | LDM4 or | LDM5 or | LDM6 or | LDM7 or |
| LDIVIOI LDBI | LDBI0         | LDBI1   | LDBI2   | LDBI3   | LDBI4   | LDBI5   | LDBI6   | LDBI7   |
| DQ[15:8]     | UByte 0       | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 |
| UDMor UDBI   | UDM0 or       | UDM1 or | UDM2 or | UDM3 or | UDM4 or | UDM5 or | UDM6 or | UDM7 or |
| ODIVIOI ODBI | UDBI0         | UDBI1   | UDBI2   | UDBI3   | UDBI4   | UDBI5   | UDBI6   | UDBI7   |



# **DBI During a READ Operation**

If the number of 0 data bits within a given byte lane is greater than four during a READ operation, the DRAM inverts read data on its DQ outputs and drives the  $\overline{DBI}$  pin LOW. Otherwise the DRAM does not invert the read data and drives the  $\overline{DBI}$  pin HIGH. The read DQ frame format is shown below for x16 configuration (The x8 configuration does not support the DBI function.)

## DBI Read, DQ Frame Format (x16)

| Function | Data transfer |         |         |         |         |         |         |         |
|----------|---------------|---------|---------|---------|---------|---------|---------|---------|
| Function | 0             | 1       | 2       | 3       | 4       | 5       | 6       | 7       |
| DQ[7:0]  | LByte 0       | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 |
| LDBI     | LDBI0         | LDBI1   | LDBI2   | LDBI3   | LDBI4   | LDBI5   | LDBI6   | LDBI7   |
| DQ[15:8] | UByte 0       | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 |
| UDBI     | UDBI0         | UDBI1   | UDBI2   | UDBI3   | UDBI4   | UDBI5   | UDBI6   | UDBI7   |



# **Data Mask**

#### **Data Mask**

The DATA MASK (DM) function, also described as PARTIAL WRITE, is supported only for x8 and x16 configurations. The DM function shares a common pin with the  $\overline{DBI}$  and TDQS functions. The DM function applies only to WRITE operations and cannot be enabled at the same time the DBI function is enabled. The valid configurations for the TDQS, DM, and DBI functions are shown here.

DM vs. TDQS vs. DBI Function Matrix

| Data Mask | TDQS (x8 only) | Write DBI | Read DBI            |
|-----------|----------------|-----------|---------------------|
| MR5[10]   | MR1[11]        | MR5[11]   | MR5[12]             |
| Enabled   | Disabled       | Disabled  | Enabled or Disabled |
|           | Enabled        | Disabled  | Disabled            |
| Disabled  | Disabled       | Enabled   | Enabled or Disabled |
|           | Disabled       | Disabled  | Enabled or Disabled |

When enabled, the DM function applies during a WRITE operation. If  $\overline{DM}$  is sampled LOW on a given byte lane, the DRAM masks the write data received on the DQ inputs. If  $\overline{DM}$  is sampled HIGH on a given byte lane, the DRAM does not mask the data and writes this data into the DRAM core. The DQ frame format for x8 and x16 configurations is shown here. If both CRC Write and DM are enabled (via MRS), the CRC will be checked and valid prior to the DRAM writing data into the DRAM core. If a CRC error occurs while the DM feature is enabled, CRC Write Persistent Mode will be enabled and data will not be written into the DRAM core. In the case of CRC Write enabled and DM disabled (via MRS), ie. CRC Write non-Persistent Mode, data is written to the DRAM core even if a CRC error occurs.

#### Data Mask, DQ Frame Format (x8)

| Function   | Data transfer |        |        |        |        |        |        |        |
|------------|---------------|--------|--------|--------|--------|--------|--------|--------|
| Function   | 0             | 1      | 2      | 3      | 4      | 5      | 6      | 7      |
| DQ[7:0]    | Byte 0        | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 |
| DM or DBI  | DM0 or        | DM1 or | DM2 or | DM3 or | DM4 or | DM5 or | DM6 or | DM7 or |
| DIVIOI DBI | DBI0          | DBI1   | DBI2   | DBI3   | DBI4   | DBI5   | DBI6   | DBI7   |

## Data Mask, DQ Frame Format (x16)

| Function      | Data transfer |         |         |         |         |         |         |         |
|---------------|---------------|---------|---------|---------|---------|---------|---------|---------|
| Function      | 0             | 1       | 2       | 3       | 4       | 5       | 6       | 7       |
| DQ[7:0]       | LByte 0       | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 |
| LDMor LDBI    | LDM0 or       | LDM1 or | LDM2 or | LDM3 or | LDM4 or | LDM5 or | LDM6 or | LDM7 or |
| LDIVIOI LDBI  | LDBI0         | LDBI1   | LDBI2   | LDBI3   | LDBI4   | LDBI5   | LDBI6   | LDBI7   |
| DQ[15:8]      | UByte 0       | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 |
| IIDM or IIDDI | UDM0 or       | UDM1 or | UDM2 or | UDM3 or | UDM4 or | UDM5 or | UDM6 or | UDM7 or |
| UDMor UDBI    | UDBI0         | UDBI1   | UDBI2   | UDBI3   | UDBI4   | UDBI5   | UDBI6   | UDBI7   |



# **Programmable Preamble Modes and DQS Postambles**

# **Programable Preamble Modes and DQS Postambles**

DDR4 supports programmable Write and Read Preamble Modes; either the normal 1 tCK Preamble Mode or special 2 tCK Preamble Mode. The 2 tCK Preamble Mode places special timing constraints on many operational features as well as the 2 tCK Preamble Mode is supported for data rates of DDR4-2666 and faster. The Write Preamble 1 tCK or 2 tCK Mode can be selected independently from Read Preamble 1 tCK or 2 tCK Mode.

Read Preamble Training is also supported; this mode can be used by the DRAM controller to train or "read level" the DQS receivers.

## Write Preamble Mode

MR4 [12] = 0 selects 1 tCK Write Preamble Mode while MR4 [12] = 1 selects 2 tCK Write Preamble Mode, examples in the figures below.

#### 1tCK vs 2tCK Write Preamble Mode



CWL has special considerations when in the 2 tCK Write Preamble Mode. The CWL value selected in MR2[5:3], as seen in table below, requires an additional clock(s) when the primary CWL value and 2 tCK Write Preamble mode are used while additional clock(s) are not required when the alternate CWL value and 2 tCK Write Preamble mode are used.



**CWL Selection** 

|           | CWL - Prim     | ary Choice     | CWL - Alternate Choice |                |  |
|-----------|----------------|----------------|------------------------|----------------|--|
| Speed Bin | 1 tCK Preamble | 2 tCK Preamble | 1 tCK Preamble         | 2 tCK Preamble |  |
| DDR4-1600 | 9              | 1              | 11                     | _              |  |
| DDR4-1866 | 10             | -              | 12                     | _              |  |
| DDR4-2133 | 11             | 1              | 14                     | _              |  |
| DDR4-2400 | 12             | 14             | 16                     | 16             |  |
| DDR4-2666 | 14             | 16             | 18                     | 18             |  |

NOTE 1 CWL programmable requirement for MR2[5:3]

When operating in 2tCK Write Preamble Mode, tWTR (command based) and tWR (MR0[11:9]) must be programmed to a value 1 clock greater than the tWTR and tWR setting normally required for the applicable speed bin. The  $\overline{CAS}$  to  $\overline{CAS}$  command delay to either different bank group (tCCD\_S) or same bank group (tCCD\_L) have minimum timing requirements that must be satisfied between Write commands and are stated in the Timing Parameters by Speed Bin tables. When operating in 2tCK Write Preamble Mode, tCCD\_S and tCCD\_L must also be even numbers of clocks; if the minimum timing specification requires only 5tCKs, the 5tCKs has to be rounded up to 6tCKs when operating in 2tCK Write Preamble Mode, however, 5tCKs would be acceptable if operating in 1tCK Write Preamble Mode

#### 1tCK vs 2tCK Write Preamble Mode, tCCD=4 (AL=PL=0)

#### 1tCK mode



#### 2tCK mode





## 1tCK vs 2tCK Write Preamble Mode, tCCD=5 (AL=PL=0)



2tCK mode: tCCD=5 is not allowed in 2tCK mode

NOTE 1 tCCD\_S and tCCD\_L = 5 tCKs not allowed when in 2tCK Write Preamble Mode.

# 1tCK vs 2tCK Write Preamble Mode, tCCD=6 (AL=PL=0)

# 1tCK mode CMD WR CLK\_c CLK\_t DQS\_c DQS\_t DQ Preamble Preamble DQ D0 \( D1 \) \( D2 \) \( D3 \) \( D4 \) \( D5 \) \( D6 \) \( D7 \) D0 \( D1 \) \( D2 \) \( D3 \) \( D3 \) \( D4 \) \( D5 \) \( D6 \) \( D7 \) D0 \( D1 \) \( D2 \) \( D3 \) \( D3 \) \( D4 \) \( D5 \) \( D6 \) \( D7 \) D0 \( D1 \) \( D2 \) \( D3 \) \( D3 \) \( D4 \) \( D5 \) \( D6 \) \( D7 \) D0 \( D1 \) \( D2 \) \( D3 \) \( D3 \) \( D4 \) \( D5 \) \( D6 \) \( D7 \) \( D7





# **Write Postamble**

Whether the 1 tCK or 2 tCK Write Preamble Mode is selected, the Write Postamble remains the same at 1/2 tCK.

DDR4 will support a fixed Write postamble.

Write postamble nominal is 0.5tck for preamble modes 1,2 Tck are shown below:

# **Write Postamble**





# **Read Preamble Mode**

MR4 [11] = 0 selects 1 tCK Read Preamble Mode while MR4 [12] = 1 selects 2 tCK Read Preamble Mode, example in the figures below.

#### 1tCK vs 2tCK Read Preamble Mode





# **Read Preamble Training**

DDR4 supports Read Preamble Training via MPR Reads; that is Read Preamble Training is allowed only when the DRAM is in the MPR access mode. The Read Preamble Training Mode can be used by the DRAM controller to train or "read level" its DQS receivers. Read Preamble Training is entered via an MRS command; MR4[10] = 1 enabled while MR4[10] = 0 is disabled. Once the MRS command is issued to enable Read Preamble Training, the DRAM DQS and  $\overline{DQS}$  signals are driven to a valid level by time tSDO is satisfied. During this time, the data bus DQ signals are held quiet, ie. driven HIGH. The DQS signal remain driven LOW and the  $\overline{DQS}$  signal remain driven HIGH until an MPR Page1 READ (Page 0 through Page 3 determine which pattern is used) command is issued; and once CAS latency (CL) has expired, the DQS signals will toggle normally depending on the burst length setting. To exit Read Preamble Training Mode, an MRS command must be issued, MR4[10] = 0.

| Doromotor                                          | Cumbal | DDR4-21 | 33,2400,2666 | Linita | NOTE |  |
|----------------------------------------------------|--------|---------|--------------|--------|------|--|
| Parameter                                          | Symbol | Min     | Max          | Units  | NOTE |  |
| Delay from MRS Command to<br>Data Strobe Drive Out | tSDO   | -       | tMOD+9ns     |        |      |  |

NOTE 1: Read Preamble Training mode is enabled by MR4 A10 = [1]

#### **Read Preamble Training**





## **Read Postamble**

Whether the 1 tCK or 2 tCK Read Preamble Mode is selected, the Read Postamble remains the same at 1/2 tCK.

DDR4 will support a fixed read postamble.

Read postamble of nominal 0.5tck for preamble modes 1,2 Tck are shown below:

#### **Read Postamble**





# **Bank Access Operation**

DDR4 supports bank grouping: x4/x8 DRAMs have four Bank Groups (BG[1:0]) and each bank group is comprised of four sub-banks (BA[1:0]); x16 DRAMs have two Bank Groups (BG[0]) and each bank group is comprised of made up of four sub-banks. Bank accesses to different banks groups require less time delay between accesses than Bank accesses to within the same banks group. Bank accesses to different bank groups requiretCCD\_S (or short) delay between commands while Bank accesses within the same bank group requiretCCD\_L (or long) delay between commands.

# Bank Group x4/x8 Block Diagram



- NOTE 1 Bank accesses to different bank groups require tCCD\_S
- NOTE 2 Bank accesses within the same bank group require tCCD\_L

Splitting the Banks in to Bank Groups with sub-banks improved some bank access timings and increased others. However, considering DDR4 did not increase the prefetch from 8n to 16n, the penalty for staying 8n prefetch was significantly mitigated by using Bank Groups. The table below summaries the timings affected.

**DDR4 Bank Group Timing Examples** 

| Parameter    | DDR4-2133      | DDR4-2400      |
|--------------|----------------|----------------|
| tCCD_S       | 4 nCK          | 4 nCK          |
| tCCD_L       | 6 nCK          | 6 nCK          |
| tRRD_S(1/2K) | 4 nCK or 3.7ns | 4 nCK or 3.3ns |
| tRRD_L(1/2K) | 4 nCK or 5.3ns | 4 nCK or 4.9ns |
| tRRD_S(1K)   | 4 nCK or 3.7ns | 4 nCK or 3.3ns |
| tRRD_L(1K)   | 4 nCK or 5.3ns | 4 nCK or 4.9ns |
| tRRD_S(2K)   | 4 nCK or 5.3ns | 4 nCK or 5.3ns |
| tRRD_L(2K)   | 4 nCK or 6.4ns | 4 nCK or 6.4ns |
| tWTR_S       | 2 nCK or 2.5ns | 2 nCK or 2.5ns |
| tWTR_L       | 4 nCK or 7.5ns | 4 nCK or 7.5ns |

NOTE 1 Refer to Timing Tables for actual specification values, these shown for reference only and are not verified to be correct.

NOTE 2 Timings with both nCK and ns require both to be satisfied; that is, the larger time of the two cases need to be satisfied.



## READ Burst tCCD\_S and tCCD\_L Examples



NOTE 1 tCCD\_S; CAS-to-CAS delay (short). Applies to consecutive CAS to different bank groups (i.e., T0 to T4).

NOTE 2 tCCD\_L; CAS to CAS delay (long). Applies to consecutive CAS to the same bank group (i.e., T4 to T10).

# Write Burst tCCD\_S and tCCD\_L Examples



NOTE 1 tCCD\_S; CAS-to-CAS delay (short). Applies to consecutive CAS to different bank groups (i.e., T0 to T4).

NOTE 2 tCCD\_L; CAS-to-CAS delay (long). Applies to consecutive CAS to the same bank group (i.e., T4 to T10).



## tRRD Timing



- NOTE 1 tRRD\_S; ACTIVATE-to-ACTIVATE command period (short); applies to consecutive ACTIVATE commands to different bank groups (i.e., T0 and T4).
- NOTE 2 tRRD\_L; ACTIVATE-to-ACTIVATE command period (long); applies to consecutive ACTIVATE commands to the different banks in the same bank group (i.e., T4 and T10).

## tFAW Timing



NOTE 1 tFAW: Four activate window:

# tWTR\_S Timing (WRITE-to-READ, Different Bank Group, CRC and DM Disabled)



NOTE 1 tWTR\_S: delay from start of internal write transaction to internal READ command to a different bank group.

## tWTR\_L Timing (WRITE-to-READ, Same Bank Group, CRC and DM Disabled)



NOTE 1 tWTR\_L: delay from start of internal write transaction to internal READ command to the same bank group.



# **Read Operation**

# **Read Timing Definitions**

Read timings are shown below and are applicable in normal operation mode, i.e. when the DLL is enabled and locked. Rising data strobe edge parameters:

- tDQSCK MIN/MAX describes the allowed range for a rising data strobe edge relative to CK,  $\overline{\text{CK}}$
- tDQSCK is the actual position of a rising strobe edge relative to CK,  $\overline{\text{CK}}$
- tQSH describes the DQS, DQS differential output HIGH time.
- tDQSQ describes the latest valid transition of the associated DQ pins.
- tQH describes the earliest invalid transition of the associated DQ pins.

Falling data strobe edge parameters:

- tQSL describes the DQS, DQS differential output LOW time.
- tDQSQ describes the latest valid transition of the associated DQ pins.
- tQH describes the earliest invalid transition of the associated DQ pins.

tDQSQ; both rising/falling edges of DQS, no tAC defined.

# **READ Timing Definition**





# READ Timing - Clock to Data Strobe Relationship

The clock to data strobe relationship is shown below and is applicable in normal operation mode, i.e. when the DLL is enabled and locked. Rising data strobe edge parameters:

- tDQSCK MIN/MAX describes the allowed range for a rising data strobe edge relative to CK, CK
- tDQSCK is the actual position of a rising strobe edge relative to CK, CK
- tQSH describes the data strobe high pulse width.
- tHZ(DQS) DQS strobe going to high, non-drive level; detailed in postamble section.

Falling data strobe edge parameters:

- tQSL describes the data strobe low pulse width.
- tLZ(DQS) DQS strobe going to low, initial drive level; detailed in preamble section



#### **Clock to Data Strobe Relationship**



- NOTE 1 Within a burst, the rising strobe edge will be vary within tDQSCKj with a fixed and constant VDD. However, when the device, voltage, and temperature variation are incorporated, the rising strobe edge will be vary between tDQSCK(MIN) and tDQSCK(MAX).
- NOTE 2 Notwithstanding Note 1, a rising strobe edge with tDQSCK (MAX) at T(n) can not be immediately followed by a rising strobe edge with tDQSCK (MIN) at T(n+1) because other timing relationships (tQSH, tQSL) exist: if tDQSCK(n+1) < 0: tDQSCK(n) < 1.0 tCK (tQSH (MIN) + tQSL (MIN) | tDQSCK(n+1) |
- NOTE 3 The DQS, DQS differential output HIGH time is defined by tQSH and the DQS, DQS# differential output LOW time is defined by tQSH.
- NOTE 4 Likewise, tLZ(DQS) MIN and tHZ(DQS) MIN are not tied to tDQSCK (MIN) (early strobe case) and tLZ(DQS) MAX and tHZ(DQS) MAX are not tied to tDQSCK (MAX) (late strobe case).
- NOTE 5 The minimum pulse width of read preamble is defined by tRPRE (MIN).
- NOTE 6 The maximum read postamble is bound by tDQSCK (MIN) plus tQSH (MIN) on the left side and tHZDSQ (MAX) on the right side.
- NOTE 7 The minimum pulse width of read postamble is defined by tRPST (MIN).
- NOTE 8 The maximum read preamble is bound by tLZDQS (MIN) on the left side and tDQSCK (MAX) on the right side.

# READ Timing - Data Strobe to Data Relationship

The data strobe to data relationship is shown below and is applied when the DLL is enabled and locked.

Rising data strobe edge parameters:

- tDQSQ describes the latest valid transition of the associated DQ pins.
- tQH describes the earliest invalid transition of the associated DQ pins.

Falling data strobe edge parameters:

- tDQSQ describes the latest valid transition of the associated DQ pins.
- tQH describes the earliest invalid transition of the associated DQ pins.

tDQSQ; both rising/falling edges of DQS, no tAC defined.



## **Data Strobe to Data Relationship**



- NOTE 1 BL = 8, RL = 11 (AL = 0, CL = 1), Premable = 1CK
- NOTE 2 DOUTn = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ commands at T0.
- NOTE 5 Output timings are referenced to VDDQ, and DLL on for locking.
- NOTE 6 tDQSQ defines the skew between DQS, DQS to data and does not define DQS, DQS to clock.
- NOTE 7 Early data transitions may not always happen at the same DQ. Data transitions of a DQ can vary (either early or late) within a burst.



# tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Calculation

tHZ and tLZ transitions occur in the same time window as valid data transitions. These parameters are referenced to a specific voltage level that specifies when the device output is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ).

The figure below shows a method to calculate the point when the device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ), by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as singled ended.

#### tLZ(DQ) and tHZ(DQ) method for calculating transitions and begin points



tLZ(DQ) begin point is above-mentioned extrapolated point.

tHZ(DQ) with BL8:  $CK_t$  -  $CK_c$  rising crossing at RL + 4 nCK tHZ(DQ) with BC4:  $CK_t$  -  $CK_c$  rising crossing at RL + 2 nCK



tHZ(DQ) is begin point is above-mentioned extrapolated point.

NOTE 1 Extrapolated point (Low Level) = VDDQ/(50+34) X 34 = VDDQ x 0.40

- A driver impedance : RZQ/7(34ohm)
- An effective test load : 50 ohm to VTT = VDDQ



#### Reference Voltage for tLZ(DQ), tHZ(DQ) Timing Measurements

| Measured Parameter Symbol | Measured Parameter                                     | Vsw1 [V]             | Vsw2 [V]             |
|---------------------------|--------------------------------------------------------|----------------------|----------------------|
| tLZ(DQ)                   | DQ low-impedance time from CK, $\overline{\text{CK}}$  | (0.70 – 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |
| tHZ(DQ)                   | DQ high-impedance time from CK, $\overline{\text{CK}}$ | (0.70 – 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |

# tLZ(DQS) and tHZ(DQS) method for calculating transitions and begin points



tHZ(DQS\_t) with BL8: CK\_t - CK\_c rising crossing at RL + 4 nCK



 $tHZ(\text{DQS\_t}) \ \text{begin point is above-mentioned extrapolated point.}$ 

NOTE 1 Extrapolated point (Low Level) = VDDQ/(50+34) X 34 = VDDQ x 0.40 - A driver impedance : RZQ/7(340hm) - An effective test load : 50 ohm to VTT = VDDQ

#### Reference Voltage for tLZ(DQS), tHZ(DQS) Timing Measurements

| Measured Parameter Symbol | Measured Parameter                                                         | Vsw1 [V]             | Vsw2 [V]             |
|---------------------------|----------------------------------------------------------------------------|----------------------|----------------------|
| tLZ(DQS)                  | $\overline{\text{DQS}}$ low-impedance time from CK, $\overline{\text{CK}}$ | (0.70 – 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |
| tHZ(DQS)                  | DQS high-impedance time from CK, $\overline{\text{CK}}$                    | (0.70 – 0.04) x VDDQ | (0.70 + 0.04) x VDDQ |



# tRPRE Calculation

The method for calculating differential pulse widths for tRPRE is shown in figure below

# tRPRE Method for Calculating Transitions and Endpoints



NOTE 1 Low Level of DQS and  $\overline{DQS}$  = VDDQ/(50+34) x 34 = VDDQ x 0.40

- A driver impedance : RZQ/7(34 $\Omega$ )

- An effective test load :  $50 \Omega to VTT = VDDQ$ 

# **Reference Voltage for tRPRE Timing Measurements**

| Measured Parameter Symbol | Measured Parameter                  | Vsw1 [V]             | Vsw2 [V]             |
|---------------------------|-------------------------------------|----------------------|----------------------|
| tRPRE                     | DQS, DQS differential READ Preamble | (0.30 – 0.04) x VDDQ | (0.30 + 0.04) x VDDQ |



# tRPST Calculation

The method for calculating differential pulse widths for tRPST is shown in figure below

# tRPST Method for Calculating Transitions and Endpoints



NOTE 1 Low Level of DQS and  $\overline{DQS}$  = VDDQ/(50+34) x 34 = VDDQ x 0.40

- A driver impedance : RZQ/7(34  $\Omega$ )

- An effective test load : 50  $\Omega$  to VTT = VDDQ

# Reference Voltage for tRPST Timing Measurements

| Measured Parameter Symbol | Measured Parameter                   | Vsw1 [V]              | Vsw2 [V]              |
|---------------------------|--------------------------------------|-----------------------|-----------------------|
| tRPST                     | DQS, DQS differential READ Postamble | (-0.30 – 0.04) x VDDQ | (-0.30 + 0.04) x VDDQ |



# **READ Burst Operation**

DDR4 READ command supports bursts of BL8 (fixed), BC4 (fixed), and BL8/BC4 on-the-fly (OTF); OTF uses address A12 to control OTF when OTF is enabled:

- A12 = 0, BC4 (BC4 = burst chop)
- A12 = 1, BL8

Read commands can issue precharge automatically with a read with auto-precharge command (RDA); and is enabled by A10 high.

- Read command with A10 = 0 (RD) performs standard Read, bank remains active after read burst.
- Read command with A10 = 1 (RDA) performs Read with auto-precharge, back goes in to precharge after read burst.

## READ Burst Operation RL = 11 (AL = 0, CL = 11, BL8)



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at TO.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable

# READ Burst Operation RL = 21 (AL = 10, CL = 11, BL8)



- NOTE 1 BL = 8, RL = 21, AL = (CL-1), CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T0.
- NOTE 5 CA Parity = Disable, ™ to CA Latency = Disable, Read DBI = Disable

#### Consecutive READ (BL8) with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- NOTE 5 CA Parity = Disable,  $\boxtimes$  to CA Latency = Disable, Read DBI = Disable



## Consecutive READ (BL8) with 2tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 2tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A:0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable

# Nonconsecutive READ (BL8) with 1tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 1tCK, tCCD\_S/L = 5
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T5.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable



#### Nonconsecutive READ (BL8) with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 2tCK,  $tCCD\_S/L = 6$
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T6.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable
- NOTE 6 tCCD\_S/L=5 isn't allowed in 2tCK preamble mode.

#### READ (BC4) to READ (BC4) with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable



#### READ (BC4) to READ (BC4) with 2tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 2tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable

#### READ (BL8) to WRITE (BL8) with 1tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and WRITE command at T8.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



#### READ (BL8) to WRITE (BL8) with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1<sup>5</sup>, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and WRITE command at T8.
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

#### READ (BC4) OTF to WRITE (BC4) OTF with 1tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4(OTF) setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and WRITE command at T6.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



## READ (BC4) OTF to WRITE (BC4) OTF with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1<sup>5</sup>, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4(OTF) setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0 and WRITE command at T6.
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

# READ (BC4) Fixed to WRITE (BC4) Fixed with 1tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL = 9 (CWL = 9, AL = 0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4(Fixed) setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

#### READ (BC4) Fixed to WRITE (BC4) Fixed with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1<sup>5</sup>, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4(Fixed) setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

#### READ (BL8) to READ (BC4) OTF with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL =0, CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.



#### READ (BC4) Fixed to WRITE (BC4) Fixed with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+15, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4(Fixed) setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

## READ (BL8) to READ (BC4) OTF with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL =0, CL = 11, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.



#### READ (BC4) to READ (BL8) OTF with 2tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL =0, CL = 11, Preamble = 2tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T4.
- NOTE 5 CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable.

# READ (BC4) to WRITE (BL8) OTF with 1tCK Preamble in Same or Different Bank Group



- $NOTE\ 1\quad BC=4,\ RL=11\\ (CL=11\ ,\ AL=0\ ),\ Read\ Preamble=1\\ tCK,\ WL=9\\ (CWL=9,AL=0),\ Write\ Preamble=1\\ tCK=1\\ tCK=$
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T6.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



# READ (BC4) to WRITE (BL8) OTF with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BC = 4, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1<sup>5</sup>, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during READ command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T6.
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.

#### READ (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, RL = 11(CL = 11, AL = 0), Read Preamble = 1tCK, WL=9(CWL=9,AL=0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T8.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



## READ (BL8) to WRITE (BC4) OTF with 2tCK Preamble in Same or Different Bank Group



- NOTE 1 BL = 8, RL = 11 (CL = 11, AL = 0), Read Preamble = 2tCK, WL = 10 (CWL = 9+1<sup>5</sup>, AL = 0), Write Preamble = 2tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T8.
- NOTE 5 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



# **Burst Read Operation followed by a Precharge**

The minimum external Read command to Precharge command spacing to the same bank is equal to AL + tRTP with tRTP being the Internal Read Command to Precharge Command Delay. Note that the minimum ACT to PRE timing, tRAS, must be satisfied as well. The minimum value for the Internal Read Command to Precharge Command Delay is given by tRTP.min, A new bank active command may be issued to the same bank if the following two conditions are satisfied simultaneously:

- 1. The minimum RAS precharge time (tRP.MIN) has been satisfied from the clock at which the precharge begins.
- 2. The minimum RAS cycle time (tRC.MIN) from the previous bank activation has been satisfied.

#### **READ to PRECHARGE with 1tCK Preamble**



- NOTE 1 BL = 8, RL = 11(CL = 11, AL = 0), Preamble = 1tCK, tRTP = 6, tRP = 11
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 The example assumes tRAS. MIN is satisfied at Precharge command time(T7) and that tRC. MIN is satisfied at the next Active command time(T18).
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.

#### **READ to PRECHARGE with 2tCK Preamble**



- NOTE 1 BL = 8, RL = 11(CL = 11, AL = 0), Preamble = 2tCK, tRTP = 6, tRP = 11
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 The example assumes tRAS. MIN is satisfied at Precharge command time(T7) and that tRC. MIN is satisfied at the next Active command time(T18).
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.

# READ to PRECHARGE with Additive Latency and 1tCK Preamble



- NOTE 1 BL = 8, RL = 20 (CL = 11, AL = CL 2), Preamble = 1tCK, tRTP = 6, tRP = 11
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 The example assumes tRAS. MIN is satisfied at Precharge command time(T16) and that tRC. MIN is satisfied at the next Active command time(T27).
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.



#### **READ with Auto Precharge and 1tCK Preamble**



- NOTE 1 BL = 8, RL = 11 (CL = 11, AL = 0), Preamble = 1tCK, tRTP = 6, tRP = 11
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 tRTP = 6 setting activated by MR0[A11:9 = 001]
- NOTE 5 The example assumes tRC. MIN is satisfied at the next Active command time(T18).
- NOTE 6 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.

# READ with Auto Precharge, Additive Latency and 1tCK Preamble



- NOTE 1 BL = 8, RL = 20 (CL = 11, AL = CL-2), Preamble = 1tCK, tRTP = 6, tRP = 11
- NOTE 2 DOUT n = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 tRTP = 6 setting activated by MR0[A11:9 = 001]
- NOTE 5 The example assumes tRC. MIN is satisfied at the next Active command time(T27).
- NOTE 6 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.



# **Burst Read Operation with Read DBI (Data Bus Inversion)**

## Consecutive READ (BL8) with 1tCK Preamble and DBI in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, Preamble = 1tCK, tDBI = 2tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustrat:ion; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 00] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Enable.

# **Burst Read Operation with Command/Address Parity**

#### Consecutive READ (BL8) with 1tCK Preamble and CA Parity in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n ( or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and T4.
- NOTE 5 CA Parity = Enable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable.



# READ (BL8) to WRITE (BL8) with 1tCK Preamble and CA parity in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), Read Preamble = 1tCK, CWL=9, AL=0, PL=4, (WL=CWL+AL+PL=13), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n, DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and Write command at T8.
- NOTE 5 CA Parity = Enable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable.



#### Read to Write with Write CRC

# READ (BL8) to WRITE (BL8 or BC4:OTF) with 1tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BL = 8 (or BC = 4 : OTF for Write), RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL=9 (CWL=9, AL=0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n . DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T0 and Write command at T8.
- NOTE 5 BC4 setting activated by MR0[A1:0 = 01] and A12 = 0 during Write command at T8.
- NOTE 6 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable.

# READ (BC4:Fixed) to WRITE (BC4:Fixed) with 1tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BC = 4 (Fixed), RL = 11 (CL = 11, AL = 0), Read Preamble = 1tCK, WL=9 (CWL=9, AL=0), Write Preamble = 1tCK
- NOTE 2 DOUT n = data-out from column n . DIN b = data-in to column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable, CS to CA Latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable.



# Read to Read with $\overline{\text{CS}}$ to CA Latency

# Consecutive READ (BL8) with CAL(3) and 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, CAL = 3, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T3 and T7.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Enable, Read DBI = Disable.
- NOTE 6 Enabling of CAL mode does not impact ODT control timings. Users should maintain the same timing relationship relative to the command/ address bus as when CAL is disabled.

# Consecutive READ (BL8) with CAL(4) and 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CL = 11, CAL = 4, Preamble = 1tCK
- NOTE 2 DOUT n (or b) = data-out from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during READ command at T4 and T8.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Enable, Read DBI = Disable.
- NOTE 6 Enabling of CAL mode does not impact ODT control timings. Users should maintain the same timing relationship relative to the command/address bus as when CAL is disabled.



# **WRITE Operation**

# **Write Timing Definitions**

Write timings are shown below and are applicable in normal operation mode, i.e. when the DLL is enabled and locked.



NOTE 1 BL8, WL = 5 (AL = 0, CWL = 5).

NOTE 2 DINn = data-in from column n.

NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.

NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0.

NOTE 5 tDQSS must be met at each rising clock edge.



# WRITE Timing - Clock to Data Strobe Relationship

The clock to data strobe relationship is shown below and is applicable in normal operation mode, i.e. when the DLL is enabled and locked.

Rising data strobe edge parameters:

- tDQSSMIN to tDQSSMaxdescribes the allowed range for a rising data strobe edge relative to CK, CK
- tDQSS is the actual position of a rising strobe edge relative to CK, CK
- tDQSH describes the data strobe high pulse width.
- tWPST strobe going to high, non-drive level; detailed in postamble section.

Falling data strobe edge parameters:

- tDQSL describes the data strobe low pulse width.
- tWPRE strobe going to low, initial drive level; detailed in preamble section



## **Clock to Data Strobe Relationship**



- NOTE 1 Within a burst, the rising strobe edge will be vary within tDQSCKj with a fixed and constant VDD. However, when the device, voltage, and temperature variation are incorporated, the rising strobe edge will be vary between tDQSCK(MIN) and tDQSCK(MAX).
- NOTE 2 Notwithstanding Note 1, a rising strobe edge with tDQSCK (MAX) at T(n) can not be immediately followed by a rising strobe edge with tDQSCK (MIN) at T(n+1) because other timing relationships (tQSH, tQSL) exist: if tDQSCK(n+1) < 0: tDQSCK(n) < 1.0 tCK (tQSH (MIN) + tQSL (MIN) | tDQSCK(n+1) |
- NOTE 3 The DQS, DQS differential output HIGH time is defined by tQSL and the DQS, DQS differential output LOW time is defined by tQSL.
- NOTE 4 Likewise,tLZ(DQS) MIN and tHZ(DQS) MIN are not tied to tDQSCK (MIN) (early strobe case) and tLZ(DQS) MAX and tHZ(DQS) MAX are not tied to tDQSCK (MAX) (late strobe case).
- NOTE 5 The minimum pulse width of read preamble is defined by tRPRE (MIN).
- NOTE 6 The maximum read postamble is bound by tDQSCK (MIN) plus tQSH (MIN) on the left side and tHZDSQ (MAX) on the right side.
- NOTE 7 The minimum pulse width of read postamble is defined by tRPST (MIN).
- NOTE 8 The maximum read preamble is bound by tLZDQS (MIN) on the left side and tDQSCK (MAX) on the right side.



# tWPRE Calculation

# Method for calculating tWPRE transitions and endpoints



# **Reference Voltage for tWPRE Timing Measurements**

| Measured Parameter Symbol | Measured Parameter                   | Vsw1[V]           | Vsw2[V]           |
|---------------------------|--------------------------------------|-------------------|-------------------|
| tWPRE                     | DQS, DQS differential WRITE Preamble | VIHDiff_DQS x 0.1 | VIHDiff_DQS x 0.9 |

NOTE 1 The method for calculating differential pulse widths for tWPRE2 is same as tWPRE.



# tWPST Calculation

# Method for calculating tWPST transitions and endpoints



# **Reference Voltage for tWPST Timing Measurements**

| Measured Parameter Symbol | Measured Parameter                    | Vsw1[V]           | Vsw2[V]           |
|---------------------------|---------------------------------------|-------------------|-------------------|
| tWPST                     | DQS, DQS differential WRITE Postamble | VILDiff_DQS x 0.9 | VILDiff_DQS x 0.1 |



# **WRITE Burst Operation**

The following write timing diagrams are to help understanding of each write parameter's meaning and are just examples. The details of the definition of each parameter will be defined separately. In these write timing diagram, CK and DQS are shown aligned and also DQS and DQ are shown center aligned for illustration purpose.

DDR4 WRITE command supports bursts of BL8 (fixed), BC4 (fixed), and BL8/BC4 on-the-fly (OTF); OTF uses address A12 to control OTF when OTF is enabled:

- A12 = 0, BC4 (BC4 = burst chop)
- A12 = 1, BL8

Write commands can issue precharge automatically with a Write with auto-precharge command (WRA); and is enabled by A10 high.

- Write command with A10 = 0 (WR) performs standard Write, bank remains active after write burst.
- Write command with A10 = 1 (WRA) performs Write with auto-precharge, back goes in to precharge after write burst. Data mask (DM) function is supported for the x8 and x16 configurations only (not supported on x4). The DM function shares a common pin with the  $\overline{DB}$ I and TDQS functions.

The DM function only applies to WRITE operations and cannot be enabled at the same time the DBI function is enabled.

- If  $\overline{DM}$  is sampled LOW on a given byte lane, the DRAM masks the write data received on the DQ inputs.
- If  $\overline{DM}$  is sampled HIGH on a given byte lane, the DRAM does not mask the data and writes this data into the DRAM core.
- If CRC Write is enabled, then DM enabled (via MRS), will selected between Write CRC non-Persistent Mode (DM disabled) and Write CRC Persistent Mode (DM enabled).

#### WRITE Burst Operation, WL = 9 (AL = 0, CWL = 9, BL8)



- NOTE 1 BL8, WL = 0, AL = 0, CWL = 9, Preamble = 1 tCK.
- NOTE 2 DINn = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0.
- NOTE 5 C/A Parity = Disable,  $\overline{CS}$  to C/A Latency = Disable, Read DBI = Disable.



# WRITE Burst Operation, WL = 19 (AL = 10, CWL = 9, BL8)



- NOTE 1 BL8, WL = 19, AL = 10 (CL 1), CWL = 9, Preamble = 1 tCK.
- NOTE 2 DINn = data-out from column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0.
- NOTE 5 C/A Parity = Disable,  $\overline{\text{CS}}$  to C/A Latency = Disable, Read DBI = Disable.

# **WRITE Operation Followed by another WRITE Operation**

Various Burst Read examples are shown below.

# Consecutive WRITE (BL8) with 1tCK Preamble in Different Bank Group



- NOTE 1 BL8, AL = 0, CWL = 9, Preamble = 1 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4.
- NOTE 5 CA parity = disable,  $\overline{CS}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.



## Consecutive WRITE (BL8) with 2tCK Preamble in Different Bank Group



- NOTE 1 BL8, AL = 0, CWL =  $9+1=10^7$ , Preamble = 2 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4.
- NOTE 5 CA parity = disable,  $\overline{\text{CS}}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.
- NOTE 7 When operating in 2tCK Write Preamble Mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

#### Nonconsecutive WRITE (BL8) with 1 tCK Preamble in Same or Different Bank Group



- NOTE 1 BL8, AL = 0, CWL = 9, Preamble = 1 tCK, tCCD\_S/L = 5 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T5.
- NOTE 5 CA parity = disable,  $\overline{CS}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18.

#### Nonconsecutive WRITE (BL8) with 2 tCK Preamble in Same or Different Bank Group



- NOTE 1 BL8, AL = 0, CWL =  $9+1=10^8$ , Preamble = 2 tCK, tCCD\_S/L = 6 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T6.
- NOTE 5 CA parity = disable,  $\overline{\text{CS}}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 tCCD\_S/L = 5 isn't allowed in 2tCK preamble mode.
- NOTE 7 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.
- NOTE 8 When operating in 2tCK Write Preamble Mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

#### WRITE (BC4) OTF to WRITE (BC4) OTF with 1 tCK Preamble in Different Bank Group



- NOTE 1 BC4, AL = 0, CWL = 9, Preamble = 1 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and T4.
- NOTE 5 CA parity = disable,  $\overline{\text{CS}}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.



## WRITE (BC4) OTF to WRITE (BC4) OTF with 2 tCK Preamble in Different Bank Group



- NOTE 1 BC4, AL = 0, CWL =  $9+1=10^7$ , Preamble = 2 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4.
- NOTE 5 CA parity = disable,  $\overline{\text{CS}}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18.
- NOTE 7 When operating in 2tCK Write Preamble Mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode.

# WRITE (BC4) Fixed to WRITE (BC4) Fixed with 1 tCK Preamble in Different Bank Group



- NOTE 1 BC4, AL = 0, CWL = 9, Preamble = 1 tCK.
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and T4.
- NOTE 5 CA parity = disable,  $\overline{CS}$  to CA latency = disable, Write DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T15.



#### WRITE (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group



- NOTE 1 BL=8/BC=4, AL =0, CL = 9, Preamble = 1 tCK
- NOTE 2 DIN n (or b) = data-in from column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T4.
- NOTE 5 CA parity = disable,  $\overline{\text{CS}}$  to CA latency = disable, Read DBI = disable, Write CRC = disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17.

## WRITE (BL8) to READ (BL8) with 1tCK Preamble in Same Bank Group



- NOTE 1 BL = 8, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and READ command at T17.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T13.

# WRITE (BC4)OTF to READ (BC4)OTF with 1tCK Preamble in Different Bank Group



- NOTE 1 BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and READ command at T15.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write timing parameter (tWTR\_S) are referenced from the first rising clock edge after the last write data shown at T13.

## WRITE (BC4)OTF to READ (BC4)OTF with 1tCK Preamble in Same Bank Group



- NOTE 1 BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and READ command at T17.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T13.

# WRITE (BC4)Fixed to READ (BC4)Fixed with 1tCK Preamble in Different Bank Group



- NOTE 1 BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write timing parameter (tWTR\_S) are referenced from the first rising clock edge after the last write data shown at T11.

# WRITE (BC4)Fixed to READ (BC4)Fixed with 1tCK Preamble in Same Bank Group



- NOTE 1 BC = 4, AL = 0, CWL = 9, CL = 11, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n (or column b). DOUT b = data-out from column b.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write timing parameter (tWTR\_L) are referenced from the first rising clock edge after the last write data shown at T11.



#### WRITE (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- NOTE 2 DIN n (or b) = data-in to column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0. BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17

# WRITE (BC4) OTF to WRITE (BL8) with 1tCK Preamble in Different Bank Group



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- NOTE 2 DIN n (or b) = data-in to column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T4.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17

#### WRITE (BL8/BC4) OTF to PRECHARGE Operation with 1tCK Preamble



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, tWR = 12
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by MR0[A1:A0 = 0:0] or MR0[A1:0 = 01] and A12 =1 during WRITE command at T0.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T13. tWR specifies the last burst write cycle until the precharge command can be issued to the same bank.

# WRITE (BC4) Fixed to PRECHARGE Operation with 1tCK Preamble



- NOTE 1 BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, tWR = 12
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. tWR specifies the last burst write cycle until the precharge command can be issued to the same bank.



#### WRITE (BL8/BC4) OTF with Auto PRECHARGE Operation and 1tCK Preamble



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, WR = 12
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 =1 during WRITE command at T0.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (WR) is referenced from the first rising clock edge after the last write data shown at T13. WR specifies the last burst write cycle until the precharge command can be issued to the same bank.

#### WRITE (BC4) Fixed with Auto PRECHARGE Operation and 1tCK Preamble



- NOTE 1 BC = 4, AL = 0, CWL = 9, Preamble = 1tCK, WR = 12
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0]
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. WR specifies the last burst write cycle until the precharge command can be issued to the same bank.

#### WRITE (BL8/BC4) OTF with 1tCK Preamble and DBI



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0. BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0.
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Enable, CRC = Disable.
- NOTE 6 The write recovery time (tWR\_DBI) and write timing parameter (tWTR\_DBI) are referenced from the first rising clock edge after the last write data shown at T13.

#### WRITE (BC4) Fixed with 1tCK Preamble and DBI



- NOTE 1 BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0].
- NOTE 5 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Enable, CRC = Disable.
- NOTE 6 The write recovery time (tWR\_DBI) and write timing parameter (tWTR\_DBI) are referenced from the first rising clock edge after the last write data shown at T11.



#### Consecutive WRITE (BL8) with 1tCK Preamble and CA Parity in Different Bank Group



- NOTE 1 BL = 8, AL = 0, CWL = 9, PL = 4, Preamble = 1tCK
- NOTE 2 DIN n (or b) = data-in to column n(or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0 and T4.
- NOTE 5 CA Parity = Enable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T21.

# Consecutive WRITE (BL8/BC4) OTF with 1tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BL = 8/BC = 4, AL = 0, CWL = 9, Preamble = 1tCK,  $tCCD\_S/L = 5$
- NOTE 2 DIN n (or b) = data-in to column n (or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during WRITE command at T0 and T5.
- NOTE 5 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 = 0 during WRITE command at T0 and T5.
- NOTE 6 C/A Parity = Disable,  $\overline{\text{CS}}$  to C/A Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- NOTE 7 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18



#### Consecutive WRITE (BC4)Fixed with 1tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 5
- NOTE 2 DIN n (or b) = data-in to column n(or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BC4 setting activated by MR0[A1:A0 = 1:0] at T0 and T5.
- NOTE 5 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- NOTE 6 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T16.

# Nonconsecutive WRITE (BL8/BC4) OTF with 1tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CWL = 9, Preamble = 1tCK, tCCD\_S/L = 6
- NOTE 2 DIN n (or b) = data-in to column n(or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1A:0 = 0:0] or MR0[A1A:0 = 0:1] and A12 = 1 during WRITE command at T0 and T6.
- NOTE 5 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0 and T6.
- NOTE 6 CA Parity = Disable, CS to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- NOTE 7 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T19.



# Nonconsecutive WRITE (BL8/BC4) OTF with 2tCK Preamble and Write CRC in Same or Different Bank Group



- NOTE 1 BL = 8, AL = 0, CWL = 9 + 1 = 109, Preamble = 2tCK, tCCD\_S/L = 7
- NOTE 2 DIN n (or b) = data-in to column n(or column b).
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 =1 during WRITE command at T0 and T7.
- NOTE 5 BC4 setting activated by MR0[A1:A0 = 0:1] and A12 =0 during WRITE command at T0 and T7.
- NOTE 6 CA Parity = Disable,  $\overline{\text{CS}}$  to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable.
- NOTE 7 tCCD\_S/L = 6 isn't allowed in 2tCK preamble mode.
- NOTE 8 The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T21.
- NOTE 9 When operating in 2tCK Write Preamble Mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable tCK range. That means CWL = 9 is not allowed when operating in 2tCK Write Preamble Mode



# WRITE (BL8/BC4)OTF/Fixed with 1tCK Preamble and Write CRC and DM in Same or Different Bank Group



- NOTE 1 BL = 8 / BC = 4, AL = 0, CWL = 9, Preamble = 1tCK
- NOTE 2 DIN n = data-in to column n.
- NOTE 3 DES commands are shown for ease of illustration; other commands may be valid at these times.
- NOTE 4 BL8 setting activated by either MR0[A1:A0 = 0:0] or MR0[A1:A0 = 0:1] and A12 = 1 during WRITE command at T0.
- NOTE 5 BC4 setting activated by either MR0[A1:A0 = 1:0] or MR0[A1:A0 = 0:1] and A12 = 0 during READ command at TO.
- NOTE 6 CA Parity = Disable,  $\overline{CS}$  to CA Latency = Disable, Write DBI = Disable, Write CRC = Enable, DM = Enable.
- NOTE 7 The write recovery time (tWR\_CRC\_ DM) and write timing parameter (tWR\_S\_CRC\_ DM/tWR\_L\_CRC\_ DM) are referenced from the first rising clock edge after the last write data shown at T13.



# **ZQ Calibration Commands**

ZQ Calibration command is used to calibrate DRAM RON and ODT values. The device needs a longer time to calibrate the output driver and on-die termination circuits at initialization and a relatively smaller time to perform periodic calibrations.

The ZQCL command is used to perform the initial calibration during the power-up initialization sequence. This command may be issued at any time by the controller depending on the system environment. The ZQCL command triggers the calibration engine inside the DRAM and, once calibration is achieved, the calibrated values are transferred from the calibration engine to DRAM IO, which is reflected as an updated output driver and on-die termination values. The first ZQCL command issued after reset is allowed a timing period of tZQinit to perform the full calibration and the transfer of values. All other ZQCL commands except the first ZQCL command issued after RESET are allowed a timing period of tZQoper.

The ZQCS command is used to perform periodic calibrations to account for voltage and temperature variations. A shorter timing window is provided to perform the calibration and transfer of values as defined by timing parameter tZQCS. One ZQCS command can effectively correct a minimum of 0.5 % (ZQ correction) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the Output Driver and ODT Voltage and Temperature Sensitivity tables. The appropriate interval between ZQCS commands can be determined from these tables and other application-specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the device is subjected to in the application, is illustrated. The interval could be defined by the following formula:

#### ZQCorrection

#### (TSens x Tdriftrate) + (VSens x Vdriftrate)

where TSens = max(dRTTdT, dRONdTM) and VSens = max(dRTTdV, dRONdVM) define the temperature and voltage sensitivities.

For example, if TSens = 1.5% / °C, VSens = 0.15% / mV, Tdriftrate = 1 °C / sec and Vdriftrate = 15 mV /sec, then the interval between ZQCS commands is calculated as:

$$\frac{0.5}{(1.5 \text{ x 1}) + (0.15 \text{ x 15})} = 0.133 \approx 128 \text{ms}$$

No other activities should be performed on the DRAM channel by the controller for the duration of tZQinit, tZQoper, or tZQCS. The quiet time on the DRAM channel allows accurate calibration of output driver and on-die termination values. Once DRAM calibration is achieved, the device should disable the ZQ current consumption path to reduce power. All banks must be precharged and tRP met before ZQCL or ZQCS commands are issued by the controller.

ZQ calibration commands can also be issued in parallel to DLL lock time when coming out of self refresh. Upon self refresh exit, the device will not perform an IO calibration without an explicit ZQ calibration command. The earliest possible time for a ZQ calibration command (short or long) after self refresh exit is tXSF.

In systems that share the ZQ resistor between devices, the controller must not allow any overlap of tZQoper, tZQinit, or tZQCS between the devices.



# **ZQ Calibration Timing**



- NOTE 1 CKE must be continuously registered HIGH during the calibration procedure.
- NOTE 2 On-die termination must be disabled via the ODT signal or MRS during the calibration procedure or the DRAM will automatically disable Rtt.
- NOTE 3 All devices connected to the DQ bus should be High Z during the calibration procedure.



# **On-Die Termination (ODT)**

On-die termination (ODT) is a feature of the DDR4 SDRAM that enables the DRAM to change termination resistance for each DQ, DQS,  $\overline{DQS}$  and  $\overline{DM}$  for x4 and x8 configuration (and DQS,  $\overline{TDQS}$  for x8 configuration, when enabled via A11 = 1 in MR1) via the ODT control pin or WRITE command or default parking value with MR setting. For x16 configuration, ODT is applied to each UDQ, LDQ, LDQS,  $\overline{LDQS}$ , UDQS,  $\overline{UDQS}$ ,  $\overline{UDM}$  and  $\overline{LDM}$  signal. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DRAM controller to independently change termination resistance for any or all DRAM devices. More details about ODT control modes and ODT timing modes can be found further down in this document.

The ODT feature is turned off and not supported in self refresh mode.

#### **Functional Representation of ODT**



The switch is enabled by the internal ODT control logic, which uses the external ODT pin and other control information. The value of RTT is determined by the settings of mode register bits (see Mode Register). The ODT pin will be ignored if the mode register MR1 is programmed to disable  $RTT_NOM$  [MR1[9,6,2] = 0,0,0] and in self refresh mode.

#### **ODT Mode Register and ODT State Table**

The ODT mode of the DDR4 device has four states: data termination disable, RTT\_NOM, RTT\_WR and RTT\_PARK. The ODT mode is enabled if any of MR1[10,9,8] (RTT\_NOM), MR2[11:9] (RTT\_WR), or MR5[8:6] (RTT\_PARK) are non-zero. When enabled, the value of RTT is determined by the settings of these bits.

RTT control of each RTT condition is possible with WR/RD command and ODT pin.

- RTT\_WR: The rank that is being written to provide termination regardless of ODT pin status (either HIGH or LOW).
- RTT\_NOM: DRAM turns ON RTT\_NOM if it sees ODT asserted (except when ODT is disabled by MR1).
- RTT\_PARK: Default parked value set via MR5 to be enabled and ODT pin is driven LOW.
- The Termination State Table below shows various interactions.

The RTT values have the following priority:

- Data termination disable
- RTT\_WR
- RTT\_NOM
- RTT PARK

#### **Termination State Table**

| RTT_PARK<br>MR5[8:6] | RTT_NOM<br>MR1[10:8] | ODT pin DRAM termination state |          | Note  |
|----------------------|----------------------|--------------------------------|----------|-------|
|                      | Enablad              | HIGH                           | RTT_NOM  | 1,2   |
| Enabled              | Enabled              | LOW                            | RTT_PARK | 1,2   |
|                      | Disabled             | Don't care                     | RTT_PARK | 1,2,3 |
|                      | Employe              | HIGH                           | RTT_NOM  | 1,2   |
| Disabled             | Enabled              | LOW                            | Hi-Z     | 1,2   |
|                      | Disabled             | Don't care                     | Hi-Z     | 1,2,3 |

- NOTE 1 When a READ command is executed, DRAM termination state will be High-Z for defined period independent of ODT pin and MR setting of RTT\_PARK/RTT\_NOM. This is described in the ODT During Read section.
- NOTE 2 If RTT\_WR is enabled, RTT\_WR will be activated by WRITE command for defined period time independent of ODT pin and MR setting of RTT\_PARK /RTT\_NOM. This is described in the Dynamic ODT section.
- NOTE 3 If RTT\_NOM MR is disabled, ODT receiver power will be turned off to save power.

On-die termination effective resistances are defined and can be selected by any or all of the following options:

- MR1[10:8] (RTT\_NOM) Disable, 240Ω, 120Ω, 80Ω, 60Ω, 48Ω, 40Ω, and 34Ω.
- MR2[11:9] (Rττ\_WR) Disable, 240Ω,120Ω, and 80Ω.
- MR5[8:6] (RTT\_PARK) Disable, 240Ω, 120Ω, 80Ω, 60Ω, 48Ω, 40Ω, and 34Ω.

ODT is applied to the following inputs:

- X4: DQs, DM, DQS, and DQS inputs.
- X8: DQs, DM, DQS, DQS, TDQS, and TDQS inputs.
- X16: DQs, LDM, UDM, LDQS, LDQS, UDQS, and UDQS inputs.

## **ODT Definition of Voltages and Currents**





# **Synchronous ODT Mode**

Synchronous ODT mode is selected whenever the DLL is turned on and locked. Based on the power-down definition, these modes include the following:

- Any bank active with CKE HIGH
- Refresh with CKE HIGH
- Idle mode with CKE HIGH
- Active power-down mode (regardless of MR1 bit A10)
- Precharge power-down mode

In synchronous ODT mode, RTT\_NOM will be turned on DODTLon clock cycles after ODT is sampled HIGH by a rising clock edge and turned off DODTLoff clock cycles after ODT is registered LOW by a rising clock edge. The ODT latency is determined by the programmed values for: CWL (CAS Write Latency), AL (additive Latency), and PL (Parity Latency) as well as the programmed state of the preamble.

# **ODT Latency and Posted ODT**

In synchronous ODT mode, the ODT latencies are summarized in the table below. For details, refer to the latency definitions.

#### ODT Latency at DDR4-2133/-2400/-2666

| Symbol   | Parameter                                               | 1 tCK Preamble       | 2 tCK Preamble       | Unit |
|----------|---------------------------------------------------------|----------------------|----------------------|------|
| DODTLon  | Direct ODT turn on Latency                              | CWL + AL + PL – 2 CK | CWL + AL + PL – 3 CK |      |
| DODTLoff | Direct ODT turn off Latency                             | CWL + AL + PL – 2 CK | CWL + AL + PL – 3 CK |      |
| RODTLoff | Read command to internal ODT turn off Latency           | CL + AL + PL — 2 CK  | CL + AL + PL — 3 CK  |      |
| RODTLon4 | Read command to RTT_PARK turn on Latency in BC4-fixed   | RODTLoff + 4         | RODTLoff + 5         | tCK  |
| RODTLon8 | Read command to RTT_PARK turn on Latency in BC4/BL8-OTF | RODTLoff + 6         | RODTLoff + 7         | COR  |
| ODTH4    | ODT Assertion time, BC4 mode                            | 4                    | 5                    |      |
| ODTH8    | ODT Assertion time, BL8 mode                            | 6                    | 7                    |      |

NOTE 1 Applicable when WRITE CRC is disabled.

# **Timing Parameters**

In synchronous ODT mode, the following parameters apply:

- DODTLon, DODTLoff, RODTLoff, RODTLon4, RODTLon8, tADC (MIN) (MAX).
- tADC (MIN) and tADC (MAX) are minimum and maximum RTT change timing skew between different termination values. These timing parameters apply to both the synchronous ODT mode and the data termination disable mode. When ODT is asserted, it must remain HIGH until minimum ODTH4 (BC = 4) or ODTH8 (BL = 8) is satisfied. If Write CRC Mode or 2 tCK Preamble Mode is enabled, ODTH should be adjusted to account for these. ODTH is measured from ODT first registered HIGH to ODT first registered LOW or from the registration of a WRITE command.



#### **Synchronous ODT Timing with BL8**



NOTE 1 Example for CWL = 9, AL = 0, PL = 0; DODTLon = AL + PL +CWL - 2 = 7; DODTLoff = AL + PL + CWL - 2 = 7.

NOTE 2 ODT must be held HIGH for at least ODTH8 after assertion (T1).

# Synchronous ODT with BC4



NOTE 1 Example for CWL = 9, AL = 10, PL = 0; DODTLon/off = AL + PL+ CWL - 2 = 17; ODTcnw = AL + PL+ CWL - 2 = 17.

NOTE 2 ODT must be held HIGH for at least ODTH4 after assertion (T1).



# **ODT During Reads**

Because the DRAM cannot terminate with RTT and drive with RON at the same time; RTT may nominally not be enabled until the end of the postamble as shown in the example below. At cycle T25, the device turns on the termination when it stops driving, which is determined by tHZ. If the DRAM stops driving early (that is, tHZ is early), then tADC (MIN) timing may apply. If the DRAM stops driving late (that is, tHZ is late), then the DRAM complies with tADC (MAX) timing.

#### **ODT During Reads**



NOTE 1 Example for CL = 11; PL = 0, AL = CL - 1 = 10; RL = PL + AL + CL = 21; CWL = 9; DODTLon = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = PL + AL + CWL - 2 = 17; DODTLoff = 17; DODTLoff



# **Dynamic ODT**

In certain application cases and to further enhance signal integrity on the data bus, it is desirable that the termination strength of the device can be changed without issuing an MRS command. This requirement is supported by the dynamic ODT feature, described below.

# **Functional Description**

The dynamic ODT mode is enabled if bit A9 or A10 of MR2 is set to 1.

- Three RTT values are available: RTT\_NOM, RTT\_WR, and RTT\_PARK.
  - The value for RTT\_NOM is preselected via bits MR1[10:8].
  - The value for RTT\_WR is preselected via bits MR2[11:9].
  - The value for RTT\_PARK is preselected via bits MR5[8:6].
- During operation without WRITE commands, the termination is controlled as follows:
  - Nominal termination strength RTT\_NOM or RTT\_PARK is selected.
  - RTT\_NOM on/off timing is controlled via ODT pin and latencies DODTLon and DODTLoff; and RTT\_PARK is on when ODT is LOW.
- When a WRITE command (WR, WRA, WRS4, WRS8, WRAS4, WRAS8) is registered, and if Dynamic ODT is enabled, the termination is controlled as follows:
  - Latency ODTLcnw after the WRITE command, termination strength RTT\_WR is selected.
  - Latency ODTLcwn8 (for BL8, fixed by MRS or selected OTF) or ODTLcwn4 (for BC4, fixed by MRS or selected OTF) after the WRITE command, termination strength RTT\_WR is deselected. One or two clocks will be added into or subtracted from ODTLcwn8 and ODTLcwn4, depending on Write CRC Mode and/or 2 tCK preamble enablement.

The following table shows latencies and timing parameters which are relevant for the on-die termination control in dynamic ODT mode. The dynamic ODT feature is not supported in DLL-off mode. MRS command must be used to set RTT\_WR, MR2[11:9] = 000, to disable dynamic ODT externally.



## Dynamic ODT Latencies and Timing (1 tCK Preamble Mode and CRC Disabled)

| Name and Description                                                     | Abbr.    | Defined from                             | Define to                                                 | Definition for all DDR4 speed bins | Unit     |
|--------------------------------------------------------------------------|----------|------------------------------------------|-----------------------------------------------------------|------------------------------------|----------|
| ODT Latency for changing from RTT_PARK/RTT_NOM to RTT_WR                 | ODTLcnw  | Registering<br>external write<br>command | Change RTT strength<br>from RTT_PARK/RTT_NOM<br>to RTT_WR | ODTLcnw = WL - 2                   | tCK      |
| ODT Latency for change<br>from RTT_WR<br>to RTT_PARK/RTT_NOM<br>(BL = 4) | ODTLcwn4 | Registering<br>external write<br>command | Change RTT strength<br>from RTT_WR<br>to RTT_PARK/RTT_NOM | ODTLcwn4 = 4 +<br>ODTLcnw          | tCK      |
| ODT Latency for change<br>from RTT_WR<br>to RTT_PARK/RTT_NOM<br>(BL = 8) | ODTLcwn8 | Registering<br>external write<br>command | Change RTT strength<br>from RTT_WR<br>to RTT_PARK/RTT_NOM | ODTLcwn8 = 6 +<br>ODTLcnw          | tCK(avg) |
| RTT change skew                                                          | tADC     | ODTLcnw<br>ODTLcwn                       | RTT valid                                                 | tADC(min) = 0.3<br>tADC(max) = 0.7 | tCK(avg) |

### Dynamic ODT Latencies and Timing with Preamble Mode and CRC Mode Matrix

| Symbol 1tck Pro |            | eamble     | 2tck Pr    | Unit       |       |
|-----------------|------------|------------|------------|------------|-------|
| Symbol          | CRC off    | CRC on     | CRC off    | CRC on     | Ullit |
| ODTLcnw         | WL - 2     | WL - 2     | WL - 3     | WL - 3     |       |
| ODTLcwn4        | ODTLcnw +4 | ODTLcnw +7 | ODTLcnw +5 | ODTLcnw +8 | tCK   |
| ODTLcwn8        | ODTLcnw +6 | ODTLcnw +7 | ODTLcnw +7 | ODTLcnw +8 |       |

# Dynamic ODT (1t CK Preamble; CL = 14, CWL = 11, BL = 8, AL = 0, CRC Disabled)



NOTE 1 ODTLcnw = WL - 2 (1 tCK preamble) or WL - 3 (2 tCK preamble).

NOTE 2 If BC4 then ODTLcwn = WL+4 if CRC disabled or WL+5 if CRC enabled; If BL8 then ODTLcwn = WL+6 if CRC disabled or WL+7 if CRC enabled.



# Dynamic ODT Overlapped with RTT\_NOM (CL=14, CWL=11, BL=8, AL=0, CRC Disabled)



NOTE 1 Behavior with WR command issued while ODT is being registered HIGH.



# **Asynchronous ODT Mode**

Asynchronous ODT mode is selected when DRAM runs in DLL off mode. In asynchronous ODT timing mode, the internal ODT command is *not* delayed by either Additive Latency (AL) or the Parity Latency (PL) relative to the external ODT signal (RTT\_NOM).

In asynchronous ODT mode, two timing parameters apply: tAONAS (MIN/MAX), tAOFAS (MIN/MAX). RTT\_NOM turn-on time

- Minimum RTT\_NOM turn-on time (tAONAS (MIN) is the point in time when the device termination circuit leaves RTT\_PARK and ODT resistance begins to turn on.
- Maximum RTT\_NOM turn-on time (tAONAS [MAX]) is the point in time when the ODT resistance has reached RTT\_NOM.
- tAONAS (MIN) and tAONAS (MAX) are measured from ODT being sampled HIGH. RTT\_NOM turn-off time
- Minimum RTT\_NOM turn-off time (tAOFAS [MIN]) is the point in time when the device's termination circuit starts to leave RTT\_NOM.
- Maximum RTT\_NOM turn-off time (tAOFAS [MAX]) is the point in time when the on die termination has reached RTT\_PARK.
- tAOFAS (MIN) and tAOFAS (MAX) are measured from ODT being sampled LOW.

#### **Asynchronous ODT Timings with DLL Off**





#### ODT buffer disabled mode for Power down

DRAM does not provide Rtt\_NOM termination during power down when ODT input buffer deactivation mode is enabled in MR5 bit A5. To account for DRAM internal delay on CKE line to disable the ODT buffer and block the sampled output, the host controller must continuously drive ODT to either low or high when entering power down. The ODT signal may be floating after tCPDEDmin has expired. In this mode, RTT\_NOM termination corresponding to sampled ODT at the input after CKE is first registered low (and tANPD before that) may not be provided. tANPD is equal to (WL-1) and is counted backwards from PDE.

#### ODT timing for power down entry with ODT buffer disable mode



When exit from power down, along with CKE being registered high, ODT input signal must be re-driven and maintained low until tXP is met.

## ODT timing for power down exit with ODT buffer disable mode





# **ODT Timing Definitions**

The reference load for ODT timings is different than the reference load used for timing measurements.

#### **ODT Timing Reference Load**



# **ODT Timing Definitions and Waveforms**

Definitions for tADC, tAONAS and tAOFAS are provided in the Table and measurement reference settings are provided in the subsequent. The tADC for the Dynamic ODT case and Read Disable ODT cases are represented by tADC of Direct ODT Control case.

#### **ODT Timing Definitions**

| Symbol | Begin Point Definition                                                  | End Point Definition                       |
|--------|-------------------------------------------------------------------------|--------------------------------------------|
|        | Rising edge of CK, CK defined by the end point of DODTLoff              | Extrapolated point at V <sub>RTT_NOM</sub> |
| +400   | Rising edge of CK, CK defined by the end point of DODTLon               | Extrapolated point at V <sub>SSQ</sub>     |
| tADC   | Rising edge of CK - CK defined by the end point of ODTLcnw              | Extrapolated point at V <sub>RTT_NOM</sub> |
|        | Rising edge of CK - CK defined by the end point of ODTLcwn4 or ODTLcwn8 | Extrapolated point at V <sub>SSQ</sub>     |
| tAONAS | Rising edge of CK, CK with ODT being first registered high              | Extrapolated point at V <sub>SSQ</sub>     |
| tAOFAS | Rising edge of CK, CK with ODT being first registered low               | Extrapolated point at V <sub>RTT_NOM</sub> |

#### **Reference Settings for ODT Timing Measurements**

| Measured Parameter | RTT_PARK | RTT_NOM            | RTT_WR | Vsw1  | Vsw2  | Note |
|--------------------|----------|--------------------|--------|-------|-------|------|
| tADC               | Disable  | R <sub>ZQ</sub> /7 | -      | 0.20V | 0.40V | 1,2  |
|                    | -        | R <sub>ZQ</sub> /7 | Hi-Z   | 0.20V | 0.40V | 1,3  |
| tAONAS             | Disable  | R <sub>ZQ</sub> /7 | -      | 0.20V | 0.40V | 1.0  |
| tAOFAS             | Disable  | R <sub>ZQ</sub> /7 | -      | 0.20V | 0.40V | 1,2  |

NOTE 1 MR setting is as follows.

- MR1 A10=1, A9=1, A8=1 (RTT\_NOM\_Setting)
- MR5 A8=0, A7=0, A6=0 (RTT\_PARK Setting)
- MR2 A11=0, A10=1, A9=1 (RTT\_WR Setting)
- NOTE 2 ODT state change is controlled by ODT pin.
- NOTE 3 ODT state change is controlled by Write Command.



#### **Definition of tADC at Direct ODT Control**



#### **Definition of tADC at Dynamic ODT Control**





#### **Definition of tAOFAS and tAONAS**





# **Absolute Maximum DC Ratings**

# **Absolute Ratings**

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability.

| Symbol                             | Parameter                                        | Min  | Max | Units | NOTE |
|------------------------------------|--------------------------------------------------|------|-----|-------|------|
| VDD                                | Voltage on VDD pin relative to Vss               | -0.4 | 1.5 | V     | 1,3  |
| VDDQ                               | Voltage on VDDQ pin relative to Vss              | -0.4 | 1.5 | V     | 1,3  |
| VPP                                | Voltage on VPP pin relative to Vss               | -0.4 | 3.0 | V     | 1,4  |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin except VREFCA relative to Vss | -0.4 | 1.5 | V     | 1,3  |
| T <sub>STG</sub>                   | Storage Temperature                              | -55  | 150 | °C    | 1,2  |

- NOTE 1 Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability
- NOTE 2 Storage Temperature is the case surface temperature (Tc) on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51- 2 standard.
- NOTE 3 VDD and VDDQ must be within 300 mV of each other at all times; and VREF must be not greater than 0.6 x VDDQ, When VDD and VDDQ are less than 500 mV, VREF may be equal to or less than 300 mV
- NOTE 4 VPP must be equal or greater than VDD/VDDQ at all times.

#### **Component Operating Temperature Range**

| Symbol | Parameter       | Rating         | Units | Notes |
|--------|-----------------|----------------|-------|-------|
| ,      | Commercial      | Tc = 0 to 85   | °C    | 1,2   |
|        | Commercial      | Tc = 85 to 95  | °C    | 1,3   |
|        | Industrial      | Tc = -40 to 85 | °C    | 1,2   |
|        | iliuustilai     | Tc = 85 to 95  | °C    | 1,3   |
|        | Automotive (A1) | Tc = -40 to 85 | °C    | 1,2   |
| Toper  | Automotive (A1) | Tc = 85 to 95  | °C    | 1,3   |
|        | Automotive (A2) | Tc = -40 to 85 | °C    | 1,2   |
|        |                 | Tc = 85 to 95  | °C    | 1,3   |
|        |                 | Tc = 95 to 105 | °C    | 1,3   |
|        |                 | Tc = -40 to 85 | °C    | 1,2   |
|        | Automotive (A3) | Tc = 85 to 95  | °C    | 1,3   |
|        |                 | Tc = 95 to 125 | °C    | 1,3,4 |

- NOTE 1 Operating Temperature TOPER is the case surface temperature (Tc) on the center / top side of the DRAM.
- NOTE 2 This temperature range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained in this range under all operating conditions.
- NOTE 3 Some applications require operation of the DRAM in an elevated temperature range. For each permitted temperature range, full specifications are supported, but the following additional conditions apply:
  - a ) Refresh commands must be increased in frequency, therefore reducing the Refresh interval (tREFI) to the value specified in other tables.
  - b) If Self-Refresh operation is used in this range, it is mandatory to use either the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 [7] = 0 and MR2 [6] = 1) or enable the Auto Self-Refresh mode (MR2 [7] = 1 and MR2 [6] = 1).
- NOTE 4 Same as note 3, except part (b) applies to operation up to 105C. Self-Refresh is not supported above 105C.



# **AC and DC Operating Conditions**

# **Supply Operating Conditions**

# **Recommended Supply Operating Conditions**

| Symbol Darameter |                           |       | l lmit | NOTE |      |       |
|------------------|---------------------------|-------|--------|------|------|-------|
| Symbol           | Parameter                 | Min.  | Тур.   | Max. | Unit | NOTE  |
| VDD              | Supply Voltage            | 1.14  | 1.2    | 1.26 | V    | 1,2,3 |
| VDDQ             | Supply Voltage for Output | 1.14  | 1.2    | 1.26 | V    | 1,2,3 |
| VPP              |                           | 2.375 | 2.5    | 2.75 | V    | 3     |

NOTE 1 Under all conditions VDDQ must be less than or equal to VDD.

# **Thermal Resistance**

|         |           | Theta-ja            | Theta-ja         | Theta-ja         |          |       |
|---------|-----------|---------------------|------------------|------------------|----------|-------|
| Package | Substrate | (Airflow =<br>0m/s) | (Airflow = 1m/s) | (Airflow = 2m/s) | Theta-jc | Units |
| 78-ball | 4-layer   | 34.2                | 24.7             | 22.4             | 4.2      | C/W   |
| 96-ball | 4-layer   | 31.2                | 25.8             | 24.4             | 4.1      | C/W   |

NOTE 2 VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.

NOTE 3 The DC bandwidth is limited to 20MHz



# AC and DC Single-Ended Input Measurement Levels (RESET)

## **RESET Input Levels (CMOS)**

| Symbol        | Parameter                         | Min       | Max       | Unit | NOTE |
|---------------|-----------------------------------|-----------|-----------|------|------|
| VIH(AC)_RESET | AC Input High Voltage             | 0.8 x VDD | VDD       | V    | 6    |
| VIH(DC)_RESET | DC Input High Voltage             | 0.7 x VDD | VDD       | V    | 2    |
| VIL(DC)_RESET | DC Input Low Voltage              | VSS       | 0.3 x VDD | V    | 1    |
| VIL(AC)_RESET | AC Input Low Voltage              | VSS       | 0.2 x VDD | V    | 7    |
| tR_RESET      | Rising time                       | -         | 1         | μs   | 4    |
| tPW_RESET_S   | RESET pulse width after power-up  | 1         | -         | μs   | 3,5  |
| tPW_RESET_L   | RESET pulse width during power-up | 200       | -         | μs   | 3    |

- NOTE 1 After RESET is registered LOW, RESET level shall be maintained below VIL(DC)\_RESET during tPW\_RESET, otherwise, the DRAM may not be reset.
- NOTE 2 Once RESET is registered HIGH, RESET level must be maintained above VIH(DC)\_RESET, otherwise, operation will be uncertain until it is reset by asserting RESET signal LOW.
- NOTE 3 RESET is destructive to data contents
- NOTE 4 No slope reversal(ringback) requirement during its level transition from Low to High.
- NOTE 5 This definition is applied only "Reset Procedure at Power Stable".
- NOTE 6 Overshoot might occur. It should be limited by the Absolute Maximum DC Ratings.
- NOTE 7 Undershoot might occur. It should be limited by Absolute Maximum DC Ratings.

#### **CT Type-D Input Slew Rate Definition**





# **Command/Address Input Levels**

Command and Address Input Levels: DDR4-1600 through DDR4-2400

| Complete      | Davamatan                                | DDR4-1600/18   | I Imile        | NOTE |      |
|---------------|------------------------------------------|----------------|----------------|------|------|
| Symbol        | Parameter                                | Min            | Max            | Unit | NOTE |
| VIH.CA(DC75)  | DC input logic high                      | VREFCA + 0.075 | VDD            | V    |      |
| VIL.CA(DC75)  | DC input logic low                       | VSS            | VREFCA - 0.075 | V    |      |
| VIH.CA(AC100) | AC input logic high                      | VREF + 0.1     | NOTE 2         | V    | 1    |
| VIL.CA(AC100) | AC input logic low                       | NOTE 2         | VREF - 0.1     | V    | 1    |
| VREFCA(DC)    | Reference Voltage for<br>ADD, CMD inputs | 0.49 x VDD     | 0.51 x VDD     | V    | 2,3  |

| Symbol        | Parameter                                | DDR4           | Unit           | NOTE  |      |  |
|---------------|------------------------------------------|----------------|----------------|-------|------|--|
| Symbol        | Parameter                                | Min            | Max            | Ullit | NOIL |  |
| VIH.CA(DC75)  | DC input logic high                      | VREFCA + 0.065 | VDD            | V     |      |  |
| VIL.CA(DC75)  | DC input logic low                       | VSS            | VREFCA - 0.065 | V     |      |  |
| VIH.CA(AC100) | AC input logic high                      | VREF + 0.09    | NOTE 2         | V     | 1    |  |
| VIL.CA(AC100) | AC input logic low                       | NOTE 2         | VREF - 0.09    | V     | 1    |  |
| VREFCA(DC)    | Reference Voltage for<br>ADD, CMD inputs | 0.49 x VDD     | 0.51 x VDD     | V     | 2,3  |  |

NOTE 1 Refer to "Overshoot and Undershoot Specifications".

NOTE 2 The ac peak noise on VREF may not allow VREF to deviate from VREFCA(DC) by more than  $\pm 1\%$  VDD (for reference: approx.  $\pm 12$  mV).

NOTE 3 For reference : approx. VDD/2 ± 12mV.



# AC and DC Input Measurement Levels: VREF Tolerances

VREFCA is to be supplied to the DRAM and equal to VDD/2. The VREFCA is a reference supply input and therefore does not draw biasing current.

The DC-tolerance limits and AC-noise limits for the reference voltages VREFCA are illustrated in figure below. The figure shows a valid reference voltage VRef(t) as a function of time (VRef stands for VREFCA). VRef (DC) is the linear average of VRef(t) over a very long period of time (e.g., 1 sec). This average has to meet the min/max requirements. Furthermore VRef(t) may temporarily deviate from VRef(DC) by no more than +/- 1% VDD for the AC-noise limit.

### **VREFDQ Voltage Range**



The voltage levels for setup and hold time measurements are dependent on VRef. "VRef" shall be understood as VRef(DC), as defined in above figure. This clarifies that DC-variations of VRef affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. System timing and voltage budgets need to account for VRef(DC) deviations from the optimum position within the data-eye of the input signals. This also clarifies that the DRAM setup/hold specification and derating values need to include time and voltage associated with VRef AC-noise. Timing and voltage effects due to AC-noise on VRef up to the specified limit (+/-1% of VDD) are included in DRAM timings and their associated deratings.



# **Connectivity Test (CT) Mode Input Levels**

# **CMOS** rail to rail Input Levels for TEN

| Symbol                                     | Parameter                                         | Min | Max       | Unit | NOTE |
|--------------------------------------------|---------------------------------------------------|-----|-----------|------|------|
| VIH <sub>(AC)_TEN</sub>                    | VIH <sub>(AC)_TEN</sub> TEN AC Input High Voltage |     | VDD       | V    | 1    |
| VIH <sub>(DC)_TEN</sub>                    | VIH <sub>(DC)_TEN</sub> TEN DC Input High Voltage |     | VDD       | V    |      |
| VIL <sub>(DC)_TEN</sub>                    | VIL <sub>(DC)_TEN</sub> TEN DC Input Low Voltage  |     | 0.3 x VDD | V    |      |
| VIL <sub>(AC)_TEN</sub>                    | VIL <sub>(AC)_TEN</sub> TEN AC Input Low Voltage  |     | 0.2 x VDD | V    | 2    |
| TF_input_TEN TEN Input signal Falling time |                                                   | _   | 10        | ns   |      |
| TR_input_TEN TEN Input signal Rising time  |                                                   | _   | 10        | ns   |      |

NOTE 1 Overshoot should not exceed the Vin Absolute Maximum Ratings.

NOTE 2 Undershoot should not exceed the Vin Absolute Maximum Ratings.

## **TEN Input Slew Rate Definition**





# CT Type-A Input Levels ( $\overline{\text{CS}}$ , Address, ODT, CKE, CK, $\overline{\text{CK}}$ , PAR)

| Symbol                                                | Parameter                       | Min           | Max           | Unit | Notes |
|-------------------------------------------------------|---------------------------------|---------------|---------------|------|-------|
| VIH <sub>(AC)_CTipA</sub>                             | CTipA AC Input High Voltage     | VREFCA + 0.2  | NOTE 1        | V    |       |
| VIH <sub>(DC)_CTipA</sub> CTipA DC Input High Voltage |                                 | VREFCA + 0.15 | VDD           | V    |       |
| VIL <sub>(DC)_CTipA</sub>                             | CTipA DC Input Low Voltage      | VSS           | VREFCA - 0.15 | V    |       |
| VIL <sub>(AC)_CTipA</sub> CTipA AC Input Low Voltage  |                                 | NOTE 1        | VREFCA - 0.2  | V    |       |
| TF_input_CTipA                                        | CTipA Input signal Falling time | _             | 5             | ns   |       |
| TR_input_CTipA                                        | CTipA Input signal Rising time  | _             | 5             | ns   |       |

NOTE 1 Refer to "Overshoot and Undershoot Specifications".

NOTE 2 CT Type-A inputs: CS, BG0-1, BA0-1, A0-A9, A10/AP, A11, A12/BC, A13, WE/A14, CAS/A15, RAS/A16, CKE, ACT, ODT, CK, CK, PAR.

NOTE 3 VREFCA = 0.5 x VDD

## **CT Type-A Input Slew Rate Definition**





# $\textbf{CT Type-B Input Levels (}\overline{\text{DM}/\text{DBI}}, \overline{\text{LDM}/\text{LDBI}}, \overline{\text{UDM}/\overline{\text{UDBI}}})$

| Symbol                    | Parameter                                            | Min          | Max          | Unit | Notes |
|---------------------------|------------------------------------------------------|--------------|--------------|------|-------|
| VIH <sub>(AC)_CTipB</sub> | CTipB AC Input High Voltage                          | VREFDQ + 0.3 | Note 2       | V    | 1     |
| VIH <sub>(DC)_CTipB</sub> | CTipB DC Input High Voltage                          |              | VDDQ         | V    | 1     |
| VIL <sub>(DC)_CTipB</sub> | CTipB DC Input Low Voltage                           | VSSQ         | VREFDQ - 0.2 | V    | 1     |
| VIL <sub>(AC)_CTipB</sub> | VIL <sub>(AC)_CTipB</sub> CTipB AC Input Low Voltage |              | VREFDQ - 0.3 | V    | 1     |
| TF_input_CTipB            |                                                      | -            | 5            | ns   | 1     |
| TR_input_CTipB            |                                                      | -            | 5            | ns   | 1     |

NOTE 1 Refer to "Overshoot and Undershoot Specifications".

NOTE 2 CT Type-B inputs:  $\overline{\text{DM}}/\overline{\text{DBi}}$ ,  $\overline{\text{LDM}}/\overline{\text{LDBi}}$  and  $\overline{\text{UDM}}/\overline{\text{UDBi}}$ .

NOTE 3 VREFDQ should be 0.5 x VDD

## **CT Type-B Input Slew Rate Definition**





# CT Type-C Input Levels (ALERT)

| Symbol                                               | Parameter                   | Min       | Max       | Unit | Notes |
|------------------------------------------------------|-----------------------------|-----------|-----------|------|-------|
| VIH <sub>(AC)_CTipC</sub>                            | CTipC AC Input High Voltage | 0.8 x VDD | VDD       | V    | 1     |
| VIH <sub>(DC)_CTipC</sub>                            | DC)_CTipC                   |           | VDD       | V    |       |
| VIL <sub>(DC)_CTipC</sub> CTipC DC Input Low Voltage |                             | VSS       | 0.3 x VDD | V    |       |
| VIL <sub>(AC)_CTipC</sub>                            |                             |           | 0.2 x VDD | V    | 2     |
| TF_CTipC CTipC Falling time                          |                             | _         | 10        | ns   |       |
| TR_CTipC CTipC Rising time                           |                             | _         | 10        | ns   |       |

NOTE 1 Refer to "Overshoot and Undershoot Specifications".

NOTE 2 CT Type-C inputs: ALERT

# **CT Type-C Input Slew Rate Definition**





# AC and DC Logic Input Levels for Differential Signals

## Differential signal definition



- NOTE 1 Differential signal rising edge from VIL\_DIFF(MAX) to VIH\_DIFF\_AC(MIN) must be monotonic slope.
- NOTE 2 Differential signal falling edge from VIH\_DIFF(MIN) to VIL\_DIFF\_AC(MAX) must be monotonic slope.

# Differential Input Swing Requirements for CK - CK

| Symbol      | Parameter                  | DDR4 -1600/1866/2133 |                      | DDR4 -2400/2666      |                      |      | NOTE |
|-------------|----------------------------|----------------------|----------------------|----------------------|----------------------|------|------|
| ojiii.boi   |                            | Min                  | Max                  | Min                  | Max                  | Unit |      |
| VIHdiff     | differential input high    | +0.150               | NOTE 3               | +0.135               | NOTE 3               | V    | 1    |
| VILdiff     | differential input low     | NOTE 3               | -0.150               | NOTE 3               | -0.135               | V    | 1    |
| VIHdiff(AC) | differential input high ac | 2 x (VIH(AC) - VREF) | NOTE 3               | 2 x (VIH(AC) - VREF) | NOTE 3               | V    | 2    |
| VILdiff(AC) | differential input low ac  | NOTE 3               | 2 x (VIL(AC) - VREF) | NOTE 3               | 2 x (VIL(AC) - VREF) | V    | 2    |

- NOTE 1 Used to define a differential signal slew-rate.
- NOTE 2 For CK  $\overline{\text{CK}}$  use VIH(AC) and VIL(AC) of ADD/CMD and VREFCA.
- NOTE 3 These values are not defined; however, the differential signals (CK, CK) need to be within the respective limits, VIH(DC) max and VIL(DC) min for single-ended signals as well as the limitations for overshoot and undershoot.

#### Minimum Time AC time tDVAC for CK

| Slew Rate<br>[V/ns] | tDVAC [ps] @<br> VIH/Ldiff(AC)  = 200mV |
|---------------------|-----------------------------------------|
| > 4.0               | 120                                     |
| 4.0                 | 115                                     |
| 3.0                 | 110                                     |
| 2.0                 | 105                                     |
| 1.8                 | 100                                     |
| 1.6                 | 95                                      |
| 1.4                 | 90                                      |
| 1.2                 | 85                                      |
| 1.0                 | 80                                      |
| < 1.0               | 80                                      |

NOTE 1 Below VIL(AC)



# Single-ended requirements for CK differential signals

Each individual component of a differential signal (CK,  $\overline{\text{CK}}$ ) has also to comply with certain requirements for single-ended signals. CK and  $\overline{\text{CK}}$  have to reach approximately VSEHmin / VSELmax , approximately equal to the ac-levels V IH(AC) and VIL(AC) for ADD/CMD signals in every half-cycle. The applicable ac-levels for ADD/CMD might be different per speed-bin etc. e.g., if a value other than 100mV is used for ADD/CMD VIH(AC) and VIL(AC) signals, then these ac-levels apply also for the single-ended signals CK and  $\overline{\text{CK}}$ .

While ADD/CMD signal requirements are with respect to VREFCA, the single-ended components of differential signals have a requirement with respect to VDD / 2; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach VSELmax, VSEHmin has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

#### Single-ended requirement for CK



## Single-Ended Requirements for CK, CK

| Symbol | Parameter                          | DDR4-1600/1866/2133 |               | DDR4-2400/2666 |               | Unit  | NOTE |
|--------|------------------------------------|---------------------|---------------|----------------|---------------|-------|------|
| Symbol | r ai ai i i e te i                 | Min                 | Max           | Min Max        |               | Offic | NOTE |
| Vseh   | Single-ended high-level for CK, CK | (VDD/2)+0.100       | NOTE 3        | (VDD/2)+0.095  | NOTE 3        | V     | 1,2  |
| VSEL   | Single-ended low-level for CK, CK  | NOTE 3              | (VDD/2)-0.100 | NOTE 3         | (VDD/2)-0.095 | V     | 1,2  |

- NOTE 1 For CK  $\overline{\text{CK}}$  use VIH(AC) and VIL(AC) of ADD/CMD and VREFCA.
- NOTE 2 ADDR/CMD VIH(AC) and VIL(AC) based on VREFCA.
- NOTE 3 These values are not defined; however, the differential signals (CK, CK) need to be within the respective limits, VIH(DC) max and VIL(DC) min for single-ended signals as well as the limitations for overshoot and undershoot.



# **Slew Rate Definitions for CK Differential Input Signals**

# **CK Differential Input Slew Rate Definition**

| Docarintan                                                                  | Measured          |              | Doffmad by                                                       |
|-----------------------------------------------------------------------------|-------------------|--------------|------------------------------------------------------------------|
| Description                                                                 | from              | to           | Defined by                                                       |
| Differential input slew rate for rising edge(CK - CK)                       | VIL,diff,max      | VIH,diff,min | [ VIH, <sub>diff,min</sub> − VIL, <sub>diff,max</sub> ] /∆TRdiff |
| Differential input slew rate for falling edge(CK - $\overline{\text{CK}}$ ) | $VIH_{,diff,min}$ | VIL,diff,max | [ VIH, <sub>diff,min</sub> – VIL, <sub>diff,max</sub> ] /ΔTFdiff |

NOTE 1 The differential signal CK -  $\overline{\text{CK}}$  must be monotonic between these thresholds.

# Differential Input Slew Rate Definition for CK, CK





# **CK Differential Input Cross Point Voltage**

To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signal CK,  $\overline{CK}$  must meet the requirements shown below. The differential input cross point voltage VIX(CK) is measured from the actual cross point of true and complement signals to the midlevel between VDD and Vss.

#### VIX(CK) Definition



#### **Cross Point Voltage For CK Differential Input Signals**

| Symbol Parameter |                     | Input Level Condition                                                  | DDR4-1600/1866/2133/2400            |                               |  |
|------------------|---------------------|------------------------------------------------------------------------|-------------------------------------|-------------------------------|--|
|                  |                     | input Level Condition                                                  | Min.                                | Max.                          |  |
|                  | Differential input  | If $V_{SEH} > V_{DD}/2 + 145 \text{mV}$                                |                                     | 120mV                         |  |
|                  | cross point         | If $V_{DD}/2 + 100 \text{mV} \le V_{SEH} \le V_{DD}/2 + 145 \text{mV}$ |                                     | $(V_{SEH} - V_{DD}/2) - 25mV$ |  |
| $V_{IX(CK)}$     | voltage relative to | If $V_{DD}/2 - 145 \text{mV} \le V_{SEL} \le V_{DD}/2 - 100 \text{mV}$ | -(V <sub>DD</sub> /2 - VSEL) + 25mV |                               |  |
| V                | VDD/2 for CK t.     | If <b>V<sub>SEL</sub> &lt;</b> V <sub>DD</sub> /2 - 145mV              | -120mV                              |                               |  |

| Symbol              | Parameter           | Input Level Condition                                                 | DDR4-2666                           |                                                |  |
|---------------------|---------------------|-----------------------------------------------------------------------|-------------------------------------|------------------------------------------------|--|
| Symbol Parameter    |                     | •                                                                     | Min.                                | Max.                                           |  |
|                     | Differential input  | If $V_{SEH} > V_{DD}/2 + 135 \text{mV}$                               |                                     | 110mV                                          |  |
| .,                  | cross point         | If $V_{DD}/2 + 90 \text{mV} \le V_{SEH} \le V_{DD}/2 + 135 \text{mV}$ |                                     | (V <sub>SEH</sub> - V <sub>DD</sub> /2) - 30mV |  |
| V <sub>IX(CK)</sub> | voltage relative to | If $V_{DD}/2 - 135 \text{mV} \le V_{SEL} \le V_{DD}/2 - 90 \text{mV}$ | -(V <sub>DD</sub> /2 - VSEL) + 30mV |                                                |  |
| VDD/2 for<br>CK_c   | VDD/2 for CK_t,     | If $V_{SEL} < V_{DD}/2 - 135 \text{mV}$                               | -110mV                              |                                                |  |

NOTE 1 Extended range for VIX(CK) is only allowed if single-ended clock input signals CK and  $\overline{\text{CK}}$  are monotonic with a single-ended swing VSEL/VSEH of at least VDD/2 ±250mV, and when the differential slew rate of CK -  $\overline{\text{CK}}$  is larger than 4V/ns.

NOTE 2 The relation between Vix(CK) Min/Max and VSEL/VSEH should satisfy following:

(VDD/2) + VIX(CK) Min) - VSEL ≥ 25mV

VSEH -  $((VDD/2) + IX(CK) Max) \ge 25mV$ 



# Slew Rate Definitions for DQS Differential Input Signals

| Description                                                                   | Measured                |                         | Defined by                                                    |
|-------------------------------------------------------------------------------|-------------------------|-------------------------|---------------------------------------------------------------|
| Description                                                                   | from                    | to                      | Defined by                                                    |
| Differential input slew rate for rising edge(DQS - DQS)                       | VIL <sub>Diff_DQS</sub> | VIH <sub>Diff_DQS</sub> | VIL <sub>Diff_DQS</sub> - VIH <sub>Diff_DQS</sub>   / ΔTRdiff |
| Differential input slew rate for falling edge(DQS - $\overline{\text{DQS}}$ ) | $VIH_{Diff\_DQS}$       | VIL <sub>Diff_DQS</sub> | VIL <sub>Diff_DQS</sub> - VIH <sub>Diff_DQS</sub>   / ΔTFdiff |

NOTE 1 The differential signal DQS -  $\overline{\text{DQS}}$  must be monotonic between these thresholds.

# Differential Input Slew Rate and Input Level Definition for DQS - DQS



Differential Input Slew Rate and Input Levels for DQS - DQS

| Symbol      | Parameter                     | DDR4-1600/1866/2133 |              | DDR4-2400 |      | DDR4-2666 |      | Unit |
|-------------|-------------------------------|---------------------|--------------|-----------|------|-----------|------|------|
|             |                               | Min                 | Max          | Min       | Max  | Min       | Max  | Unit |
| VIHDiff_DQS | Differntial Input High        | 136                 | -            | 130       | _    | 130       |      | mV   |
| VILDiff_DQS | Differntial Input Low         | _                   | <b>-</b> 136 | -         | -130 |           | -130 | mV   |
| VIHDiffPeak | VIH.DIFF.Peak Voltage         | 186                 | VDDQ         | 160       | VDDQ | 150       | VDDQ | mV   |
| VILDiffPeak | VIL.DIFF.Peak Voltage         | VSSQ                | <b>–</b> 186 | VSSQ      | -160 | VSSQ      | -150 | mV   |
| SRIdiff     | Differential Intput Slew Rate | 3                   | 18           | 3         | 18   | 2.5       | 18   | V/ns |



#### **DQS Differential Input Cross Point Voltage**

To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signal DQS,  $\overline{DQS}$  must meet the requirements shown below. The differential input cross point voltage  $V_{IX(DQS)}$  is measured from the actual cross point of true and complement signals to the midlevel between VDD and Vss.

#### VIX(DQS) Definition



#### **Cross Point Voltage For Differential Input Signals DQS**

| Symbol           | Parameter                                        | Min | Max             | Unit | Note    |
|------------------|--------------------------------------------------|-----|-----------------|------|---------|
| Vix_DQS_ratio    | DQS Differential input crosspoint voltage ratio  | -   | 25              | %    | 1, 2    |
| VDQSmid_to_Vcent | VDQSmid offset relative to<br>Vcent_DQ(midpoint) | -   | min(VIHdiff,50) | mV   | 3, 4, 5 |

NOTE 1 Vix\_DQS\_Ratio is DQS VIX crossing (Vix\_DQS\_FR or Vix\_DQS\_RF) divided by VDQS\_trans. VDQS\_trans is the difference between the lowest horizontal tangent above VDQSmid of the transitioning DQS signals and the highest horizontal tangent below VDQSmid of the transitioning DQS signals.

NOTE 2 VDQSmid will be similar to the VREFDQ internal setting value obtained during Vref Training if the DQS and DQs drivers and paths are matched.

NOTE 3 The maximum limit shall not exceed the smaller of VIHdiff minimum limit or 50mV.

NOTE 4 VIX measurements are only applicable for transitioning DQS and  $\overline{DQS}$  signals when toggling data, preamble and high-z states are not applicable conditions.

NOTE 5 The parameter VDQSmid is defined for simulation and ATE testing purposes, it is not expected to be tested in a system.



## **Overshoot and Undershoot Specifications**

#### Address, Command, and Control Overshoot and Undershoot Specifications

|                                                       |                   | Specification |                  |             |            |            |       |
|-------------------------------------------------------|-------------------|---------------|------------------|-------------|------------|------------|-------|
| Parameter                                             | Symbol            | DDR4-1600     | DDR4-1866        | DDR4-2133   | DDR4-2400  | DDR4-2666  | Units |
| Address and control pins ( A0-A13,BG[1:0]             | ,BA[1:0],ĀC       | T,RAS/A16,CAS | \$ /A15,WE/A14,0 | CS,CKE,ODT) |            |            |       |
| Maximum peak amplitude<br>above VAOS                  | VAOSP             | 0.06          | 0.06             | 0.06        | 0.06       | 0.06       | V     |
| Upper boundary of overshoot area AAOS1                | VAOS <sup>1</sup> | VDD + 0.24    | VDD + 0.24       | VDD + 0.24  | VDD + 0.24 | VDD + 0.24 | V     |
| Maximum peak amplitude<br>allowed for undershoot      | Vaus              | 0.3           | 0.3              | 0.3         | 0.3        | 0.3        | V     |
| Maximum overshoot area per 1 tCK above VAOS           | AAOS2             | 0.0083        | 0.0071           | 0.0062      | 0.0055     | 0.0055     | V/ns  |
| Maximum overshoot area per 1 tCK between VDD and VAOS | AAOS1             | 0.2550        | 0.2185           | 0.1914      | 0.1699     | 0.1699     | V/ns  |
| Maximum undershoot area per 1 tCK below Vss           | Aaus              | 0.2644        | 0.2265           | 0.1984      | 0.1762     | 0.1762     | V/ns  |

NOTE 1 The value of VAOS matches VDD absolute max as defined in Table Absolute Maximum DC Ratings if VDD = VDD max as defined in Table Recommended DC Operating Conditions. If VDD is above the recommended operating conditions, VAOS remains at VDD absolute max as defined in Table Absolute Maximum DC Ratings.

#### ADDR, CMD, CNTL Overshoot and Undershoot Definition





# **Clock Overshoot and Undershoot Specifications**

|                                                      |                   |            | Specification |            |                |      |  |  |
|------------------------------------------------------|-------------------|------------|---------------|------------|----------------|------|--|--|
| Parameter                                            | Symbol            | DDR4-1600  | DDR4-1866     | DDR4-2133  | DDR4-2400/2666 | Unit |  |  |
| Clock (CK, CK)                                       |                   |            |               |            |                |      |  |  |
| Maximum peak amplitude above Vcos                    | Vcosp             | 0.06       | 0.06          | 0.06       | 0.06           | V    |  |  |
| Upper boundary of overshoot area ADOS1               | Vcos <sup>1</sup> | VDD + 0.24 | VDD + 0.24    | VDD + 0.24 | VDD + 0.24     | V    |  |  |
| Maximum peak amplitude allowed for undershoot        | Vcus              | 0.30       | 0.30          | 0.30       | 0.30           | V    |  |  |
| Maximum overshoot area per 1 UI above Vcos           | Acos2             | 0.0038     | 0.0032        | 0.0028     | 0.0025         | V/ns |  |  |
| Maximum overshoot area per 1 UI between VDD and VDOS | Acos1             | 0.1125     | 0.0964        | 0.0844     | 0.0750         | V/ns |  |  |
| Maximum undershoot area per 1 UI below Vss           | Acus              | 0.1144     | 0.0980        | 0.0858     | 0.0762         | V/ns |  |  |

NOTE 1 The value of VCOS matches VDD absolute max as defined in Table Absolute Maximum DC Ratings if VDD = VDD max as defined in Table Recommended DC Operating Conditions. If VDD is above the recommended operating conditions, VCOS remains at VDD absolute max as defined in Table Absolute Maximum DC Ratings.

#### **CK Overshoot and Undershoot Definition**





#### Data, Strobe, and Mask Overshoot and Undershoot Specifications

| Parameter                                                                                                 | Symbol                        | DDR4-1600   | DDR4-1866   | DDR4-2133   | DDR4-2400   | DDR4-2666   | Unit |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------|-------------------------------|-------------|-------------|-------------|-------------|-------------|------|--|--|--|--|
| Data, Strobe and Mask (DQ, DQS, <del>DQS</del> , <del>DM</del> , <del>DBI</del> , TDQS, <del>TDQS</del> ) |                               |             |             |             |             |             |      |  |  |  |  |
| Maximum peak amplitude above<br>Voos                                                                      | Vdosp                         | 0.16        | 0.16        | 0.16        | 0.16        | 0.16        | V    |  |  |  |  |
| Upper boundary of overshoot area Ados1                                                                    | VDOS <sup>1</sup>             | VDDQ + 0.24 | V    |  |  |  |  |
| Lower boundary of undershoot area Adus1                                                                   | V <sub>DUS</sub> <sup>2</sup> | 0.30        | 0.30        | 0.30        | 0.30        | 0.30        | V    |  |  |  |  |
| Maximum peak amplitude below<br>Vous                                                                      | Vdusp                         | 0.10        | 0.10        | 0.10        | 0.10        | 0.10        | V    |  |  |  |  |
| Maximum overshoot area<br>per 1 UI above Voos                                                             | Ados2                         | 0.0150      | 0.0129      | 0.0113      | 0.0100      | 0.0100      | V/ns |  |  |  |  |
| Maximum overshoot area per<br>1 UI between VDDQ and VDOS                                                  | Ados1                         | 0.1050      | 0.0900      | 0.0788      | 0.0700      | 0.0700      | V/ns |  |  |  |  |
| Maximum undershoot area per<br>1 UI between Vsso and Vous                                                 | Adus1                         | 0.1050      | 0.0900      | 0.0788      | 0.0700      | 0.0700      | V/ns |  |  |  |  |
| Maximum undershoot area<br>per 1 UI below Vous                                                            | Adus2                         | 0.0150      | 0.0129      | 0.0113      | 0.0100      | 0.0100      | V/ns |  |  |  |  |

NOTE 1 The value of VDOS matches (VIN, VOUT) max as defined in Table Absolute Maximum DC Ratings if VDDQ = VDDQ max as defined in Table Recommended DC Operating Conditions. If VDDQ is above the recommended operating conditions, VDOS remains at (VIN, VOUT) max as defined in Table Absolute Maximum DC Ratings.

NOTE 2 The value of VDUS matches (VIN, VOUT) min as defined in Table Absolute Maximum DC Ratings.

#### Data, Strobe, and Mask Overshoot and Undershoot Definition





## **AC and DC Output Measurement Levels**

## **Output Driver DC Electrical Characteristics**

The DDR4 driver supports two Ron values. These Ron values are referred as strong mode (low Ron -  $34\Omega$ ) and weak mode (high Ron -  $48\Omega$ ). A functional representation of the output buffer is shown in the figure below.



The output driver impedance, *RoN*, is determined by the value of the external reference resistor RzQ as follows: RoN(34) = RzQ/7, or RoN(48) = RzQ/5. This provides either a nominal  $34.3\Omega \pm 10\%$  or  $48\Omega \pm 10\%$  with nominal RzQ = 240  $\Omega$ 

$$RON_{Pu} = \frac{VDDQ - Vout}{| lout |}$$
 under the condition that  $RON_{Pd}$  is off

$$RON_{Pd} = \frac{Vout}{|Iout|}$$
 under the condition that  $RON_{Pu}$  is off



## **ALERT Output Drive Characteristic**

Output driver impedance RON is defined as follows:

$$RON_{Pd} = \frac{Vout}{I \text{ lout I } under the condition that } RON_{Pu} \text{ is off}$$

#### **Alert Driver**





#### **Output Driver Characteristic of Connectivity Test (CT) Mode**

Following Output driver impedance RON will be applied Test Output Pin during Connectivity Test (CT) Mode. The individual pull-up and pull-down resistors (RONPu\_CT and RONPd\_CT) are defined as follows:

$$RON_{Pu\_CT} = \frac{V_{DDQ} - V_{OUT}}{I \text{ lout I}} \qquad RON_{Pd\_C} = \frac{V_{OUT}}{I \text{ lout I}}$$





#### Single-Ended AC & DC Output Levels

| Symbol              | Parameter                        |                           | DDR4-1600/1866/2133/2400/2666 | Units | NOTE |
|---------------------|----------------------------------|---------------------------|-------------------------------|-------|------|
| VOH(DC)             | DC output high measurement level | - n/                      | 1.1 x VDDQ                    | V     |      |
| VOM <sub>(DC)</sub> | DC output mid measurement level  | For IV curve<br>linearity | 0.8 x VDDQ                    | V     |      |
| VOL <sub>(DC)</sub> | DC output low measurement level  | inicarity                 | 0.5 x VDDQ                    | V     |      |
| VOH(AC)             | AC output high measurement level | For output                | (0.7 + 0.15) x VDDQ           | V     | 1    |
| VOL(AC)             | AC output low measurement level  | SR                        | (0.7 - 0.15) x VDDQ           | V     | 1    |

NOTE 1 The swing of  $\pm$  0.15 × VDDQ is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of 50 $\Omega$  to VTT = VDDQ.

Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between Vol(AC) and VoH(AC) for single ended signals.

#### **Single-Ended Output Slew Rate Definition**

| Description                                    | Mea     | sured   | Doffnod by                                          |
|------------------------------------------------|---------|---------|-----------------------------------------------------|
| Description                                    | from    | to      | Defined by                                          |
| Single ended output slew rate for rising edge  | VOL(AC) | VOH(AC) | [VOH <sub>(AC)</sub> -VOL <sub>(AC)</sub> ] / ΔTRse |
| Single ended output slew rate for falling edge | VOH(AC) | VOL(AC) | [VOH <sub>(AC)</sub> -VOL <sub>(AC)</sub> ] / ΔTFse |

NOTE 1 Output Slew Rate is verified by design and characterization, and may not be subject to production test.



#### Single-Ended Output Slew Rate

| Symbol  | Symbol Parameter              |     | )/1866/2133 | DDR4-240 | Unit |      |
|---------|-------------------------------|-----|-------------|----------|------|------|
| Зуптроі | Parameter                     | Min | Max         | Min      | Max  | Unit |
| SRQse   | Single ended output slew rate | 4   | 9           | 4        | 9    | V/ns |

For RON = RZQ/7

NOTE 1 SR = slew rate; Q = query output; se = single-ended signals

NOTE 2  $\,$  In two cases a maximum slew rate of 12V/ns applies for a single DQ signal within a byte lane.

- Case 1 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from high-to-low or low-to-high) while all remaining DQ signals in the same byte lane are static (they stay at either high or low).
- Case 2 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from high to low or low to high)
   while all remaining DQ signals in the same byte lane are switching into the opposite direction (from low to high or high to low
   respectively). For the remaining DQ signal switching into the opposite direction, the regular maximum limit of 9 V/ns applies.



## **Differential Outputs**

| Symbol                  | Parameter                                                     | DDR4-1600/1866/2133/2400/2666 | Units |
|-------------------------|---------------------------------------------------------------|-------------------------------|-------|
| VOH <sub>diff(AC)</sub> | AC differential output high measurement level (for output SR) | +0.3 x VDDQ                   | V     |
| VOL <sub>diff(AC)</sub> | AC differential output low measurement level (for output SR)  | -0.3 x VDDQ                   | V     |

NOTE 1 The swing of  $\pm$  0.3 × VDDQ is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of 50 $\Omega$  to VTT = VDDQ at each differential output.

## **Differential Output Slew Rate Definition**

| Docarintian                                    | Meas                    | sured                   | Doffnod by                            |
|------------------------------------------------|-------------------------|-------------------------|---------------------------------------|
| Description                                    | from                    | to                      | Defined by                            |
| Differential output slew rate for rising edge  | VOL <sub>diff(AC)</sub> | VOH <sub>diff(AC)</sub> | [VOH,diff(AC)-VOL,diff(AC)] / ΔTRdiff |
| Differential output slew rate for falling edge | VOH <sub>diff(AC)</sub> | VOL <sub>diff(AC)</sub> | [VOH,diff(AC)-VOL,diff(AC)] / ΔTFdiff |

NOTE 1 Output Slew Rate is verified by design and characterization, and may not be subject to production test.



#### **Differential Output Slew Rate**

For RON = RZQ/7

| Symbol | Daramotor | DDR4-160                      | 0/1866/2133 | DDR4-24 | Unit |       |      |
|--------|-----------|-------------------------------|-------------|---------|------|-------|------|
|        | Parameter | Min                           | Max         | Min     | Max  | Ullit |      |
| SRQdi  | iff       | Differential output slew rate | 8           | 18      | 8    | 18    | V/ns |

NOTE 1 SR = slew rate; Q = query output; se = single-ended signals

NOTE 2 Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between VOL,diff(AC) and VOH,diff(AC) for differential signals.



# **Connectivity Test Mode Output Levels**

| Symbol              | Parameter                         |              | DDR4-1600/1866/2133/2400/2666 | Units | NOTE |
|---------------------|-----------------------------------|--------------|-------------------------------|-------|------|
| VOH <sub>(DC)</sub> | DC output high measurement level  |              | 1.1 x VDDQ                    | V     |      |
| VOM <sub>(DC)</sub> | DC output mid measurement level   | For IV curve | 0.8 x VDDQ                    | V     |      |
| VOL <sub>(DC)</sub> | DC output low measurement level   | linearity    | 0.5 x VDDQ                    | V     |      |
| VOB <sub>(DC)</sub> | DC output below measurement level |              | 0.2 x VDDQ                    | V     |      |
| VOH <sub>(AC)</sub> | AC output high measurement level  | For output   | VTT + (0.1 x VDDQ)            | V     | 1    |
| VOL(AC)             | AC output below measurement level | SR           | VTT - (0.1 x VDDQ)            | V     | 1    |

NOTE 1 Driver impedance of RZQ/7 and an effective test load of  $50\Omega$  to VTT = VDDQ.

## **Test Load for Connectivity Test Mode Timing**



| Symbol       | Parameter                  | DDR4-1600/1866 | /2133/2400/2666 | Unit  |
|--------------|----------------------------|----------------|-----------------|-------|
|              | Faranteter                 | Min            | Max             | Ullit |
| TF_output_CT | Output signal Falling time | -              | 10              | ns/V  |
| TR_output_CT | Output signal Rising time  | -              | 10              | ns/V  |



## **DDR4-2400 Speed Bins and Operating Conditions**

|                  | Speed Bin<br>CL-nRCD-nRP |                 |               | DDR4-2             |                   | Unit  | Notes        |
|------------------|--------------------------|-----------------|---------------|--------------------|-------------------|-------|--------------|
|                  | Parameter                |                 |               | Min                | Max               | Oilit | Motes        |
| Internal read c  | ommand to first dat      | a               | Symbol<br>tAA | 13.32              | 19.00             | ns    | 12           |
| Internal read co | ommand to first dat      | a with read DBI | tAA_DBI       | tAA(min) +<br>3nCK | tAA(max)<br>+3nCK | ns    | 12           |
| ACT to internal  | read or write delay      | time            | tRCD          | 13.32              | -                 | ns    | 12           |
| PRE command      | period                   |                 | tRP           | 13.32              | -                 | ns    | 12           |
| ACT to PRE con   | nmand period             |                 | tRAS          | 32                 | 9 x tREFI         | ns    | 12           |
| ACT to ACT or I  | REF command perio        | d               | tRC           | 45.32              | -                 | ns    | 12           |
|                  | Normal                   | Read DBI        |               |                    |                   |       |              |
| CWL = 9          | CL = 9                   | CL = 11         | tCK(AVG)      | 1.5                | 1.9               | ns    | 1,2,3,5,8,11 |
|                  | CL = 10                  | CL = 12         | tCK(AVG)      | 1.5                | 1.9               | ns    | 1,2,3,5,8,11 |
|                  | CL = 10                  | CL = 12         | tCK(AVG)      | Rese               | rved              | ns    | 4            |
| CWL =<br>9,11    | CL = 11                  | CL = 13         | tCK(AVG)      | 1.25               | <1.5              | ns    | 1,2,3,5,8    |
| -,               | CL = 12                  | CL = 14         | tCK(AVG)      | 1.25               | <1.5              | ns    | 1,2,3,5,8    |
|                  | CL = 12                  | CL = 14         | tCK(AVG)      | Reserved           |                   | ns    | 4            |
| CWL =<br>10,12   | CL = 13                  | CL = 15         | tCK(AVG)      | 1.071              | <1.25             | ns    | 1,2,3,5,8    |
| 10)11            | CL = 14                  | CL = 16         | tCK(AVG)      | 1.071              | <1.25             | ns    | 1,2,3,5,8    |
|                  | CL = 14                  | CL = 17         | tCK(AVG)      | Rese               | rved              | ns    | 4            |
| CWL =<br>11,14   | CL = 15                  | CL = 18         | tCK(AVG)      | 0.937              | <1.071            | ns    | 1,2,3,5,8    |
|                  | CL = 16                  | CL = 19         | tCK(AVG)      | 0.937              | <1.071            | ns    | 1,2,3,5,8    |
|                  | CL = 15                  | CL = 18         | tCK(AVG)      | Rese               | rved              | ns    | 4            |
| CWL =<br>12,16   | CL = 16                  | CL = 19         | tCK(AVG)      | 0.833              | <0.937            | ns    | 1,2,3        |
| ,                | CL = 17                  | CL = 20         | tCK(AVG)      | 0.833              | <0.937            | ns    | 1,2,3        |
|                  | CL = 18                  | CL = 21         | tCK(AVG)      | 0.833              | <0.937            | ns    | 1,2,3        |
| Supported CL S   | Supported CL Settings    |                 |               | 9-18               | 3                 | nCK   |              |
| Supported CL S   | ettings with read D      | ВІ              |               | 11-16,             | 18-21             | nCK   |              |
| Supported CW     | L Settings               |                 |               | 9-12,1             | 14,16             | nCK   |              |



## **DDR4-2666 Speed Bins and Operating Conditions**

|                             | Speed                               | Bin             |          | DDR4-              | 2666U             |       |              |
|-----------------------------|-------------------------------------|-----------------|----------|--------------------|-------------------|-------|--------------|
|                             | CL-nRCD                             | )-nRP           |          | 18-18              | 3-18              | Unit  | Notes        |
|                             | Parameter                           |                 | Symbol   | Min                | Max               |       |              |
| Internal read co            | ommand to first dat                 | а               | tAA      | 13.50              | 19.00             | ns    | 12           |
| Internal read co<br>enabled | ommand to first dat                 | a with read DBI | tAA_DBI  | tAA(min) +<br>3nCK | tAA(max)<br>+3nCK | ns    | 12           |
| ACT to internal             | read or write delay                 | time            | tRCD     | 13.50              | -                 | ns    | 12           |
| PRE command                 | period                              |                 | tRP      | 13.50              | _                 | ns    | 12           |
| ACT to PRE con              | nmand period                        |                 | tRAS     | 32                 | 9 x tREFI         | ns    | 12           |
| ACT to ACT or I             | REF command perio                   | d               | tRC      | 45.50              | -                 | ns    | 12           |
|                             | Normal                              | Read DBI        |          |                    |                   |       |              |
| CWL = 9                     | CL = 9                              | CL = 11         | tCK(AVG) | 1.5                | 1.9               | ns    | 1,2,3,5,9,11 |
|                             | CL = 10                             | CL = 12         | tCK(AVG) | 1.5                | 1.9               | ns    | 1,2,3,5,9,11 |
|                             | CL = 10                             | CL = 12         | tCK(AVG) | Rese               | ved               | ns    | 4            |
| CWL =<br>9,11               | CL = 11                             | CL = 13         | tCK(AVG) | 1.25               | <1.5              | ns    | 1,2,3,5,9    |
| 3,11                        | CL = 12                             | CL = 14         | tCK(AVG) | 1.25               | <1.5              | ns    | 1,2,3,5,9    |
|                             | CL = 12                             | CL = 14         | tCK(AVG) | Rese               | ved               | ns    | 4            |
| CWL =<br>10,12              | CL = 13                             | CL = 15         | tCK(AVG) | 1.071              | <1.25             | ns    | 1,2,3,5,9    |
| 10,11                       | CL = 14                             | CL = 16         | tCK(AVG) | 1.071              | <1.25             | ns    | 1,2,3,5,9    |
|                             | CL = 14                             | CL = 17         | tCK(AVG) | Rese               | ved               | ns    | 4            |
| CWL =<br>11,14              | CL = 15                             | CL = 18         | tCK(AVG) | 0.937              | <1.071            | ns    | 1,2,3,5,9    |
|                             | CL = 16                             | CL = 19         | tCK(AVG) | 0.937              | <1.071            | ns    | 1,2,3,5,9    |
|                             | CL = 16                             | CL = 19         | tCK(AVG) | Rese               | ved               | ns    | 4            |
| CWL =<br>12,16              | CL = 17                             | CL = 20         | tCK(AVG) | 0.833              | <0.937            | ns    | 1,2,3,5,9    |
| 12,10                       | CL = 18                             | CL = 21         | tCK(AVG) | 0.833              | <0.937            | ns    | 1,2,3,5,9    |
| CWL =                       | CL = 18                             | CL = 21         | tCK(AVG) | 0.750              | <0.833            | ns    | 1,2,3        |
| 14,18                       | CL = 19                             | CL = 22         | tCK(AVG) | 0.750              | <0.833            | ns    | 1,2,3        |
| CL = 20 CL = 23             |                                     | tCK(AVG)        | 0.750    | <0.833             | ns                | 1,2,3 |              |
| Supported CL S              | Settings                            |                 |          | 9-2                | 20                | nCK   |              |
| Supported CL S              | Supported CL Settings with read DBI |                 |          | 11-16,             | 18-23             | nCK   |              |
| Supported CW                | L Settings                          |                 |          | 9-12,1             | 4,16,18           | nCK   |              |

## **Speed Bin Table Notes**

**Absolute Specification** 

- VDDQ = VDD = 1.20V +/- 0.06 V
- VPP = 2.5V +0.25/-0.125 V
- The values defined with above-mentioned table are DLL ON case.
- DDR4-1600, 1866, 2133 and 2400 Speed Bin Tables are valid only when Geardown Mode is disabled.

## IS43/46QR85120B IS43/46QR16256B



NOTE 1 The CL setting and CWL setting result in tCK(avg).MIN and tCK(avg).MAX requirements. When making a selection of tCK(avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.

NOTE 2 tCK(avg).MIN limits: Since CAS Latency is not purely analog - data and strobe output are synchronized by the DLL - all possible intermediate frequencies may not be guaranteed. CL in clock cycle is calculated from tAA following the appropriate rounding algorithm.

NOTE 3 tCK(avg). MAX limits: Calculate tCK(avg) = tAA.MAX / CL SELECTED and round the resulting tCK(avg) down to the next valid speed bin (i.e., 1.5ns or 1.25ns or 1.071 ns or 0.937 ns or 0.833 ns). This result is tCK(avg). MAX corresponding to CL SELECTED.

NOTE 4 'Reserved' settings are not allowed. User must program a different value.

NOTE 5 The parameters tAA (or tAA DBI), tRCD, tRP, tRAS, and tRC must be satisfied for the tCK, CL, and CWL settings shown for this row.

NOTE 6 Any DDR4-1866 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 7 Any DDR4-2133 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 8 Any DDR4-2400 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 9 Any DDR4-2666 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 10 Any DDR4-3200 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

NOTE 11 DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate.

NOTE 12 Parameters apply from tCK(avg)min to tCK(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.

NOTE 13 Each speed bin lists the timing requirements that need to be supported in order for a given DRAM to be JEDEC compliant. JEDEC compliance does not require support for all speed bins within a given speed. JEDEC compliance requires meeting the parameters for a least one of the listed speed bins.



# Input / Output Capacitance Silicon pad I/O Capacitance

| Symbol      | Parameter                                  | DDR4-1600/1866/2133 |      | DDR4-2400/2666 |      | Unit | Notes    |
|-------------|--------------------------------------------|---------------------|------|----------------|------|------|----------|
|             |                                            | Min                 | Max  | Min            | Max  |      |          |
| CIO         | Input/output capacitance                   | 0.55                | 1.4  | 0.55           | 1.15 | pF   | 1,2,3    |
| CDIO        | Input/output capacitance delta             | -0.1                | 0.1  | -0.1           | 0.1  | pF   | 1,2,3,11 |
| CDDQS       | Input/output capacitance delta DQS and DQS | 0                   | 0.05 | 0              | 0.05 | рF   | 1,2,3,5  |
| ССК         | Input capacitance, CK and CK               | 0.2                 | 0.8  | 0.2            | 0.7  | pF   | 1,3      |
| CDCK        | Input capacitance delta CK and CK          | 0                   | 0.05 | 0              | 0.05 | pF   | 1,3,4    |
| СІ          | Input capacitance(CTRL, ADD, CMD pins)     | 0.2                 | 0.8  | 0.2            | 0.7  | pF   | 1,3,6    |
| CDI_CTRL    | Input capacitance delta(All CTRL pins)     | -0.1                | 0.1  | -0.1           | 0.1  | рF   | 1,3,7,8  |
| CDI_ADD_CMD | Input capacitance delta(All ADD/ CMD pins) | -0.1                | 0.1  | -0.1           | 0.1  | рF   | 1,2,9,10 |
| CALERT      | Input/output capacitance of ALERT          | 0.5                 | 1.5  | 0.5            | 1.5  | pF   | 1,3      |
| CZQ         | Input/output capacitance of ZQ             | 0                   | 2.3  | 0              | 2.3  | pF   | 1,3,12   |
| CTEN        | Input capacitance of TEN                   | 0.2                 | 2.3  | 0.2            | 2.3  | pF   | 1,3,13   |

- NOTE 1 This parameter is not subject to production test. It is verified by design and characterization. The silicon only capacitance is validated by de-embedding the package L & C parasitic. The capacitance is measured with VDD, VDDQ, VSS, VSSQ applied with all other signal pins floating. Measurement procedure is JEP147 specification "Procedure for Measuring Input Capacitance Using a Vector Network Analyzer".
- NOTE 2 DQ, DM, DQS, DQS, TDQS, TDQS Although the DM, TDQS and TDQS pins have different functions, the loading matches DQ and DQS.
- NOTE 3 This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here.
- NOTE 4 Absolute value CK  $\overline{\text{CK}}$ .
- NOTE 5 Absolute value of CIO(DQS)-CIO(\overline{DQS}).
- NOTE 6 CI applies to ODT,  $\overline{\text{CS}}$ , CKE, A0-A17, BA0-BA1, BG0-BG1,  $\overline{\text{RAS}}$ /A16,  $\overline{\text{CAS}}$ /A15,  $\overline{\text{WE}}$ /A14,  $\overline{\text{ACT}}$  and PAR.
- NOTE 7 CDI CTRL applies to ODT,  $\overline{\text{CS}}$  and CKE.
- NOTE 8 CDI\_CTRL = CI(CTRL)-0.5\*(CI(CK)+CI( $\overline{CK}$ ))
- NOTE 9  $CDI\_ADD\_CMD = CI(ADD\_CMD) 0.5*(CI(CK) + CI(\overline{CK}))$ .
- NOTE 10 CDI\_ADD\_ CMD applies to, A0-A17, BA0-BA1, BG0-BG1, RAS/A16, CAS/A15, WE/A14, ACT and PAR.
- NOTE 11 CDIO =  $CIO(DQ, \overline{DM})-0.5*(CIO(DQS)+CIO(\overline{DQS}))$ .
- NOTE 12 Maximum external load capacitance on ZQ pin: 5 pF.
- NOTE 13 TEN pin is internally pulled low through a weak pull-down resistor to VSS.



#### DRAM package electrical specifications (X16)

| Comple el              | Donomoton                     | DDR4-1600,186 | 6,2133,2400,2666 | I In:t |          |  |
|------------------------|-------------------------------|---------------|------------------|--------|----------|--|
| Symbol                 | Parameter -                   | min           | max              | - Unit | NOTE     |  |
| Z <sub>IO</sub>        | Input/output Zpkg             | 45            | 85               | Ω      | 1,2,4,9  |  |
| T <sub>dlO</sub>       | Input/output Pkg Delay        | 14            | 45               | ps     | 1,3,4,9  |  |
| L <sub>io</sub>        | Input/Output Lpkg             | -             | 3.4              | nΗ     | 9,10     |  |
| C <sub>io</sub>        | Input/Output Cpkg             | -             | 0.82             | pF     | 9,11     |  |
| Z <sub>IO DQS</sub>    | DQS_t, DQS_c Zpkg             | 45            | 85               | Ω      | 1,2,9    |  |
| Td <sub>IO DQS</sub>   | DQS_t, DQS_c Pkg Delay        | 14            | 45               | ps     | 1,3,9    |  |
| L <sub>io DQS</sub>    | DQS Lpkg                      | -             | 3.4              | nΗ     | 9,10     |  |
| C <sub>io DQS</sub>    | DQS Cpkg                      | -             | 0.82             | pF     | 9,11     |  |
| D7                     | Delta Zpkg DQSU_t, DQSU_c     | -             | 10               | Ω      | 1,2,6    |  |
| DZ <sub>DIO DQS</sub>  | Delta Zpkg DQSL_t, DQSL_c     | -             | 10               | Ω      | 1,2,6    |  |
| D <sub>TdDIO DQS</sub> | Delta Delay DQSU_t, DQSU_c    | -             | 5                | ps     | 1,3,6    |  |
| P Tablo bQS            | Delta Delay DQSL_t, DQSL_c    | -             | 5                | ps     | 1,3,6    |  |
| Z <sub>I CTRL</sub>    | Input CTRL pins Zpkg          | 50            | 90               | Ω      | 1,2,8,9  |  |
| $T_{dl\_CTRL}$         | Input CTRL pins Pkg Delay     | 14            | 42               | ps     | 1,3,8,9  |  |
| L <sub>i CTRL</sub>    | Input CTRL Lpkg               | -             | 3.4              | nΗ     | 9,10     |  |
| C <sub>i CTRL</sub>    | Input CTRL Cpkg               | -             | 0.7              | pF     | 9,11     |  |
| Z <sub>IADD CMD</sub>  | Input- CMD ADD pins Zpkg      | 50            | 90               | Ω      | 1,2,7,10 |  |
| Td <sub>IADD_CMD</sub> | Input- CMD ADD pins Pkg Delay | 14            | 52               | ps     | 1,3,7,10 |  |
| L <sub>i ADD CMD</sub> | Input CMD ADD Lpkg            | -             | 3.9              | nΗ     | 9,10     |  |
| C <sub>i ADD CMD</sub> | Input CMD ADD Cpkg            | -             | 0.86             | pF     | 9,11     |  |
| Z <sub>CK</sub>        | CK_c Zpkg                     | 50            | 90               | Ω      | 1,2,9    |  |
| Td <sub>CK</sub>       | CK_c Pkg Delay                | 14            | 42               | ps     | 1,3,9    |  |
| L <sub>i CLK</sub>     | Input CK Lpkg                 | -             | 3.4              | nΗ     | 9,10     |  |
| C <sub>i CLK</sub>     | Input CK Cpkg                 | -             | 0.7              | pF     | 9,11     |  |
| DZ <sub>DCK</sub>      | Delta Zpkg CK_c               | -             | 10               | Ω      | 1,2,5    |  |
| D <sub>TdCK</sub>      | Delta Delay CK_c              | -             | 5                | ps     | 1,3,5    |  |
| Z <sub>OZQ</sub>       | ZQ Zpkg                       | -             | 100              | Ω      | 1,2,9    |  |
| Td <sub>O ZQ</sub>     | ZQ Delay                      | 20            | 90               | ps     | 1,3,9    |  |
| Z <sub>O ALERT</sub>   | ALERT Zpkg                    | 40            | 100              | Ω      | 1,2,9    |  |
| Td <sub>O ALERT</sub>  | ALERT Delay                   | 20            | 55               | ps     | 1,3,9    |  |



#### DRAM package electrical specifications (X8) - Preliminary

| Symbol                 | DDR4-<br>1600,1866,2133,<br>2400,2666 |     | 6,2133, | Unit | NOTE     |  |
|------------------------|---------------------------------------|-----|---------|------|----------|--|
|                        |                                       | min | max     |      |          |  |
| Z <sub>IO</sub>        | Input/output Zpkg                     | 45  | 85      | Ω    | 1,2,4,9  |  |
| T <sub>dlO</sub>       | Input/output Pkg Delay                | 14  | 42      | ps   | 1,3,4,9  |  |
| L <sub>io</sub>        | Input/Output Lpkg                     | -   | 3.3     | nΗ   | 9,10     |  |
| C <sub>io</sub>        | Input/Output Cpkg                     | -   | 0.78    | pF   | 9,11     |  |
| Z <sub>IO DQS</sub>    | DQS_t, DQS_c Zpkg                     | 45  | 85      | Ω    | 1,2,9    |  |
| Td <sub>IO DQS</sub>   | DQS_t, DQS_c Pkg Delay                | 14  | 42      | ps   | 1,3,9    |  |
| L <sub>io DQS</sub>    | DQS Lpkg                              | -   | 3.3     | nΗ   | 9,10     |  |
| C <sub>io DQS</sub>    | DQS Cpkg                              | -   | 0.78    | pF   | 9,11     |  |
| DZ <sub>DIO DQS</sub>  | Delta Zpkg DQS_t, DQS_c               | -   | 10      | Ω    | 1,2,6    |  |
| D <sub>TdDIO DQS</sub> | Delta Delay DQS_t, DQS_c              | -   | 5       | ps   | 1,3,6    |  |
| Z <sub>I CTRL</sub>    | Input- CTRL pins Zpkg                 | 50  | 90      | Ω    | 1,2,8,9  |  |
| T <sub>dl_CTRL</sub>   | Input- CTRL pins Pkg Delay            | 14  | 42      | ps   | 1,3,8,9  |  |
| L <sub>i CTRL</sub>    | Input CTRL Lpkg                       | ı   | 3.4     | nΗ   | 9,10     |  |
| C <sub>i CTRL</sub>    | Input CTRL Cpkg                       | 1   | 0.7     | pF   | 9,11     |  |
| Z <sub>IADD CMD</sub>  | Input- CMD ADD pins Zpkg              | 50  | 90      | Ω    | 1,2,7,10 |  |
| Td <sub>IADD_CMD</sub> | Input- CMD ADD pins Pkg Delay         | 14  | 45      | ps   | 1,3,7,10 |  |
| L <sub>i ADD CMD</sub> | Input CMD ADD Lpkg                    | -   | 3.6     | nΗ   | 9,10     |  |
| C <sub>i ADD CMD</sub> | Input CMD ADD Cpkg                    | -   | 0.74    | pF   | 9,11     |  |
| Z <sub>CK</sub>        | CK_t & CK_c Zpkg                      | 50  | 90      | Ω    | 1,2,9    |  |
| Td <sub>CK</sub>       | CK_t & CK_c Pkg Delay                 | 14  | 42      | ps   | 1,3,9    |  |
| L <sub>i CLK</sub>     | Input CK Lpkg                         | -   | 3.4     | nΗ   | 9,10     |  |
| C <sub>i CLK</sub>     | Input CK Cpkg                         | ı   | 0.7     | pF   | 9,11     |  |
| DZ <sub>DCK</sub>      | Delta Zpkg CK_t & CK_c                | -   | 10      | Ω    | 1,2,5    |  |
| D <sub>TdCK</sub>      | Delta Delay CK_t & CK_c               | -   | 5       | ps   | 1,3,5    |  |
| Z <sub>OZQ</sub>       | ZQ Zpkg                               | -   | 100     | Ω    | 1,2,9    |  |
| Td <sub>O ZQ</sub>     | ZQ Delay                              | 20  | 90      | ps   | 1,3,9    |  |
| Z <sub>O ALERT</sub>   | ALERT Zpkg                            | 40  | 100     | Ω    | 1,2,9    |  |
| Td <sub>O ALERT</sub>  | ALERT Delay                           | 20  | 55      | ps   | 1,3,9    |  |

NOTE 1 This parameter is not subject to production test. It is verified by design and characterization. The package parasitic( L & C) are validated using package only samples. The capacitance is measured with VDD, VDDQ, VSS, VSSQ shorted with all other signal pins floating. The inductance is measured with VDD, VDDQ, VSS and VSSQ shorted and all other signal pins shorted at the die side(not pin). Measurement procedure tbd NOTE 2 Package only impedance (Zpkg) is calculated based on the Lpkg and Cpkg total for a given pin where:

Zpkg (total per pin) = 
$$\sqrt{\frac{\text{Lpkg/Cpkg}}{}}$$

NOTE 3 Package only delay(Tpkg) is calculated based on Lpkg and Cpkg total for a given pin where:

NOTE 4 Z & Td IO applies to DQ, DM, TDQS\_T and TDQS\_C

NOTE 5 Absolute value of ZCK\_t-ZCK\_c for impedance(Z) or absolute value of TdCK\_t-TdCK\_c for delay(Td).

NOTE 7 Absolute value of ZIO(DQS\_t)-ZIO(DQS\_c) for impedance(Z) or absolute value of TdIO(DQS\_t)-TdIO(DQS\_c) for delay(Td) NOTE 7 ZI & Td ADD CMD applies to A0-A13, ACT\_n BA0-BA1, BG0-BG1, RAS\_n/A16 CAS\_n/A15, WE\_n/A14 and PAR

NOTE 8 ZI & Td CTRL applies to ODT, CS\_n and CKE

NOTE 9 Package implementations shall meet spec if the Zpkg and Pkg Delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum values shown.

NOTE 10 It is assumed that Lpkg can be approximated as Lpkg =  $Zo^*Td$ . NOTE 11 It is assumed that Cpkg can be approximated as Cpkg = Td/Zo.



#### **IDD and IDDQ Specification Parameters and Test conditions**

#### I<sub>DD</sub>, I<sub>PP</sub> and I<sub>DDQ</sub> Measurement Conditions

In this chapter,  $I_{DD}$ ,  $I_{PP}$  and  $I_{DDQ}$  measurement conditions such as test load and patterns are defined and setup and test load for  $I_{DD}$ ,  $I_{PP}$  and  $I_{DDQ}$  measurements are also described here.

- I<sub>DD</sub> currents (such as I<sub>DD0</sub>, I<sub>DD1</sub>, I<sub>DD2N</sub>, I<sub>DD2N</sub>, I<sub>DD2N</sub>, I<sub>DD2Q</sub>, I<sub>DD3N</sub>, I<sub>DD3N</sub>, I<sub>DD3N</sub>, I<sub>DD4R</sub>, I<sub>DD4R</sub>, I<sub>DD5R</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD6N</sub>, I<sub>DD7</sub> and I<sub>DD8</sub>) are measured as time-averaged currents with all V<sub>DD</sub> balls of the DDR4 SDRAM under test tied together. Any I<sub>PP</sub> or I<sub>DDQ</sub> current is not included in I<sub>DD</sub> currents.
- Ipp currents have the same definition as IDD except that the current on the Vpp supply is measured.
- I<sub>DDQ</sub> currents are measured as time-averaged currents with all V<sub>DDQ</sub> balls of the DDR4 SDRAM under test tied together.
   Any I<sub>DD</sub> current is not included in I<sub>DDQ</sub> currents.

Attention:  $I_{DDQ}$  values cannot be directly used to calculate IO power of the DDR4 SDRAM. They can be used to support correlation of simulated IO power to actual IO power. In DRAM module application,  $I_{DDQ}$  cannot be measured separately since  $V_{DD}$  and  $V_{DDQ}$  are using one merged-power layer in Module PCB.

For I<sub>DD</sub>, I<sub>PP</sub> and I<sub>DDO</sub> measurements, the following definitions apply:

- "0" and "LOW" is defined as V<sub>IN</sub> <= V<sub>ILAC(max)</sub>.
- "1" and "HIGH" is defined as V<sub>IN</sub> >= V<sub>IHAC(min)</sub>.
- "MID-LEVEL" is defined as inputs are V<sub>REF</sub> = V<sub>DD</sub> / 2.
- Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns are described.
- Basic I<sub>DD</sub>, I<sub>PP</sub> and I<sub>DDQ</sub> Measurement Conditions are described.
- Detailed IDD, IPP and IDDQ Measurement-Loop Patterns are described.
- IDD Measurements are done after properly initializing the DDR4 SDRAM. This includes but is not limited to setting
  - $R_{ON} = R_{ZQ}/7$  (34 Ω in MR1);
  - $R_{TT NOM} = R_{ZQ/6}$  (40  $\Omega$  in MR1);
  - $R_{TT_WR} = R_{ZQ/2}$  (120 Ω in MR2);
  - R<sub>TT PARK</sub> = Disable;
  - Qoff = OB (Output Buffer enabled) in MR1;
  - TDQS disabled in MR1;
  - CRC disabled in MR2;
  - CA parity feature disabled in MR5;
  - Gear down mode disabled in MR3;
  - Read/Write DBI disabled in MR5;
  - DM disabled in MR5
- Attention: The I<sub>DD</sub>, I<sub>PP</sub> and I<sub>DDQ</sub> Measurement-Loop Patterns need to be executed at least one time before actual IDD or IDDQ measurement is started.
- Define D = {\overline{CS}, \overline{ACT}, \overline{RAS}, \overline{CAS}, \overline{WE}} := {HIGH, LOW, LOW, LOW, LOW}
- Define D# = {CS, ACT, RAS, CAS, WE} := {HIGH, HIGH, HIGH, HIGH}



#### Measurement Setup and Test Load for IDDx, IDDPx and IDDQx



NOTE 1 DIMM level Output test load condition may be different from above.

NOTE 2 For information only.

#### Correlation: Simulated Channel I/O Power to Actual Channel I/O Power





# Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns

| Comm    | - h a l   | DDR4-2133 | DDR4-2400 | DDR4-2666 | l lmit |
|---------|-----------|-----------|-----------|-----------|--------|
| Symbol  |           | 15-15-15  | 16-16-16  | 18-18-18  | Unit   |
| tC      | CK        | 0.937     | 7 0.833 C |           | ns     |
| C       | :L        | 15        | 16        | 18        | nCK    |
| CV      | <b>VL</b> | 14        | 16        | 18        | nCK    |
| nR      | CD        | 15        | 16        | 18        | nCK    |
| nF      | RC        | 51        | 55        | 61        | nCK    |
| nR      | AS        | 36        | 39        | 43        | nCK    |
| nF      | RP        | 15        | 16        | 18        | nCK    |
| nFAW    | х8        | 23        | 26        | 28        | nCK    |
| III AVV | x16       | 32        | 36        | 40        | nCK    |
| nRRDS   | х8        | 4         | 4         | 4         | nCK    |
| נטאאוו  | x16       | 6         | 7         | 8         | nCK    |
| nRRDL   | х8        | 6         | 6         | 7         | nCK    |
| HINNUL  | x16       | 7         | 8         | 9         | nCK    |
| tCC     | D_S       | 4         | 4         | 4         | nCK    |
| tCCD_L  |           | 6         | 6         | 7         | nCK    |
| tWTR_S  |           | 3         | 3         | 4         | nCK    |
| tWT     | TR_L      | 8         | 9         | 10        | nCK    |
| nRFC    | G4Gb      | 278       | 313       | 347       | nCK    |



## **Basic IDD, IPP, and IDDQ Measurement Conditions**

| Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>DD0</sub>  | Operating One Bank Active-Precharge Current (AL=0)  CKE: High;  External clock: On;  tCK, nRC, nRAS, CL: see IDD timing Table;  BL: 8¹;  AL: 0;  CS: High between ACT and PRE;  Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;  Data IO: VDDQ;  DM: stable at 1;  Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2, (see IDD loop table);  Output Buffer and RTT: Enabled in Mode Registers²;  ODT Signal: stable at 0;  Pattern Details: see IDD loop table;         |
| I <sub>PP0</sub>  | Operating One Bank Active-Precharge IPP Current Same condition with IDD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| I <sub>DD1</sub>  | Operating One Bank Active-Read-Precharge Current (AL=0)  CKE: High;  External clock: On;  tCK, nRC, nRAS, nRCD, CL: see IDD timing Table;  BL: s¹;  AL: 0;  CS: High between ACT, RD and PRE;  Command, Address, Bank Group Address, Bank Address Inputs, Data IO: partially toggling according to IDD loop table;  DM: stable at 1;  Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2, (see IDD loop table);  Output Buffer and RTT: Enabled in Mode Registers²;  ODT Signal: stable at 0;  Pattern Details: see IDD loop table; |
| I <sub>DD2N</sub> | Precharge Standby Current (AL=0)  CKE: High;  External clock: On;  tCK, CL: see IDD timing Table;  BL: 8¹;  AL: 0;  CS: stable at 1;  Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;  Data IO: VDDQ;  DM: stable at 1;  Bank Activity: all banks closed;  Output Buffer and RTT: Enabled in Mode Registers²;  ODT Signal: stable at 0;  Pattern Details: see IDD loop table;                                                                                                            |



| Symbol             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>DD2NT</sub> | Precharge Standby ODT Current CKE: High; External clock: On; tCK, CL: see IDD timing Table; BL: 8¹; AL: 0; CS: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table; Data IO: VSSQ; DM: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: toggling according to IDD loop table; Pattern Details: see IDD loop table; |
| I <sub>DD2P</sub>  | Precharge Power-Down Current CKE: Low; External clock: On; tCK, CL: see IDD timing Table; BL: 8¹; AL: 0; CS: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0                                                                                                     |
| I <sub>DD2Q</sub>  | Precharge Quiet Standby Current  CKE: High;  External clock: On;  tCK, CL: see IDD timing Table;  BL: 8¹;  AL: 0;  CS: stable at 1;  Command, Address, Bank Group Address, Bank Address Inputs: stable at 0;  Data IO: VDDQ;  DM: stable at 1;  Bank Activity: all banks closed;  Output Buffer and RTT: Enabled in Mode Registers²;  ODT Signal: stable at 0                                                                                     |



| Symbol            | Description                                                                                                           |
|-------------------|-----------------------------------------------------------------------------------------------------------------------|
|                   | Active Standby Current                                                                                                |
|                   | CKE: High;                                                                                                            |
|                   | External clock: On;                                                                                                   |
|                   | tCK, CL: see IDD timing Table;                                                                                        |
|                   | BL: 8 <sup>1</sup> ;                                                                                                  |
|                   | AL: 0;                                                                                                                |
| I <sub>DD3N</sub> | CS: stable at 1;                                                                                                      |
| מצטטי             | Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;            |
|                   | Data IO: VDDQ;                                                                                                        |
|                   | DM: stable at 1;                                                                                                      |
|                   | Bank Activity: all banks open;                                                                                        |
|                   | Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ;                                                       |
|                   | ODT Signal: stable at 0;                                                                                              |
|                   | Pattern Details: see IDD loop table;                                                                                  |
| I <sub>PP3N</sub> | Active Standby IPP Current                                                                                            |
| iPP3N             | Same condition with IDD3N                                                                                             |
|                   | Active Power-Down Current                                                                                             |
|                   | CKE: Low;                                                                                                             |
|                   | External clock: On;                                                                                                   |
|                   | tCK, CL: see IDD timing Table;                                                                                        |
|                   | BL: 8 <sup>1</sup> ;                                                                                                  |
|                   | AL: 0;                                                                                                                |
| $I_{DD3P}$        | CS: stable at 1;                                                                                                      |
|                   | Command, Address, Bank Group Address, Bank Address Inputs: stable at 0;                                               |
|                   | Data IO: VDDQ;                                                                                                        |
|                   | DM: stable at 1;                                                                                                      |
|                   | Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers2;                                     |
|                   | ODT Signal: stable at 0                                                                                               |
|                   |                                                                                                                       |
|                   | Operating Burst Read Current                                                                                          |
|                   | CKE: High;                                                                                                            |
|                   | External clock: On;                                                                                                   |
|                   | tCK, CL: see IDD timing Table;                                                                                        |
|                   | BL: 8 <sup>2</sup> ;                                                                                                  |
|                   | AL: 0;                                                                                                                |
| $I_{DD4R}$        | CS: High between RD;                                                                                                  |
| 46טטי             | Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;            |
|                   | Data IO: seamless read data burst with different data between one burst and the next one according to IDD loop table; |
|                   | DM: stable at 1;                                                                                                      |
|                   | Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2, (see IDD loop table);                  |
|                   | Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ;                                                       |
|                   | ODT Signal: stable at 0;                                                                                              |
|                   | Pattern Details: see IDD loop table;                                                                                  |
|                   |                                                                                                                       |



| Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>DD4W</sub> | Operating Burst Write Current  CKE: High;  External clock: On;  tCK, CL: see IDD timing Table;  BL: 8¹;  AL: 0;  CS: High between WR;  Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;  Data IO: seamless write data burst with different data between one burst and the next one according to IDD loop table;  DM: stable at 1;  Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2, (see IDD loop table);  Output Buffer and RTT: Enabled in Mode Registers²;  ODT Signal: stable at HIGH;  Pattern Details: see IDD loop table; |
| I <sub>PP4W</sub> | Operating Burst Write IPP Current Same condition with IDD4W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| I <sub>DD5R</sub> | Distributed Refresh Current (1X REF)  CKE: High;  External clock: On;  tCK, CL, nRFC: see IDD timing Table;  BL: 8 <sup>1</sup> ;  AL: 0;  CS: High between REF;  Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;  Data IO: VDDQ;  DM: stable at 1;  Bank Activity: REF command every PREFI (see IDD loop table);  Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ;  ODT Signal: stable at 0;  Pattern Details: see IDD loop table;                                                                                                            |
| I <sub>PP5R</sub> | Distributed Refresh Write IPP Current (1X REF) Same condition with IDD5B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>DD6N</sub> | Self Refresh Current: Normal Temperature Range  TCASE: 0 - 85°C; Low Power Array Self Refresh (LP ASR): Normal³; CKE: Low; External clock: Off; CK and CK: LOW; CL: see IDD timing Table; BL: 8¹; AL: 0; CS, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM: stable at 1; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: MID-LEVEL                         |
| I <sub>DD6E</sub> | Self-Refresh Current: Extended Temperature Range  TCASE: 0 - 95°C; Low Power Array Self Refresh (LP ASR): Extended³; CKE: Low; External clock: Off; CK and CK: LOW; CL: see IDD timing Table; BL: 8¹; AL: 0; CS, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: MID-LEVEL |
| I <sub>PP6X</sub> | Self Refresh IPP Current: Extended Temperature Range Same condition with IDD6E                                                                                                                                                                                                                                                                                                                                                           |
| I <sub>DD6R</sub> | Self-Refresh Current: Reduced Temperature Range  7CASE: 0 - 45°C; Low Power Array Self Refresh (LP ASR): Reduced³; CKE: Low; External clock: Off; CK and CK: LOW; CL: see IDD timing Table; BL: 8¹; AL: 0; CS, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: MID-LEVEL   |



| Symbol           | Description                                                                                                        |
|------------------|--------------------------------------------------------------------------------------------------------------------|
|                  | Operating Bank Interleave Read Current                                                                             |
|                  | CKE: High;                                                                                                         |
|                  | External clock: On;                                                                                                |
|                  | tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see IDD timing Table;                                                        |
|                  | BL: 8 <sup>1</sup> ;                                                                                               |
|                  | AL: CL-1;                                                                                                          |
|                  | CS: High between ACT and RDA;                                                                                      |
| I <sub>DD7</sub> | Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to IDD loop table;         |
|                  | Data IO: read data bursts with different data between one burst and the next one according to IDD loop table;      |
|                  | DM: stable at 1;                                                                                                   |
|                  | Bank Activity: two times interleaved cycling through banks (0, 1,7) with different addressing, see IDD loop table; |
|                  | Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ;                                                    |
|                  | ODT Signal: stable at 0;                                                                                           |
|                  | Pattern Details: see IDD loop table;                                                                               |
|                  | Operating Bank Interleave Read IPP Current                                                                         |
| Ірр7             | Same condition with IDD7                                                                                           |
| I <sub>DD8</sub> | Maximum Power Down Current                                                                                         |

NOTE 1 Burst Length: BL8 fixed by MRS: set MR0 [A1:0=00].

NOTE 2 Output Buffer Enable:

- set MR1 [A12 = 0] : Qoff = Output buffer enabled

- set MR1 [A2:1 = 00] : Output Driver Impedance Control = RZQ/7

RTT\_NOM enable:

- set MR1 [A10:8 = 011] : RTT\_NOM = RZQ/6

RTT\_WR enable:

- set MR2 [A10:9 = 01] : RTT\_WR = RZQ/2

RTT PARK disable:

- set MR5 [A8:6 = 000]

NOTE 3 Low Power Array Self Refresh (LP ASR) :

- set MR2 [A7:6 = 00] : Normal

- set MR2 [A7:6 = 01] : Reduced Temperature range

- set MR2 [A7:6 = 10] : Extended Temperature range

- set MR2 [A7:6 = 11] : Auto Self Refresh



## I<sub>DD0</sub>, I<sub>DD0A and</sub> I<sub>PP0</sub> Measurement-Loop Pattern

| CK / OK  | CKE         | Sub-Loop                                                            | Cycle  | Command                                                                    | SS                  | ACT     | RAS/ A16 | CAS / A15            | <u>WE</u> / A14 | ОБТ      | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴          |
|----------|-------------|---------------------------------------------------------------------|--------|----------------------------------------------------------------------------|---------------------|---------|----------|----------------------|-----------------|----------|---------------------|----------------------|---------|--------|-------------|----------|--------|--------|--------|----------------|
|          |             |                                                                     | 0      | ACT                                                                        | 0                   | 0       | 0        | 0                    | 0               | 0        | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -              |
|          |             |                                                                     | 1,2    | D, D                                                                       | 1                   | 0       | 0        | 0                    | 0               | 0        | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -              |
|          |             | 0                                                                   | 3,4    | D_#,<br>D_#                                                                | 1                   | 1       | 1        | 1                    | 1               | 0        | 0                   | 3 <sup>2</sup>       | 3       | 0      | 0           | 0        | 7      | F      | 0      | -              |
|          |             |                                                                     |        | repeat pa                                                                  | attern              | 14 uı   | ntil nR  | AS - 1,              | trunca          | te if ne | cessar              | у                    |         |        |             |          |        |        |        |                |
|          |             |                                                                     | nRAS   | PRE                                                                        | 0                   | 1       | 0        | 1                    | 0               | 0        | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -              |
|          |             |                                                                     | •••    | repeat pa                                                                  | attern 1            | 14 ur   | ntil nR( | C - 1, tr            | uncate          | if nec   | essary              |                      |         |        |             |          |        |        |        |                |
|          |             | 1                                                                   | 1*nRC  | 2*nRC repeat Sub-Loop 0, use BG[1:0] <sup>2</sup> = 0, BA[1:0] = 2 instead |                     |         |          |                      |                 |          |                     |                      |         |        |             |          |        |        |        |                |
|          |             | 2                                                                   | 2*nRC  |                                                                            |                     |         |          |                      |                 |          |                     |                      |         |        |             |          |        |        |        |                |
|          | ح           | 3 3*nRC reneat Suh-Loop 0 use $RG[1:0]^2 = 1$ $RA[1:0] = 3$ instead |        |                                                                            |                     |         |          |                      |                 |          |                     |                      |         |        |             |          |        |        |        |                |
| ling     | Hig         | 4                                                                   | 4*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 0 | ), BA[1         | :0] = 1  | instead             | d                    |         |        |             |          |        |        |        |                |
| toggling | Static High | 5                                                                   | 5*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 1 | , BA[1          | :0] = 2  | instead             | d                    |         |        |             |          |        |        |        |                |
| 1        | Sta         | 6                                                                   | 6*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 0 | ), BA[1         | :0] = 3  | instead             | d                    |         |        |             |          |        |        |        |                |
|          |             | 7                                                                   | 7*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 1 | , BA[1          | :0] = 0  | instead             | b                    |         |        |             |          |        |        |        |                |
|          |             | 8                                                                   | 8*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 2 | 2, BA[1         | :0] = 0  | instead             | d                    |         |        |             |          |        |        |        |                |
|          |             | 9                                                                   | 9*nRC  | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 3 | B, BA[1         | :0] = 1  | instead             | d                    |         |        |             |          |        |        |        |                |
|          |             | 10                                                                  | 10*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 2 | 2, BA[1         | :0] = 2  | instead             | b                    |         |        |             |          |        |        |        |                |
|          |             | 11                                                                  | 11*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 3 | B, BA[1         | :0] = 3  | instead             | d                    |         |        |             |          |        |        |        | For x4         |
|          |             | 12                                                                  | 12*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 2 | 2, BA[1         | :0] = 1  | instead             | d                    |         |        |             |          |        |        |        | and<br>x8 only |
|          |             | 13                                                                  | 13*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 3 | B, BA[1         | :0] = 2  | instead             | b                    |         |        |             |          |        |        |        |                |
|          |             | 14                                                                  | 14*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 2 | 2, BA[1         | :0] = 3  | instead             | d                    |         |        |             |          |        |        |        |                |
|          |             | 15                                                                  | 15*nRC | repeat Su                                                                  | ıb-Loo <sub>l</sub> | p 0, us | e BG[1   | :0] <sup>2</sup> = 3 | B, BA[1         | :0] = 0  | instead             | d                    |         |        |             |          |        |        |        |                |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 DBG1 is a don't care for x16 devices.

NOTE 3 DQ signals are VDDQ.

NOTE 4 For x4 and x8 only.



## I<sub>DD1</sub>, I<sub>DD1A and</sub> I<sub>PP1</sub> Measurement-Loop Pattern

| CK/CK    | CKE         | Sub-Loop | Cycle<br>Number         | Command          | SO      | ACT    | RAS / A16 | CAS / A15 | <u>WE</u> / A14 | ОВТ    | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup>                                            |
|----------|-------------|----------|-------------------------|------------------|---------|--------|-----------|-----------|-----------------|--------|---------------------|----------------------|---------|--------|-------------|----------|--------|--------|--------|--------------------------------------------------------------|
|          |             |          | 0                       | ACT              | 0       | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             |          | 1,2                     | D, D             | 1       | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             |          | 3,4                     | D_#,<br>D_#      | 1       | 1      | 1         | 1         | 1               | 0      | 0                   | 3 <sup>2</sup>       | 3       | 0      | 0           | 0        | 7      | F      | 0      | -                                                            |
|          |             |          |                         | repeat           | patte   | rn 1   | 4 unti    | l nRCE    | ) - AL -        | 1, tru | ıncate              | if nec               | essary  |        |             |          |        |        |        |                                                              |
|          |             | 0        | nRCD -AL                | RD               | 0       | 1      | 1         | 0         | 1               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | D0=00, D1=FF<br>D2=FF, D3=00<br>D4=FF, D5=00<br>D6=00, D7=FF |
|          |             |          |                         | repeat           | t patte | ern 1  | 4 unti    | l nRAS    | 5 - 1, tı       | runcat | e if ne             | cessar               | ˆy      |        |             |          |        |        |        |                                                              |
|          |             |          | nRAS                    | PRE              | 0       | 1      | 0         | 1         | 0               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             |          |                         | repeat           | patte   | rn 1   | 4 unti    | I nRC -   | . 1, tru        | ıncate | if nec              | essary               | '       |        |             |          |        |        |        |                                                              |
|          |             |          | 1*nRC + 0               | ACT              | 0       | 0      | 0         | 1         | 1               | 0      | 0                   | 1                    | 1       | 0      | 0           | 0        | 0      | 0      | 0      |                                                              |
|          |             |          | 1*nRC + 1, 2            | D, D             | 1       | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      |                                                              |
|          |             |          | 1*nRC + 3, 4            | D#, D#           | 1       | 1      | 1         | 1         | 1               | 0      | 0                   | 3 <sup>b</sup>       | 3       | 0      | 0           | 0        | 7      | F      | 0      |                                                              |
|          |             |          |                         | repeat           | patte   | ern nR | C + 1     | .4 unt    | il 1*nF         | RC + n | RAS -               | I, trun              | cate if | neces  | ssary       |          |        |        |        |                                                              |
| toggling | Static High | 1        | 1*nRC + nRCD<br>-<br>AL | RD               | 0       | 1      | 1         | 0         | 1               | 0      | 0                   | 1                    | 1       | 0      | 0           | 0        | 0      | 0      | 0      | D0=FF, D1=00<br>D2=00, D3=FF<br>D4=00, D5=FF<br>D6=FF, D7=00 |
| =        | Sta         |          |                         | repeat           | patte   | rn 1   | 4 unti    | l nRAS    | - 1, tr         | uncat  | e if ne             | cessar               | y       |        |             |          |        |        |        |                                                              |
|          |             |          | 1*nRC + Nras            | PRE              | 0       | 1      | 0         | 1         | 0               | 0      | 0                   | 0                    | 0       | 0      | 0           | 0        | 0      | 0      | 0      |                                                              |
|          |             |          |                         | repeat           | nRC -   | + 14   | until 2   | 2*nRC     | - 1, tr         | uncate | e if ne             | essar                | у       |        |             |          |        |        |        |                                                              |
|          |             | 2        | 2*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 3        | 3*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 4        | 4*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 5        | 5*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 6        | 6*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 7        | 7*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 8        | 8*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 9        | 9*nRC                   | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 10       | 10*nRC                  | repeat           |         |        |           | _         |                 | _      |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 11       | 11*nRC                  | repeat<br>repeat |         |        |           | _         |                 | _      |                     |                      |         |        |             |          |        |        |        | For x4 and<br>x8 only                                        |
|          |             | 12       | 12*nRC<br>13*nRC        | repeat           |         |        |           | _         |                 | _      |                     |                      |         |        |             |          |        |        |        | AU UIIIY                                                     |
|          |             | 13<br>14 | 14*nRC                  | repeat           |         |        |           |           |                 | _      |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | 15       | 14 HRC<br>15*nRC        | repeat           |         |        |           |           |                 |        |                     |                      |         |        |             |          |        |        |        |                                                              |
|          |             | ĽĎ       | 15 UKC                  | repeat           | . วนม-เ | oob 0  | , use t   | ):I Jטc   | ıj = 3,         | DA[1:  | υ <u>]</u> = 0      | mstea                | u       |        |             |          |        |        |        |                                                              |

NOTE 1 DQS, DQS are used according to RD Commands, otherwise VDDQ.

NOTE 2 BG1 is don't care for x16 device.

NOTE 3 C[2:0] are used only for 3DS device.

NOTE 4 Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.



# IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2N\_par, IPP2, IDD3N, IDD3NA and IDD3P Measurement-Loop Pattern

| CK / CK  | CKE         | Sub-Loop | Cycle<br>Number | Command                                                                                                                                                                                            | SS    | ACT     | RAS / A16 | CAS/ A15             | WE/ A14 | ООТ     | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup> |
|----------|-------------|----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|-----------|----------------------|---------|---------|---------------------|----------------------|---------|---------|-------------|----------|--------|--------|--------|-------------------|
|          |             |          | 0               | D, D                                                                                                                                                                                               | 1     | 0       | 0         | 0                    | 0       | 0       | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -                 |
|          |             | 0        | 1               | D, D                                                                                                                                                                                               | 1     | 0       | 0         | 0                    | 0       | 0       | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -                 |
|          |             | U        | 2               | D#, D#                                                                                                                                                                                             | 1     | 1       | 1         | 1                    | 1       | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                 |
|          |             |          | 3               | D#, D#                                                                                                                                                                                             | 1     | 1       | 1         | 1                    | 1       | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                 |
|          |             | 1        | 4-7             | repeat Sub-Loop 0, use $BG[1:0]^2 = 1$ , $BA[1:0] = 1$ instead<br>repeat Sub-Loop 0, use $BG[1:0]^2 = 0$ , $BA[1:0] = 2$ instead                                                                   |       |         |           |                      |         |         |                     |                      |         |         |             |          |        |        |        |                   |
|          |             | 2        | 8-11            | repeat Sub-Loop 0, use $BG[1:0]^2 = 0$ , $BA[1:0] = 2$ instead<br>repeat Sub-Loop 0, use $BG[1:0]^2 = 1$ , $BA[1:0] = 3$ instead<br>repeat Sub-Loop 0, use $BG[1:0]^2 = 0$ , $BA[1:0] = 1$ instead |       |         |           |                      |         |         |                     |                      |         |         |             |          |        |        |        |                   |
|          |             | 3        | 12-15           |                                                                                                                                                                                                    |       |         |           |                      |         |         |                     |                      |         |         |             |          |        |        |        |                   |
|          |             | 4        | 16-19           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 0, BA   | [1:0] = | 1 inste             | ead                  |         |         |             |          |        |        |        |                   |
| ng       | ligh        | 5        | 20-23           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 1, BA   | [1:0] = | 2 inste             | ead                  |         |         |             |          |        |        |        |                   |
| toggling | Static High | 6        | 24-27           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 0, BA   | [1:0] = | 3 inste             | ead                  |         |         |             |          |        |        |        |                   |
| to       | Sta         | 7        | 28-31           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 1, BA   | [1:0] = | 0 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 8        | 32-35           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 2, BA   | [1:0] = | 0 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 9        | 36-39           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 3, BA   | [1:0] = | 1 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 10       | 40-43           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 2, BA   | [1:0] = | 2 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 11       | 44-47           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 3, BA   | [1:0] = | 3 inste             | ead                  |         |         |             |          |        |        |        | For x4 and        |
|          |             | 12       | 48-51           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 2, BA   | [1:0] = | 1 inste             | ead                  |         |         |             |          |        |        |        | x8 only           |
|          |             | 13       | 52-55           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 3, BA   | [1:0] = | 2 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 14       | 56-59           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 2, BA   | [1:0] = | 3 inste             | ead                  |         |         |             |          |        |        |        |                   |
|          |             | 15       | 60-63           | repeat S                                                                                                                                                                                           | ub-Lo | op 0, u | se BG[    | [1:0] <sup>2</sup> = | 3, BA   | [1:0] = | 0 inste             | ead                  |         |         |             |          |        |        |        |                   |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 BG1 is don't care for x16 device.

NOTE 3 C[2:0] are used only for 3DS device.

NOTE 4 DQ signals are VDDQ.



## **IDD2NT** and **IDDQ2NT** Measurement-Loop Pattern

| CK / CK  | CKE         | Sub-Loop | Cycle<br>Number | Command                                                                 | SS     | <u>ACT</u> | RAS / A16 | CAS/ A15 | <u>W</u> E/ A14 | ODT     | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup> |
|----------|-------------|----------|-----------------|-------------------------------------------------------------------------|--------|------------|-----------|----------|-----------------|---------|---------------------|----------------------|---------|---------|-------------|----------|--------|--------|--------|-------------------|
|          |             | , ,      | 0               | D, D                                                                    | 1      | 0          | 0         | 0        | 0               | 0       | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | _                 |
|          |             |          | 1               | D, D                                                                    | 1      | 0          | 0         | 0        | 0               | 0       | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | _                 |
|          |             | 0        | 2               | D#, D#                                                                  | 1      | 1          | 1         | 1        | 1               | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                 |
|          |             |          | 3               | D#, D#                                                                  | 1      | 1          | 1         | 1        | 1               | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                 |
|          |             | 1        | 4-7             | repeat S                                                                | Sub-Lo | op 0, b    | ut OD1    | = 1 ar   | nd BG[          | 1:0]2 = | 1, BA[              | 1:0] =               | 1 inste | ad      |             |          |        |        | ,      |                   |
|          |             | 2        |                 |                                                                         |        |            |           |          |                 |         |                     |                      |         |         |             |          |        |        |        |                   |
|          |             | 3        | 12-15           | 15 repeat Sub-Loop 0, but ODT = 1 and BG[1:0]2 = 1, BA[1:0] = 3 instead |        |            |           |          |                 |         |                     |                      |         |         |             |          |        |        |        |                   |
|          |             | 4        | 16-19           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 0, BA[              | 1:0] =               | 1 inste | ad      |             |          |        |        |        |                   |
| ng       | ligh        | 5        | 20-23           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 1, BA[              | 1:0] =               | 2 inste | ad      |             |          |        |        |        |                   |
| toggling | Static High | 6        | 24-27           | repeat 9                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 0, BA[              | 1:0] =               | 3 inste | ad      |             |          |        |        |        |                   |
| 유        | Sta         | 7        | 28-31           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 1, BA[              | 1:0] =               | 0 inste | ad      |             |          |        |        |        |                   |
|          |             | 8        | 32-35           | repeat 9                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 2, BA[              | 1:0] =               | 0 inste | ad      |             |          |        |        |        |                   |
|          |             | 9        | 36-39           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 3, BA[              | 1:0] =               | 1 inste | ad      |             |          |        |        |        |                   |
|          |             | 10       | 40-43           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 2, BA[              | 1:0] =               | 2 inste | ad      |             |          |        |        |        |                   |
|          |             | 11       | 44-47           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 3, BA[              | 1:0] =               | 3 inste | ad      |             |          |        |        |        | For x4<br>and     |
|          |             | 12       | 48-51           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 2, BA[              | 1:0] =               | 1 inste | ad      |             |          |        |        |        | x8 only           |
|          |             | 13       | 52-55           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 3, BA[              | 1:0] =               | 2 inste | ad      |             |          |        |        |        |                   |
|          |             | 14       | 56-59           | repeat S                                                                | Sub-Lo | op 0, b    | ut ODT    | = 0 ar   | nd BG[          | 1:0]2 = | 2, BA[              | 1:0] =               | 3 inste | ad      |             |          |        |        |        |                   |
|          |             | 15       | 60-63           | repeat 9                                                                | Sub-Lo | op 0, b    | ut ODT    | = 1 ar   | nd BG[          | 1:0]2 = | 3, BA[              | 1:0] =               | 0 inste | ad      |             |          |        |        |        |                   |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 BG1 is don't care for x16 device

NOTE 3 C[2:0] are used only for 3DS device

NOTE 4 DQ signals are VDDQ.



## IDD4R, IDD4RA, IDD4RB and IDDQ4R Measurement-Loop Pattern

| CK / OK  | CKE                                                                 | Sub-Loop | Cycle<br>Number                                       | Command   | SS      | ACT    | RAS/ A16 | CAS / A15 | WE / A14 | ООТ     | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC | A[17,13,11]                                                  | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup>                                            |
|----------|---------------------------------------------------------------------|----------|-------------------------------------------------------|-----------|---------|--------|----------|-----------|----------|---------|---------------------|----------------------|---------|--------|--------------------------------------------------------------|----------|--------|--------|--------|--------------------------------------------------------------|
|          |                                                                     | 0        | 0                                                     | RD        | 0       | 1      | 1        | 0         | 1        | 0       | 0                   | 0                    | 0       | 0      | 0                                                            | 0        | 0      | 0      | 0      | D0=00, D1=FF<br>D2=FF, D3=00<br>D4=FF, D5=00<br>D6=00, D7=FF |
|          |                                                                     |          | 1                                                     | D         | 1       | 0      | 0        | 0         | 0        | 0       | 0                   | 0                    | 0       | 0      | 0                                                            | 0        | 0      | 0      | 0      | -                                                            |
|          |                                                                     |          | 2,3                                                   | D#,<br>D# | 1       | 1      | 1        | 1         | 1        | 0       | 0                   | 3 <sup>2</sup>       | 3       | 0      | 0                                                            | 0        | 7      | F      | 0      | -                                                            |
|          | 4 RD 0 1 1 0 1 0 0 1 1 0 0 7 F 0  5 D 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |          |                                                       |           |         |        |          |           |          |         |                     |                      |         |        | D0=FF, D1=00<br>D2=00, D3=FF<br>D4=00, D5=FF<br>D6=FF, D7=00 |          |        |        |        |                                                              |
|          |                                                                     |          |                                                       |           |         |        |          |           |          |         |                     |                      |         |        | -                                                            |          |        |        |        |                                                              |
|          | ч                                                                   |          | 6,7 D#, D# 1 1 1 1 1 0 0 3 <sup>2</sup> 3 0 0 0 7 F 0 |           |         |        |          |           |          |         |                     |                      |         |        |                                                              |          | -      |        |        |                                                              |
| toggling | Static High                                                         | 2        | 8-11                                                  | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 0, E | 3A[1:0] | = 2 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
| ogg:     | atic                                                                | 3        | 12-15                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 1, E | BA[1:0] | = 3 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
| -        | St                                                                  | 4        | 16-19                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 0, E | BA[1:0] | = 1 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 5        | 20-23                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 1, E | BA[1:0] | = 2 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 6        | 24-27                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 0, E | BA[1:0] | = 3 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 7        | 28-31                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 1, E | BA[1:0] | = 0 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 8        | 32-35                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 2, E | BA[1:0] | = 0 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 9        | 36-39                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 3, E | BA[1:0] | = 1 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 10       | 40-43                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 2, E | BA[1:0] | = 2 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 11       | 44-47                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 3, E | BA[1:0] | = 3 in              | stead                |         |        |                                                              |          |        |        |        | For x4 and                                                   |
|          |                                                                     | 12       | 48-51                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 2, E | BA[1:0] | = 1 in              | stead                |         |        |                                                              |          |        |        |        | x8 only                                                      |
|          |                                                                     | 13       | 52-55                                                 | <u> </u>  | at Sub- |        |          |           |          |         |                     |                      |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 14       | 56-59                                                 | repea     | at Sub- | Loop 0 | , use B  | G[1:0]    | 2 = 2, E | BA[1:0] | = 3 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                     | 15       | 60-63                                                 | repea     | at Sub- | Loop 1 | , use B  | G[1:0]    | 2 = 3, E | BA[1:0] | = 0 in              | stead                |         |        |                                                              |          |        |        |        |                                                              |

NOTE 1 DQS, DQS are used according to RD Commands, otherwise VDDQ.

NOTE 2 BG1 is don't care for x16 device

NOTE 3 C[2:0] are used only for 3DS device

NOTE 4 Burst Sequence driven on each DQ signal by Read Command.



# $I_{DD4W},\,I_{DD4WA},\,I_{DD4WB\ and}\ I_{DD4W\_par}$ Measurement-Loop Pattern

| CK / CK  | СКЕ                                                                                                                                                                              | Sub-Loop | Cycle<br>Number | Command   | <u>CS</u> | ACT    | RAS / A16 | CAS / A15 | <u>W</u> | ОБТ    | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC | A[17,13,11]                                                  | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup>                                            |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-----------|-----------|--------|-----------|-----------|----------|--------|---------------------|----------------------|---------|--------|--------------------------------------------------------------|----------|--------|--------|--------|--------------------------------------------------------------|
|          |                                                                                                                                                                                  | 0        | 0               | WR        | 0         | 1      | 1         | 0         | 0        | 1      | 0                   | 0                    | 0       | 0      | 0                                                            | 0        | 0      | 0      | 0      | D0=00, D1=FF<br>D2=FF, D3=00<br>D4=FF, D5=00<br>D6=00, D7=FF |
|          |                                                                                                                                                                                  |          | 1               | D         | 1         | 0      | 0         | 0         | 0        | 1      | 0                   | 0                    | 0       | 0      | 0                                                            | 0        | 0      | 0      | 0      | -                                                            |
|          |                                                                                                                                                                                  |          | 2,3             | D#,<br>D# | 1         | 1      | 1         | 1         | 1        | 1      | 0                   | 3 <sup>2</sup>       | 3       | 0      | 0                                                            | 0        | 7      | F      | 0      | -                                                            |
|          | 2,3 D# 1 1 1 1 1 1 0 3 <sup>2</sup> 3 0 0 0 7 F 0  4 WR 0 1 1 0 0 1 1 0 0 0 0 0 7 F 0  5 D 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0  6,7 D#, 1 1 1 1 1 1 1 0 3 <sup>2</sup> 3 0 0 0 7 F 0 |          |                 |           |           |        |           |           |          |        |                     |                      |         |        | D0=FF, D1=00<br>D2=00, D3=FF<br>D4=00, D5=FF<br>D6=FF, D7=00 |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  |          | 5               | D         | 1         | 0      | 0         | 0         | 0        | 1      | 0                   | 0                    | 0       | 0      | 0                                                            | 0        | 0      | 0      | 0      | -                                                            |
|          | ч                                                                                                                                                                                |          | 6,7             |           | 1         | 1      | 1         | 1         | 1        | 1      | 0                   | 3 <sup>2</sup>       | 3       | 0      | 0                                                            | 0        | 7      | F      | 0      | -                                                            |
| toggling | Static High                                                                                                                                                                      | 2        | 8-11            | repea     | at Sub-   | Loop ( | ), use E  | BG[1:0]   | 2 = 0,   | BA[1:0 | ] = 2 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
| togg     | a <b>ti</b> c                                                                                                                                                                    | 3        | 12-15           | repea     | at Sub-   | Loop 1 | , use E   | 3G[1:0]   | 2 = 1,   | BA[1:0 | ] = 3 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
| -        | St                                                                                                                                                                               | 4        | 16-19           | repea     | at Sub-   | Loop ( | ), use E  | 3G[1:0]   | 2 = 0, 1 | BA[1:0 | ] = 1 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 5        | 20-23           | repea     | at Sub-   | Loop 1 | , use E   | 3G[1:0]   | 2 = 1,   | BA[1:0 | ] = 2 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 6        | 24-27           | repea     | at Sub-   | Loop ( | ), use E  | 3G[1:0]   | 2 = 0, 1 | BA[1:0 | ] = 3 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 7        | 28-31           | repea     | at Sub-   | Loop 1 | , use E   | 3G[1:0]   | 2 = 1,   | BA[1:0 | ] = 0 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 8        | 32-35           | repea     | at Sub-   | Loop ( | ), use E  | 3G[1:0]   | 2 = 2,   | BA[1:0 | ] = 0 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 9        | 36-39           | repea     | at Sub-   | Loop 1 | , use E   | 3G[1:0]   | 2 = 3,   | BA[1:0 | ] = 1 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 10       | 40-43           |           |           |        |           |           | 2 = 2,   |        |                     |                      |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 11       | 44-47           |           |           |        |           |           | 2 = 3,   |        |                     |                      |         |        |                                                              |          |        |        |        | For x4 and                                                   |
|          |                                                                                                                                                                                  | 12       | 48-51           |           |           |        |           |           | 2 = 2,   |        |                     |                      |         |        |                                                              |          |        |        |        | x8 only                                                      |
|          |                                                                                                                                                                                  | 13       | 52-55           |           |           |        |           |           | 2 = 3,   |        |                     |                      |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 14       | 56-59           |           |           |        |           |           | 2 = 2,   |        |                     |                      |         |        |                                                              |          |        |        |        |                                                              |
|          |                                                                                                                                                                                  | 15       | 60-63           | repea     | at Sub-   | Loop 1 | , use E   | 3G[1:0]   | 2 = 3, 1 | BA[1:0 | ] = 0 in            | stead                |         |        |                                                              |          |        |        |        |                                                              |

NOTE 1 DQS, DQS are used according to WR Commands, otherwise VDDQ.

NOTE 2 BG1 is don't care for x16 device

NOTE 3 C[2:0] are used only for 3DS device

NOTE 4 Burst Sequence driven on each DQ signal by Write Command.



# I<sub>DD4WC</sub> Measurement-Loop Pattern

| CK / CK  | CKE             | Sub-Loop | Cycle<br>Number | Command   | <u>S2</u> | ACT    | RAS/ A16 | CAS/ A15 | <u>W</u> | ООТ    | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴                                                                  |
|----------|-----------------|----------|-----------------|-----------|-----------|--------|----------|----------|----------|--------|---------------------|----------------------|---------|---------|-------------|----------|--------|--------|--------|------------------------------------------------------------------------|
|          |                 |          | 0               | WR        | 0         | 1      | 1        | 0        | 1        | 1      | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | D0=00, D1=FF<br>D2=FF, D3=00<br>D4=FF, D5=00<br>D6=00, D7=FF<br>D8=CRC |
|          |                 |          | 1,2             | D, D      | 1         | 0      | 0        | 0        | 0        | 1      | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -                                                                      |
|          |                 |          | 3,4             | D#,<br>D# | 1         | 1      | 1        | 1        | 1        | 1      | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                                                                      |
|          |                 | 0        | 5               | WR        | 0         | 1      | 1        | 0        | 1        | 1      | 0                   | 1                    | 1       | 0       | 0           | 0        | 7      | F      | 0      | D0=FF, D1=00<br>D2=00, D3=FF<br>D4=00, D5=FF<br>D6=FF, D7=00<br>D8=CRC |
|          |                 |          | 6,7             | D, D      |           |        |          |          |          |        |                     |                      |         |         |             |          |        |        | 0      | -                                                                      |
| ing      | Static High     |          | 8,9             | D#,<br>D# |           |        |          |          |          |        |                     |                      |         |         |             |          |        |        | -      |                                                                        |
| toggling | ı <b>ti</b> c l | 2        | 10-14           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 0, I | BA[1:0 | ] = 2 in            | stead                |         |         |             |          |        |        |        |                                                                        |
| =        | Sta             | 3        | 15-19           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 1, I | BA[1:0 | ] = 3 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 4        | 20-24           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 0, I | BA[1:0 | ] = 1 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 5        | 25-29           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 1, I | BA[1:0 | ] = 2 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 6        | 30-34           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 0, I | BA[1:0 | ] = 3 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 7        | 35-39           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 1, I | BA[1:0 | ] = 0 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 8        | 40-44           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 2, I | BA[1:0 | ] = 0 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 9        | 45-49           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 3, I | BA[1:0 | ] = 1 in            | stead                |         |         |             |          |        |        |        |                                                                        |
|          |                 | 10       | 50-54           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 2, I | BA[1:0 | ] = 2 in            | stead                |         |         |             |          |        |        |        | ļ <b> </b>                                                             |
|          |                 | 11       | 55-59           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 3, I | BA[1:0 | ] = 3 in            | stead                |         |         |             |          |        |        |        | For x4 and                                                             |
|          |                 | 12       | 60-64           | repea     | at Sub-   | Loop 0 | , use B  | G[1:0]   | 2 = 2, I | BA[1:0 | ] = 1 in            | stead                |         |         |             |          |        |        |        | x8 only                                                                |
|          |                 | 13       | 65-69           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 3, I | BA[1:0 | ] = 2 in            | stead                |         |         |             |          |        |        |        | ļ <b> </b>                                                             |
|          |                 | 14       | 70-74           | <u> </u>  |           | Loop 0 |          |          |          |        |                     |                      |         |         |             |          |        |        |        |                                                                        |
|          |                 | 15       | 70-74           | repea     | at Sub-   | Loop 1 | , use B  | G[1:0]   | 2 = 3, I | BA[1:0 | ] = 0 in            | stead                |         |         |             |          |        |        |        |                                                                        |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 BG1 is don't care for x16 device.

NOTE 3 C[2:0] are used only for 3DS device.

NOTE 4 Burst Sequence driven on each DQ signal by Write Command.



#### **IDD5B** Measurement-Loop Pattern

| CK/CK    | CKE         | Sub-Loop | Cycle<br>Number   | Command                                                                                                                                                                    | SS       | ACT    | RAS / A16 | CAS / A15 | <u>WE</u> / A14 | ООТ    | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data⁴      |
|----------|-------------|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------|-----------|-----------------|--------|---------------------|----------------------|---------|---------|-------------|----------|--------|--------|--------|------------|
|          |             | 0        | 0                 | REF                                                                                                                                                                        | 1        | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -          |
|          |             |          | 1                 | D                                                                                                                                                                          | 1        | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -          |
|          |             |          | 2                 | D                                                                                                                                                                          | 1        | 0      | 0         | 0         | 0               | 0      | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -          |
|          |             |          | 3                 | D#,<br>D#                                                                                                                                                                  | 1        | 1      | 1         | 1         | 1               | 0      | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -          |
|          |             |          | 4                 | D#,<br>D#                                                                                                                                                                  | 1        | 1      | 1         | 1         | 1               | 0      | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -          |
|          |             |          | 4-7               | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 1,         | BA[1:0 | )] = 1 ir           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 8-11              | repeat pattern 14, use BG[1:0]2 = 0, BA[1:0] = 2 instead repeat pattern 14, use BG[1:0]2 = 1, BA[1:0] = 3 instead repeat pattern 14, use BG[1:0]2 = 0, BA[1:0] = 1 instead |          |        |           |           |                 |        |                     |                      |         |         |             |          |        |        |        |            |
|          |             |          | 12-15             |                                                                                                                                                                            |          |        |           |           |                 |        |                     |                      |         |         |             |          |        |        |        |            |
|          |             |          | 16-19             |                                                                                                                                                                            |          |        |           |           |                 |        |                     |                      |         |         |             |          |        |        |        |            |
| ng       | ligh        | 1        | 20-23             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 1,         | BA[1:0 | )] = 2 ir           | nstead               |         |         |             |          |        |        |        |            |
| toggling | Static High |          | 24-27             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 0,         | BA[1:0 | 1i                  | nstead               |         |         |             |          |        |        |        |            |
| 유        | Sta         |          | 28-31             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 1,         | BA[1:0 | 1i 0 = [(           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 32-35             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 2,         | BA[1:0 | 1i 0 = [0           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 36-39             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 3,         | BA[1:0 | )] = 1 ii           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 40-43             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 2,         | BA[1:0 | )] = 2 ir           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 44-47             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 3,         | BA[1:0 | 1i C = [(           | nstead               |         |         |             |          |        |        |        | For x4 and |
|          |             |          | 48-51             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 2,         | BA[1:0 | )] = 1 ii           | nstead               |         |         |             |          |        |        |        | x8 only    |
|          |             |          | 52-55             |                                                                                                                                                                            | at patte |        |           |           |                 |        |                     |                      |         |         |             |          |        |        |        |            |
|          |             |          | 56-59             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 2,         | BA[1:0 | )] = 3 iı           | nstead               |         |         |             |          |        |        |        |            |
|          |             |          | 60-63             | repea                                                                                                                                                                      | at patte | ern 1  | 4, use    | BG[1:0    | ]2 = 3,         | BA[1:0 | 1i 0 = [(           | nstead               |         |         |             |          |        |        |        |            |
|          |             | 2        | 64<br>nRFC -<br>1 | repea                                                                                                                                                                      | at Sub-  | Loop 1 | , Trunc   | ate, if   | necess          | sary   |                     |                      |         |         |             |          |        |        |        |            |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 BG1 is don't care for x16 device.

NOTE 3 C[2:0] are used only for 3DS device.

NOTE 4 DQ signals are VDDQ.



# I<sub>DD7</sub> Measurement-Loop Pattern

| CK / CK  | CKE         | Sub-Loop | Cycle<br>Number | Command  | SS    | ACT     | RAS/ A16 | CAS / A15 | <u>WE</u> / A14 | ООТ       | C[2:0] <sup>3</sup> | BG[1:0] <sup>2</sup> | BA[1:0] | A12/ BC | A[17,13,11] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup>                                            |
|----------|-------------|----------|-----------------|----------|-------|---------|----------|-----------|-----------------|-----------|---------------------|----------------------|---------|---------|-------------|----------|--------|--------|--------|--------------------------------------------------------------|
|          |             |          | 0               | ACT      | 0     | 0       | 0        | 0         | 0               | 0         | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             | 0        | 1               | RDA      | 0     | 1       | 1        | 0         | 1               | 0         |                     | 0                    | 0       | 0       | 0           | 1        | 0      | 0      | 0      | D0=00, D1=FF<br>D2=FF, D3=00<br>D4=FF, D5=00<br>D6=00, D7=FF |
|          |             |          | 2               | D        | 1     | 0       | 0        | 0         | 0               | 0         | 0                   | 0                    | 0       | 0       | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             |          | 3               | D#       | 1     | 1       | 1        | 1         | 1               | 0         | 0                   | 3 <sup>2</sup>       | 3       | 0       | 0           | 0        | 7      | F      | 0      | -                                                            |
|          |             |          |                 | repe     | at pa | ttern : | 23 ι     | ıntil n   | RRD -           | 1, if r   | nRCD :              | > 4. Tr              | uncat   | te if n | ecessa      | ary      |        |        |        |                                                              |
|          |             |          | nRRD            | ACT      | 0     | 0       | 0        | 0         | 0               | 0         | 0                   | 1                    | 1       | 0       | 0           | 0        | 0      | 0      | 0      | -                                                            |
|          |             | 1        | nRRD + 1        | RDA      | 0     | 1       | 1        | 0         | 1               | 0         |                     | 1                    | 1       | 0       | 0           | 1        | 0      | 0      | 0      | D0=FF, D1=00<br>D2=00, D3=FF<br>D4=00, D5=FF<br>D6=FF, D7=00 |
|          |             |          |                 | repe     | at pa | ttern : | 2 3      | until     | 2*nRF           | RD - 1    | , if nR             | CD > 4               | 1. Trur | ncate   | if nec      | essary   | y      |        |        |                                                              |
|          |             | 2        | 2*nRRD          | repe     | at Su | b-Loo   | p 0, u   | se BG     | [1:0]2          | 2 = 0, [  | BA[1:0              | )] = 2               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 3        | 3*nRRD          | repe     | at Su | b-Loo   | p 1, u   | se BG     | [1:0]2          | ? = 1, E  | 3A[1:0              | )] = 3               | instea  | ıd      |             |          |        |        |        |                                                              |
| )        | ٦           | 4        | 4*nRRD          | repe     | at pa | ttern   | 2 3      | until     | nFAW            | ′ - 1, if | nFAV                | V > 4*               | nRCD    | ). Trur | ncate       | if nece  | essary | /      |        |                                                              |
| toggling | Static High | 5        | nFAW            | repe     | at Su | b-Loo   | p 0, u   | se BG     | [1:0]2          | 2 = 0, E  | BA[1:0              | )] = 1               | instea  | ıd      |             |          |        |        |        |                                                              |
| tog      | tati        | 6        | nFAW + nRRD     | repe     | at Su | b-Loo   | p 1, u   | se BG     | [1:0]2          | ? = 1, E  | 3A[1:0              | )] = 2               | instea  | ıd      |             |          |        |        |        |                                                              |
|          | S           | 7        | nFAW + 2*nRRD   | repe     | at Su | b-Loo   | p 0, u   | se BG     | [1:0]2          | ? = 0, E  | BA[1:0              | )] = 3               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 8        | nFAW + 3*nRRD   | repe     | at Su | b-Loo   | p 1, u   | se BG     | [1:0]2          | ? = 1, E  | 3A[1:0              | 0] = 0               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 9        | nFAW + 4*nRRD   | repe     | at Su | b-Loo   | p 4      |           |                 |           |                     |                      |         |         |             |          |        |        |        |                                                              |
|          |             | 10       | 2*nFAW          | repe     | at Su | b-Loo   | p 0, u   | se BG     | [1:0]2          | ? = 2, E  | 3A[1:0              | 0] = 0               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 11       | 2*nFAW + nRRD   |          |       |         |          |           |                 | 2 = 3, E  |                     |                      |         |         |             |          |        |        |        |                                                              |
|          |             | 12       | 2*nFAW + 2*nRRD | repe     | at Su | b-Loo   | p 0, u   | se BG     | [1:0]2          | ? = 2, E  | BA[1:0              | )] = 2               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 13       | 2*nFAW + 3*nRRD | repe     | at Su | b-Loo   | p 1, u   | se BG     | [1:0]2          | ? = 3, E  | BA[1:0              | )] = 3               | instea  | ıd      |             |          |        |        |        |                                                              |
|          |             | 14       | 2*nFAW + 4*nRRD | repe     | at Su | b-Loo   | p 4      |           |                 |           |                     |                      |         |         |             |          |        |        |        | For x4 and x8                                                |
|          |             | 15       | 3*nFAW          | rene     | at Su | h-l no  | n () II  | se BG     | [1:0]2          | ? = 2, E  | 3A[1·(              | 0] = 1               | instea  | ıd      |             |          |        |        |        | only                                                         |
|          |             | 16       | 3*nFAW + nRRD   |          |       |         |          |           |                 | ? = 3, F  |                     | -                    |         |         |             |          |        |        |        |                                                              |
|          |             | 17       | 3*nFAW + 2*nRRD | i i      |       |         |          |           |                 | ? = 2, F  |                     |                      |         |         |             |          |        |        |        |                                                              |
|          |             | 18       | 3*nFAW + 3*nRRD | <u> </u> |       |         |          |           |                 | ? = 3, E  |                     |                      |         |         |             |          |        |        |        |                                                              |
|          |             | 19       | 3*nFAW + 4*nRRD |          |       | b-Loo   |          |           |                 |           |                     |                      |         |         |             |          |        |        |        |                                                              |
|          |             | 20       | 4*nFAW          | repe     | at pa | ttern   | 2 3      | until     | nRC -           | 1, if n   | RC > 4              | 1*nFA                | W. Tr   | uncat   | e if ne     | ecessa   | ary    |        |        |                                                              |

NOTE 1 DQS, DQS are VDDQ.

NOTE 2 BG1 is don't care for x16 device.

NOTE 3 C[2:0] are used only for 3DS device.

NOTE 4 Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.



#### **IDD6 Descriptions**

| Symbol            | Temperature Range | NOTE  |
|-------------------|-------------------|-------|
| I <sub>DD6N</sub> | -40 - 85 °C       | 1,2,6 |
| I <sub>DD6E</sub> | -40 - 105 °C      | 1,3,6 |
| I <sub>DD6R</sub> | -40 - 45 °C       | 4,5,6 |
|                   | -40 - 25 °C       | 4,6   |
| I <sub>DD6A</sub> | -40 - 45 °C       | 4,6   |
|                   | -40 - 75 °C       | 4,6   |

NOTE 1 Max values for IDD currents considering worst case conditions of process, temperature and voltage.

NOTE 2 Applicable for MR2 settings A6=0 and A7=0.

NOTE 3 Applicable for MR2 settings A6=0 and A7=1.

NOTE 4 Typical values for upper end of temperature range shown to the left.

NOTE 5 Applicable for MR2 settings A6=1 and A7=0.

NOTE 6 DRAM is permitted to operate only as specified by Component Operating Temperature Range (TOPER)

## IS43/46QR85120B IS43/46QR16256B



#### IDD, IDDQ and IPP Specification

| Symbol | Description                                             | DDR4 | l-2133 | DDR4 | 1-2400 | DDR4 | -2666 | Unit |
|--------|---------------------------------------------------------|------|--------|------|--------|------|-------|------|
| Symbol | Description                                             | х8   | x16    | х8   | x16    | х8   | x16   | Onit |
| IDD0   | Operating One Bank Active-Precharge Current (AL=0)      | 116  | 129    | 118  | 131    | 123  | 135   | mA   |
| IPP0   | Operating One Bank Active-Precharge IPP Current         | 8    | 10     | 8    | 10     | 8    | 10    | mA   |
| IDD1   | Operating One Bank Active-Read-Precharge Current (AL=0) | 158  | 184    | 162  | 187    | 172  | 197   | mA   |
| IDD2N  | Precharge Standby Current (AL=0)                        | 98   | 98     | 100  | 100    | 105  | 105   | mA   |
| IDD2NT | Precharge Standby ODT Current                           | 160  | 170    | 166  | 176    | 178  | 188   | mA   |
| IDD2P  | Precharge Power-Down Current                            | 56   | 56     | 58   | 58     | 62   | 62    | mA   |
| IDD2Q  | Precharge Quiet Standby Current                         | 89   | 89     | 94   | 94     | 98   | 98    | mA   |
| IDD3N  | Active Standby Current                                  | 116  | 117    | 119  | 120    | 124  | 125   | mA   |
| IPP3N  | Active Standby IPP Current                              | 2    | 2      | 2    | 2      | 2    | 2     | mA   |
| IDD3P  | Active Power-Down Current                               | 88   | 89     | 91   | 92     | 95   | 96    | mA   |
| IDD4R  | Operating Burst Read Current                            | 249  | 349    | 254  | 365    | 274  | 390   | mA   |
| IDD4W  | Operating Burst Write Current                           | 237  | 328    | 242  | 333    | 261  | 353   | mA   |
| IDD5R  | Distributed Refresh Current (1X REF)                    | 105  | 105    | 110  | 110    | 115  | 115   | mA   |
| IPP5R  | Distributed Refresh IPP Current (1X REF)                | 3    | 3      | 3    | 3      | 3    | 3     | mA   |
| IDD6N  | Self Refresh Current                                    | 30   | 30     | 30   | 30     | 30   | 30    | mA   |
| IDD6E  | Self-Refresh Current                                    | 40   | 40     | 40   | 40     | 40   | 40    | mA   |
| IDD6R  | Self-Refresh Current                                    | 23   | 23     | 23   | 23     | 23   | 23    | mA   |
| IDD6A  | Auto Self-Refresh Current (25°C)                        | 27   | 27     | 27   | 27     | 27   | 27    | mA   |
| IDD6A  | Auto Self-Refresh Current (45°C)                        | 54   | 54     | 54   | 54     | 54   | 54    | mA   |
| IDD6A  | Auto Self-Refresh Current (75°C)                        | 81   | 81     | 81   | 81     | 81   | 81    | mA   |
| IPP6X  | Auto Self-Refresh IPP Current                           | 5    | 5      | 5    | 5      | 5    | 5     | mA   |
| IDD7   | Operating Bank Interleave Read Current                  | 235  | 365    | 245  | 375    | 255  | 385   | mA   |
| IPP7   | Operating Bank Interleave Read IPP Current              | 27   | 50     | 27   | 50     | 27   | 50    | mA   |
| IDD8   | Maximum Power Down Current                              | 24   | 24     | 24   | 24     | 24   | 24    | mA   |

NOTE 1 When Tc <  $0^{\circ}$ C, or Tc >  $95^{\circ}$ C, IDD values require derating by up to 20%.



# **Electrical Characteristics & AC Timing**

### Reference Load for AC Timing and Output Slew Rate

The effective reference load of  $50\Omega$  to VTT = VDDQ and driver impedance of RZQ/7 for each output was used in defining the relevant AC timing parameters of the device as well as output slew rate measurements.

It is not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.





# **Timing Parameters by Speed Grade for DDR4-2133**

| Speed                                                                          |                  | DDR4                                                     | Linit                                   | Notos    |       |
|--------------------------------------------------------------------------------|------------------|----------------------------------------------------------|-----------------------------------------|----------|-------|
| Parameter                                                                      | Symbol           | Min                                                      | Max                                     | Unit     | Notes |
| Clock Timing                                                                   |                  | -                                                        |                                         |          |       |
| Minimum Clock Cycle Time (DLL off mode)                                        | tCK<br>(DLL_OFF) | 8                                                        | 1.9                                     | ns       |       |
| Average Clock Period                                                           | tCK(avg)         | 0.937                                                    | <1.071                                  | ns       | 35,36 |
| Average high pulse width                                                       | tCH(avg)         | 0.48                                                     | 0.52                                    | tCK(avg) |       |
| Average low pulse width                                                        | tCL(avg)         | 0.48                                                     | 0.52                                    | tCK(avg) |       |
| Absolute Clock Period                                                          | tCK(abs)         |                                                          | +tJIT(per)min_tot<br>+ tJIT(per)max_tot | tCK(avg) |       |
| Absolute clock HIGH pulse width                                                | tCH(abs)         | 0.45                                                     | -                                       | tCK(avg) | 23    |
| Absolute clock LOW pulse width                                                 | tCL(abs)         | 0.45                                                     | -                                       | tCK(avg) | 24    |
| Clock Period Jitter- total                                                     | JIT(per)_tot     | -47                                                      | 47                                      | ps       | 25    |
| Clock Period Jitter- deterministic                                             | JIT(per)_dj      | -23                                                      | 23                                      | ps       | 26    |
| Clock Period Jitter during DLL locking period                                  | tJIT(per, lck)   | -38                                                      | 38                                      | ps       |       |
| Cycle to Cycle Period Jitter                                                   | tJIT(cc)_total   | -                                                        | 94                                      | ps       | 25    |
| Cycle to Cycle Period Jitter during DLL locking period                         | tJIT(cc, lck)    | -                                                        | 75                                      | ps       |       |
| Cumulative error across 2 cycles                                               | tERR(2per)       | -69                                                      | 69                                      | ps       |       |
| Cumulative error across 3 cycles                                               | tERR(3per)       | -82                                                      | 82                                      | ps       |       |
| Cumulative error across 4 cycles                                               | tERR(4per)       | -91                                                      | 91                                      | ps       |       |
| Cumulative error across 5 cycles                                               | tERR(5per)       | -98                                                      | 98                                      | ps       |       |
| Cumulative error across 6 cycles                                               | tERR(6per)       | -104                                                     | 104                                     | ps       |       |
| Cumulative error across 7 cycles                                               | tERR(7per)       | -109                                                     | 109                                     | ps       |       |
| Cumulative error across 8 cycles                                               | tERR(8per)       | -113                                                     | 113                                     | ps       |       |
| Cumulative error across 9 cycles                                               | tERR(9per)       | -117                                                     | 117                                     | ps       |       |
| Cumulative error across 10 cycles                                              | tERR(10per)      | -120                                                     | 120                                     | ps       |       |
| Cumulative error across 11 cycles                                              | tERR(11per)      | -123                                                     | 123                                     | ps       |       |
| Cumulative error across 12 cycles                                              | tERR(12per)      | -126                                                     | 126                                     | ps       |       |
| Cumulative error across n = 13, 1449, 50 cycles                                | tERR(nper)       | tERR(nper)min = ((1 + 0.68<br>tERR(nper)max = ((1 + 0.68 |                                         | ps       |       |
| Command and Address setup time to CK,                                          | tIS(base)        | 80                                                       | -                                       | ps       |       |
| Command and Address setup time to CK,<br>CK referenced to Vref levels          | tIS(Vref)        | 180                                                      | -                                       | ps       |       |
| Command and Address hold time to CK,  Kreferenced to Vih(dc) / Vil(dc)  Levels | tIH(base)        | 105                                                      |                                         | ps       |       |
| Command and Address hold time to CK,                                           | tIH(Vref)        | 180                                                      | -                                       | ps       |       |
| Control and Address Input pulse width for each input                           | tIPW             | 460                                                      | -                                       | ps       |       |
| Command and Address Timing                                                     |                  |                                                          |                                         |          |       |
| CAS to CAS command delay for same bank group                                   | tCCD_L           | max (4nCK, 5.355ns)                                      | -                                       | nCK      | 34    |

| Cnood                                                                                                                                 |               | DDD4                                     |                         |            |                   |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------|-------------------------|------------|-------------------|
| Speed                                                                                                                                 | Complete      |                                          | -2133                   | Unit       | Notes             |
| Parameter                                                                                                                             | Symbol        | Min                                      | Max                     |            |                   |
| CAS to CAS command delay for different<br>bank group                                                                                  | tCCD_S        | 4                                        | -                       | nCK        | 34                |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size                                                          | tRRD_S(2K)    | Max(4nCK,5.3ns) –                        |                         | nCK        | 34                |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1KB page size                                                          | tRRD_S(1K)    | Max(4nCK,3.7ns)                          | -                       | nCK        | 34                |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1/2KB page size                                                        | tRRD_S(1/2K)  | Max(4nCK,3.7ns)                          | -                       | nCK        | 34                |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size                                                               | tRRD_L(2K)    | Max(4nCK,6.4ns)                          | -                       | nCK        | 34                |
| ACTIVATE to ACTIVATE Command delay to                                                                                                 | tRRD_L(1K)    | Max(4nCK,5.3ns)                          | -                       | nCK        | 34                |
| same bank group for 1KB page size  ACTIVATE to ACTIVATE Command delay to                                                              | tRRD_L(1/2K)  | Max(4nCK,5.3ns)                          | _                       | nCK        | 34                |
| same bank group for 1/2KB page size  Four activate window for 2KB page size                                                           | tFAW_2K       | Max(28nCK,30ns)                          | _                       | ns         | 34                |
| Four activate window for 1KB page size                                                                                                | tFAW_1K       | Max(20nCK,21ns)                          | _                       | ns         | 34                |
|                                                                                                                                       | _             |                                          |                         |            | 34                |
| Four activate window for 1/2KB page size                                                                                              | tFAW_1/2K     | Max(16nCK,15ns)                          | -                       | ns         | 54                |
| Delay from start of internal write<br>transaction to internal read command for<br>different bank group                                | tWTR_S        | max(2nCK,2.5ns)                          | -                       | nCK        | 1,2,34            |
| Delay from start of internal write<br>transaction to internal read command for<br>same bank group                                     | tWTR_L        | max(4nCK,7.5ns)                          | -                       | nCK        | 1,34              |
| Internal READ Command to PRECHARGE Command delay                                                                                      | tRTP          | max(4nCK,7.5ns) –                        |                         | nCK        |                   |
| WRITE recovery time                                                                                                                   | tWR           | 15 –                                     |                         | ns         | 1                 |
| Write recovery time when CRC and DM are                                                                                               | tWR_CRC_DM    | tWR+max(5nCK,3.75ns)                     | _                       | ns         | 1,28              |
| enabled delay from start of internal write transaction to internal read command for different bank group with both CRC and DM enabled | tWTR_S_CRC_DM | tWTR_S+max(5nCK,3.75ns)                  | -                       | ns         | 2,29,34           |
| delay from start of internal write<br>transaction to internal read command for<br>same bank group with both CRC and DM<br>enabled     | tWTR_L_CRC_DM | tWTR_L+max(5nCK,3.75ns)                  | -                       | ns         | 3,30,34           |
| DLL locking time                                                                                                                      | tDLLK         | 768                                      | _                       | nCK        |                   |
| Mode Register Set command cycle time                                                                                                  | tMRD          | 8                                        | -                       | nCK        |                   |
| Mode Register Set command update delay                                                                                                | tMOD          | max(24nCK,15ns)                          | _                       | nCK        | 50                |
| Multi-Purpose Register Recovery Time                                                                                                  | tMPRR         | 1                                        | -                       | nCK        | 33                |
| Multi Purpose Register Write Recovery<br>Time                                                                                         | tWR_MPR       | tMOD (min)+ AL + PL                      | -                       | nCK        |                   |
| Auto precharge write recovery + precharge time                                                                                        | tDAL(min)     | Programmed WR + ro                       | undup ( tRP / tCK(avg)) | nCK        | 52                |
| © to Command Address Latency                                                                                                          |               |                                          |                         |            |                   |
| CS to Command Address Latency                                                                                                         | tCAL          | max (3nCK, 3.748ns)                      | _                       | nCK        |                   |
| DRAM Data Timing                                                                                                                      |               | (1 - 7 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - |                         |            |                   |
| DQS,DQS to DQ skew, per group, per access                                                                                             | tDQSQ         | -                                        | 0.16                    | tCK(avg)/2 | 13,18<br>39,49    |
| DQ output hold time from DQS,DQS                                                                                                      | tQH           | 0.76 –                                   |                         | tCK(avg)/2 | 13,17,18<br>39,49 |
| Data Valid Window per device per UI<br>: ( tQH - tDQSQ ) of each UI on a given DRAM                                                   | tDVWd         | 0.64                                     | -                       | UI         | 17,18<br>39,49    |
| Data Valid Window per pin per UI : ( tQH<br>- tDQSQ ) each UI on a pin of a given DRAM                                                | tDVWp         | 0.69                                     |                         | UI         | 17,18<br>39,49    |
| DQ low impedance time from CK, $\overline{\text{CK}}$                                                                                 | tLZ(DQ)       | -360 180                                 |                         | ps         | 39                |
| DQ high impedance time from CK, CK                                                                                                    | tHZ(DQ)       | - 180                                    |                         | ps         | 39                |

| Cnood                                                                                                |                  | DDD4                     |           |       |             |
|------------------------------------------------------------------------------------------------------|------------------|--------------------------|-----------|-------|-------------|
| Speed                                                                                                | Complete         |                          | -2133     | Unit  | Notes       |
| Parameter                                                                                            | Symbol           | Min                      | Max       |       |             |
| Data Strobe Timing                                                                                   | ı                | l                        | l         | 1     | 1           |
| DQS,DQS differential READ Preamble (1 clock preamble)                                                | tRPRE            | 0.9                      | Note 44   | tCK   | 40          |
| DQS,DQS differential READ Postamble                                                                  | tRPST            | 0.33                     | _         | tCK   |             |
| DQS,DQS differential output high time                                                                | tQSH             | 0.4                      | _         | tCK   | 21          |
| DQS,DQS differential output low time                                                                 | tQSL             | 0.4                      | _         | tCK   | 20          |
|                                                                                                      | tWPRE            | 0.9                      | _         |       | 42          |
| DQS,DQS differential WRITE Preamble                                                                  | tWPST            |                          |           | tCK   | 42          |
| DQS,DQS differential WRITE Postamble                                                                 | IMP31            | 0.33                     | -         | tCK   |             |
| DQS and DQS low-impedance time (Referenced from RL-1) DQS and DQS high-impedance time                | tLZ(DQS)         | -360                     | 180       | ps    |             |
| (Referenced from RL+BL/2)                                                                            | tHZ(DQS)         | -                        | 180       | ps    |             |
| DQS,DQS differential input low pulse width                                                           | tDQSL            | 0.46                     | 0.54      | tCK   |             |
| DQS,DQS differential input high pulse width                                                          | tDQSH            | 0.46                     | 0.54      | tCK   |             |
| DQS,DQS rising edge to CK,CK rising edge (1 clock preamble)                                          | tDQSS            | -0.27                    | 0.27      | tCK   | 42          |
| DQS,DQS falling edge setup time to CK,CK rising edge                                                 | tDSS             | 0.18                     | -         | tCK   |             |
| DQS,DQS falling edge hold time from CK,CK rising edge                                                | tDSH             | 0.18                     | -         | tCK   |             |
| DQS, DQS rising edge output timing location from rising CK, CK with DLL On mode                      | tDQSCK (DLL On)  | -180                     | 180       | ps    | 37,38<br>39 |
| DQS, DQS rising edge output variance window per DRAM                                                 | tDQSCKI (DLL On) | _                        | 310       | ps    | 37,38<br>39 |
| MPSM Timing                                                                                          |                  |                          |           |       |             |
| Command path disable delay upon MPSM entry                                                           | tMPED            | tMOD(min) +tCPDED(min)   | -         | nCK   |             |
| Valid clock requirement after MPSM entry                                                             | tCKMPE           | tMOD(min) +tCPDED(min)   | -         | nCK   |             |
| Valid clock requirement before MPSM exit                                                             | tCKMPX           | tCKSRX(min)              | -         | nCK   |             |
| Exit MPSM to commands not requiring a                                                                | +V/MD            |                          |           | nCK   |             |
| locked DLL<br>Exit MPSM to commands requiring a locked                                               | tXMP             | tXS                      | -         |       |             |
| DLL                                                                                                  | tXMPDLL          | tXMP(min) + tXSDLL(min)  | -         | nCK   |             |
| CS setup time to CKE                                                                                 | tMPX_S           | tIS(min)+tIH(min)        | -         | ns    |             |
| CS High hold time to CKE                                                                             | tMPX_HH          | tXP                      | -         | ns    |             |
| CS Low hold time to CKE                                                                              | tMPX_LH          | 12                       | tXMP-10ns | ns    |             |
| Calibra <del>ti</del> on Timing                                                                      |                  |                          |           |       |             |
| Power-up and RESET calibration time                                                                  | tZQinit          | 1024                     | _         | nCK   |             |
| Normal operation Full calibration time                                                               | tZQoper          | 512                      | -         | nCK   |             |
| Normal operation Short calibration time                                                              | tZQCS            | 128                      | -         | nCK   |             |
| Reset/Self Refresh Timing                                                                            |                  |                          |           |       |             |
| Exit Reset from CKE HIGH to a valid command                                                          | tXPR             | max(5nCK,tRFC(min)+10ns) | -         | nCK   |             |
| Exit Self Refresh to commands not requiring a locked DLL                                             | tXS              | tRFC(min)+10ns           | -         | ns    |             |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT                                     | tXS_ABORT(min)   | tRFC4(min)+10ns          | -         | ns    |             |
| Exit Self Refresh to ZQCL,ZQCS and MRS (CL,CWL,WR,RTP and Gear Down)                                 | tXS_FAST(min)    | tRFC4(min)+10ns          | -         | ns    |             |
| Exit Self Refresh to commands requiring a locked DLL                                                 | tXSDLL           | tDLLK(min)               | -         | nCK   |             |
| Minimum CKE low width for Self refresh entry to exit timing                                          | tCKESR           | tCKE(min)+1nCK           | -         | nCK   |             |
| Minimum CKE low width for Self refresh                                                               | tCKESR_PAR       | tCKE(min)+1nCK+PL        | _         | nCK   |             |
| entry to exit timing with CA Parity enabled<br>Valid Clock Requirement after Self Refresh            | 101105-          |                          |           | . 611 |             |
| Entry (SRE) or Power-Down Entry (PDE)                                                                | tCKSRE           | max(5nCK,10ns)           | _         | nCK   |             |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down when CA Parity<br>is enabled | tCKSRE_PAR       | max(5nCK,10ns)+PL        | -         | nCK   |             |
| Valid Clock Requirement before Self<br>Refresh Exit (SRX) or Power-Down Exit<br>(PDX) or Reset Exit  | tCKSRX           | max(5nCK,10ns)           | -         | nCK   |             |

| Speed                                                                                                                              |                | DDR4                | -2133                                        | 1124     | Notes |
|------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|----------------------------------------------|----------|-------|
| Parameter                                                                                                                          | Symbol         | Min                 | Max                                          | Unit     | Notes |
| Power Down Timing                                                                                                                  | ,              |                     |                                              |          |       |
| Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | tXP            | max(4nCK,6ns)       | -                                            | nCK      |       |
| CKE minimum pulse width                                                                                                            | tCKE           | max (3nCK,5ns)      | -                                            | nCK      | 31,32 |
| Command pass disable delay                                                                                                         | tCPDED         | 4                   | -                                            | nCK      |       |
| Power Down Entry to Exit Timing                                                                                                    | tPD            | tCKE(min)           | 9xtREFI                                      | nCK      | 6     |
| Timing of ACT command to Power Down entry                                                                                          | tACTPDEN       | 2                   | -                                            | nCK      | 7     |
| Timing of PRE or PREA command to Power Down entry                                                                                  | tPRPDEN        | 2                   | -                                            | nCK      | 7     |
| Timing of RD/RDA command to<br>Power Down entry                                                                                    | tRDPDEN        | RL+4+1              | -                                            | nCK      |       |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                  | tWRPDEN        | WL+4+(tWR/tCK(avg)) |                                              | nCK      | 4     |
| Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                 | tWRAPDEN       | WL+4+WR+1           | -                                            | nCK      | 5     |
| Timing of WR command to<br>Power Down entry (BC4MRS)                                                                               | tWRPBC4DEN     | WL+2+(tWR/tCK(avg)) | -                                            | nCK      | 4     |
| Timing of WRA command to<br>Power Down entry (BC4MRS)                                                                              | tWRAPBC4DEN    | WL+2+WR+1           | -                                            | nCK      | 5     |
| Timing of REF command to<br>Power Down entry                                                                                       | trefpden       | 2                   | -                                            | nCK      | 7     |
| Timing of MRS command to<br>Power Down entry                                                                                       | tMRSPDEN       | tMOD(min)           | -                                            | nCK      |       |
| PDA Timing                                                                                                                         |                |                     |                                              |          |       |
| Mode Register Set command cycle time in PDA mode                                                                                   | tMRD_PDA       | max(16nCK,10ns)     |                                              | nCK      |       |
| Mode Register Set command update delay in PDA mode                                                                                 | tMOD_PDA       | tMOD                |                                              | nCK      |       |
| ODT Timing                                                                                                                         |                |                     |                                              |          |       |
| Asynchronous RTT turn-on delay (Power-<br>Down with DLL frozen)                                                                    | tAONAS         | 1.0                 | 9.0                                          | ns       |       |
| Asynchronous RTT turn-off delay (Power-<br>Down with DLL frozen)                                                                   | tAOFAS         | 1.0                 | 9.0                                          | ns       |       |
| RTT dynamic change skew                                                                                                            | tADC           | 0.3                 | 0.7                                          | tCK(avg) |       |
| Write Leveling Timing                                                                                                              |                |                     |                                              |          |       |
| First DQS/DQS rising edge after write leveling mode is programmed                                                                  | tWLMRD         | 40                  | -                                            | nCK      | 12    |
| DQS/DQS delay after write leveling mode is programmed                                                                              | tWLDQSEN       | 25                  | -                                            | nCK      | 12    |
| Write leveling setup time from rising CK/CK crossing to rising DQS/DQS crossing                                                    | tWLS           | 0.13                | -                                            | tCK(avg) |       |
| Write leveling hold time from rising DQS/DQS crossing to rising CK/CK crossing                                                     | tWLH           | 0.13                | -                                            | tCK(avg) |       |
| Write leveling output delay                                                                                                        | tWLO           | 0                   | 9.5                                          | ns       |       |
| Write leveling output error                                                                                                        | tWLOE          | 0 2                 |                                              | ns       |       |
| CA Parity Timing                                                                                                                   |                |                     |                                              |          |       |
| Commands not guaranteed to be executed during this time                                                                            | tPAR_UNKNOWN   | -                   | PL                                           | nCK      |       |
| Delay from errant command to ALERT assertion                                                                                       | tPAR_ALERT_ON  | -                   | PL+6ns                                       | nCK      |       |
| Pulse width of ALERTsignal when asserted                                                                                           | tPAR_ALERT_PW  | 56                  | 128                                          | nCK      |       |
| Time from when Alert is asserted till controller must start providing DES commands in Persistent CA parity mode                    | tPAR_ALERT_RSP | - 57                |                                              | nCK      |       |
| Parity Latency                                                                                                                     | PL             | ,                   | <u>                                     </u> | nCK      |       |
| ,                                                                                                                                  |                |                     | ex                                           |          |       |



| Speed                        |              | DDR4-2133 |         | Unit | Notes |  |  |  |
|------------------------------|--------------|-----------|---------|------|-------|--|--|--|
| Parameter                    | Symbol       | Min       | Min Max |      |       |  |  |  |
| CRC Error Reporting          |              |           |         |      |       |  |  |  |
| CRC ALERT pulse width        | CRC_ALERT_PW | 6         | 10      | nCK  |       |  |  |  |
| CRC error to ALERT latency   | tCRC_ALERT   | 3         | 13      | ns   |       |  |  |  |
| trefi                        |              |           |         |      |       |  |  |  |
| Refresh-to-Active or Refresh | tRFC1        | 260       | -       | ns   | 34    |  |  |  |
| Command Period               | tRFC2        | 160       | -       | ns   | 34    |  |  |  |
|                              | tRFC4        | 110       | -       | ns   | 34    |  |  |  |



# Timing Parameters by Speed Grade for DDR4-2400 and DDR4-2666

| Speed                                                                              |                | DDR4-              | 2400 | DDR4-                                    | 2666     | 1124     | Notes |
|------------------------------------------------------------------------------------|----------------|--------------------|------|------------------------------------------|----------|----------|-------|
| Parameter Parameter                                                                | Symbol         | Min                | Max  | Min                                      | Max      | Unit     | Notes |
| Clock Timing                                                                       | J              |                    |      |                                          |          |          |       |
| Minimum Clock Cycle Time (DLL off mode)                                            | tCK (DLL_OFF)  | 8                  | 20   | 8                                        | 20       | ns       |       |
| Average Clock Period                                                               | tCK(avg)       | 0.833              | 1.9  | 0.75                                     | 1.9      | ns       | 35,36 |
| Average high pulse width                                                           | tCH(avg)       | 0.48               | 0.52 | 0.48                                     | 0.52     | tCK(avg) |       |
| Average low pulse width                                                            | tCL(avg)       | 0.48               | 0.52 | 0.48                                     | 0.52     | tCK(avg) |       |
| Absolute Clock Period                                                              | tCK(abs)       |                    |      | ı+tJIT(per)min_tot<br>+ tJIT(per)max_tot |          | tCK(avg) |       |
| Absolute clock HIGH pulse width                                                    | tCH(abs)       | 0.45               | -    | 0.45                                     | -        | tCK(avg) | 23    |
| Absolute clock LOW pulse width                                                     | tCL(abs)       | 0.45               | -    | 0.45                                     | -        | tCK(avg) | 24    |
| Clock Period Jitter- total                                                         | JIT(per)_tot   | -42                | 42   | -38                                      | 38       | ps       | 25    |
| Clock Period Jitter- deterministic                                                 | JIT(per)_dj    | -21                | 21   | -19                                      | 19       | ps       | 26    |
| Clock Period Jitter during DLL locking period                                      | tJIT(per, lck) | -33                | 33   | -30                                      | 30       | ps       |       |
| Cycle to Cycle Period Jitter                                                       | tJIT(cc)_total | -                  | 83   | -                                        | 75       | ps       | 25    |
| Cycle to Cycle Period Jitter during DLL<br>locking period                          | tJIT(cc, lck)  | -                  | 67   | -                                        | 60       | ps       |       |
| C                                                                                  | +FDD/2mor)     | /1                 | /1   |                                          |          |          |       |
| Cumulative error across 2 cycles                                                   | tERR(2per)     | -61<br>-73         | 61   | -55<br>44                                | 55       | ps       |       |
| Cumulative error across 3 cycles                                                   | tERR(3per)     |                    | 73   | -66                                      | 66       | ps       |       |
| Cumulative error across 4 cycles                                                   | tERR(4per)     | -81                | 81   | -73                                      | 73       | ps       |       |
| Cumulative error across 5 cycles                                                   | tERR(5per)     | -87<br>-92         | 87   | -78                                      | 78       | ps       |       |
| Cumulative error across 6 cycles                                                   | tERR(6per)     |                    | 92   | -83                                      | 83       | ps       |       |
| Cumulative error across 7 cycles                                                   | tERR(7per)     | -97<br>101         | 97   | -87                                      | 87<br>91 | ps       |       |
| Cumulative error across 8 cycles                                                   | tERR(8per)     | -101               | 101  | -91                                      |          | ps       |       |
| Cumulative error across 9 cycles                                                   | tERR(9per)     | -104               | 104  | -94                                      | 94       | ps       |       |
| Cumulative error across 10 cycles                                                  | tERR(10per)    | -107               | 107  | -96                                      | 96       | ps       |       |
| Cumulative error across 11 cycles                                                  | tERR(11per)    | -110               | 110  | -99                                      | 99       | ps       |       |
| Cumulative error across 12 cycles                                                  | tERR(12per)    | -112<br>+EDD(nnor) | 112  | -101<br>ln(n)) * tJIT(per)_to            | 101      | ps       |       |
| Cumulative error across n = 13, 1449,<br>50 cycles                                 | tERR(nper)     |                    |      | ln(n)) * tJIT(per)_to                    |          | ps       |       |
| Command and Address setup time to CK, CK<br>referenced to Vih(ac) / Vil(ac) levels | tIS(base)      | 62                 | -    | 55                                       | -        | ps       |       |
| Command and Address setup time to CK,CK referenced to Vref levels                  | tIS(Vref)      | 162                | -    | 145                                      | -        | ps       |       |
| Command and Address hold time to CK,Ck referenced to Vih(dc) / Vil(dc) levels      | tIH(base)      | 87                 | -    | 80                                       | -        | ps       |       |
| Command and Address hold time to CK,CK<br>referenced to Vref levels                | tIH(Vref)      | 162                | -    | 145                                      | -        | ps       |       |
| Control and Address Input pulse width for each input                               | tIPW           | 410                | -    | 385                                      | -        | ps       |       |
| Command and Address Timing                                                         |                |                    |      |                                          |          |          |       |
| CAS to CAS command delay for same bank<br>group                                    | tCCD_L         | max (4nCK, 5ns)    | -    | max (4nCK, 5ns)                          | -        | nCK      | 34    |
| CAS to CAS command delay for different bank group                                  | tCCD_S         | 4                  | -    | 4                                        | -        | nCK      | 34    |

| Speed                                                                                                                                  |               | DDR4-2400                       |      | DDR4-                           | 2666 | I le:t     | Notes              |
|----------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------|------|---------------------------------|------|------------|--------------------|
| Parameter                                                                                                                              | Symbol        | Min                             | Max  | Min                             | Max  | Unit       | Notes              |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size                                                           | tRRD_S(2K)    | Max(4nCK,<br>5.3ns)             | -    | Max(4nCK,<br>5.3ns)             | -    | nCK        | 34                 |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1KB page size                                                           | tRRD_S(1K)    | Max(4nCK,<br>3.3ns)             | -    | Max(4nCK,<br>3.0ns)             | -    | nCK        | 34                 |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1/2KB page size                                                         | tRRD_S(1/2K)  | Max(4nCK,<br>3.3ns)             | -    | Max(4nCK,<br>3.0ns)             | -    | nCK        | 34                 |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size                                                                | tRRD_L(2K)    | Max(4nCK,<br>6.4ns)             | -    | Max(4nCK,<br>6.4ns)             | -    | nCK        | 34                 |
| ACTIVATE to ACTIVATE Command delay to same bank group for 1KB page size                                                                | tRRD_L(1K)    | Max(4nCK,<br>4.9ns)             | -    | Max(4nCK,<br>4.9ns)             | -    | nCK        | 34                 |
| ACTIVATE to ACTIVATE Command delay to same bank group for 1/2KB page size                                                              | tRRD_L(1/2K)  | Max(4nCK,<br>4.9ns)             | -    | Max(4nCK,<br>4.9ns)             | -    | nCK        | 34                 |
| Four activate window for 2KB page size                                                                                                 | tFAW_2K       | Max(28nCK,<br>30ns)             | -    | Max(28nCK,<br>30ns)             | -    | ns         | 34                 |
| Four activate window for 1KB page size                                                                                                 | tFAW_1K       | Max(20nCK,<br>21ns)             | -    | Max(20nCK,<br>21ns)             | -    | ns         | 34                 |
| Four activate window for 1/2KB page size                                                                                               | tFAW_1/2K     | Max(16nCK,<br>13ns)             | -    | Max(16nCK,<br>12ns)             | -    | ns         | 34                 |
| Delay from start of internal write transaction to<br>internal read command for<br>different bank group                                 | tWTR_S        | max (2nCK,<br>2.5ns)            | -    | max (2nCK,<br>2.5ns)            | -    | nCK        | 1,2,34             |
| Delay from start of internal write transaction to internal read command for same bank group                                            | tWTR_L        | max(4nCK,<br>7.5ns)             | -    | max(4nCK,<br>7.5ns)             | -    | nCK        | 1,34               |
| Internal READ Command to PRECHARGE Command delay                                                                                       | tRTP          | max(4nCK,<br>7.5ns)             | -    | max(4nCK,<br>7.5ns)             | -    | nCK        | 34                 |
| WRITE recovery time                                                                                                                    | tWR           | 15                              | -    | 15                              | -    | ns         | 1                  |
| Write recovery time when CRC and DM are enabled                                                                                        | tWR_CRC_DM    | tWR+max<br>(5nCK,3.75ns)        | -    | tWR+max<br>(5nCK,3.75ns)        | -    | ns         | 1,28               |
| delay from start of internal write transaction to<br>internal read command for different bank group<br>with both CRC and<br>DM enabled | tWTR_S_CRC_DM | tWTR_S+max(<br>5nCK,<br>3.75ns) | -    | tWTR_S+max(<br>5nCK,<br>3.75ns) | -    | ns         | 2,29,34            |
| delay from start of internal write transaction to<br>internal read command for same bank group with<br>both CRC and DM enabled         | tWTR_L_CRC_DM | tWTR_L+max(<br>5nCK,<br>3.75ns) | -    | tWTR_L+max(<br>5nCK,<br>3.75ns) | -    | ns         | 3,30,34            |
| DLL locking time                                                                                                                       | tDLLK         | 768                             | -    | 1024                            | -    | nCK        |                    |
| Mode Register Set command cycle time                                                                                                   | tMRD          | 8                               | -    | 8                               | -    | nCK        |                    |
| Mode Register Set command update delay                                                                                                 | tMOD          | max(24nCK,<br>15ns)             | -    | max(24nCK,<br>15ns)             | -    | nCK        | 50                 |
| Multi-Purpose Register Recovery Time                                                                                                   | tMPRR         | 1                               | -    | 1                               | -    | nCK        | 33                 |
| Multi Purpose Register Write Recovery<br>Time                                                                                          | tWR_MPR       | tMOD (min)<br>+ AL + PL         | -    | tMOD (min)<br>+ AL + PL         | -    | nCK        |                    |
| Auto precharge write recovery + precharge time                                                                                         | tDAL(min)     | Programmed W<br>( tRP / tC      | •    | Programmed V<br>( tRP / tC      |      | nCK        | 52                 |
| CS Command Address Latency                                                                                                             |               | (2.2)                           |      | (2.0)                           |      |            |                    |
| CS Command Address Latency                                                                                                             | tCAL          | max(3nCK,<br>3.748ns)           | -    | max(3nCK,<br>3.748ns)           | -    | nCK        |                    |
| DRAM Data Timing                                                                                                                       |               |                                 |      |                                 |      |            | 40.40.00           |
| DQS, DQS to DQ skew, per group, per access                                                                                             | tDQSQ         | -                               | 0.17 | -                               | 0.18 | tCK(avg)/2 | 13,18,39,<br>49    |
| DQ output hold time from DQS, DQS                                                                                                      | tQH           | 0.74                            | -    | 0.74                            | -    | tCK(avg)/2 | 13,17,18,<br>39,49 |
| Data Valid Window per device per UI<br>: ( tQH - tDQSQ ) of each UI on a given DRAM                                                    | tDVWd         | 0.64                            | -    | 0.64                            | -    | UI         | 17,18,39,<br>49    |
| Data Valid Window per pin per UI : ( tQH<br>- tDQSQ ) each UI on a pin of a given DRAM                                                 | tDVWp         | 0.72                            | -    | 0.72                            | -    | UI         | 17,18,39,<br>49    |
| DQ low impedance time from CK,<br>CK                                                                                                   | tLZ(DQ)       | -330                            | 175  | -310                            | 170  | ps         | 39                 |
| DQ high impedance time from CK,<br>CK                                                                                                  | tHZ(DQ)       | -                               | 175  | -                               | 170  | ps         | 39                 |
|                                                                                                                                        |               | •                               |      | •                               |      |            |                    |

| Speed                                                                               | DDR4-2400        |                            |           | DDR4-                        |           |      |              |
|-------------------------------------------------------------------------------------|------------------|----------------------------|-----------|------------------------------|-----------|------|--------------|
| Parameter                                                                           | Symbol           | Min                        | Max       | Min                          | Max       | Unit | Notes        |
|                                                                                     | Зуппоот          | IVIIII                     | IVIAX     | IVIIII                       | IVIAX     |      |              |
| Data Strobe Timing  DQS, DQS differential READ Preamble                             |                  | <u> </u>                   |           |                              |           |      |              |
| (1 clock preamble)                                                                  | tRPRE            | 0.9                        | Note 44   | 0.9                          | Note 44   | tCK  | 37,40        |
| DQS,DQS differential READ Preamble                                                  | tRPRE2           | 1.8                        | Note 44   | 1.8                          | Note 44   | tCK  | 39,41        |
| (2 clock preamble) DQS,DQS differential READ Postamble                              | tRPST            | 0.33                       | Note 45   | 0.33                         | Note 45   | tCK  | 39           |
| DQS,DQS differential NEAD Postarrible  DQS,DQS differential output high time        | tQSH             | 0.33                       | - Note 45 | 0.33                         | - Note 45 | tCK  | 21,39        |
| DQS,DQS differential output low time                                                | tQSL             | 0.4                        | _         | 0.4                          | _         | tCK  | 20,39        |
| DQS, DQS differential WRITE Preamble                                                | tWPRE            | 0.9                        | _         | 0.9                          | _         | tCK  | 42           |
| (1 clock preamble)                                                                  | CVVFIXL          | 0.7                        | _         | 0.7                          | _         | tok  | 42           |
| DQS,DQS differential WRITE Preamble (2 clock preamble)                              | tWPRE2           | 1.8                        | -         | 1.8                          | -         | tCK  | 43           |
| DQS, DQS differential WRITE Postamble                                               | tWPST            | 0.33                       | -         | 0.33                         | -         | tCK  |              |
| DQS and DQS low-impedance time                                                      | tLZ(DQS)         | -330                       | 175       | -310                         | 170       | ps   | 39           |
| (Referenced from RL-1) DQS and DQS high-impedance time                              |                  |                            |           |                              |           | F    |              |
| (Referenced from RL+BL/2)                                                           | tHZ(DQS)         | -                          | 175       | -                            | 170       | ps   | 39           |
| DQS,DQS differential input low pulse width                                          | tDQSL            | 0.46                       | 0.54      | 0.46                         | 0.54      | tCK  |              |
| DQS,DQS differential input high pulse width                                         | tDQSH            | 0.46                       | 0.54      | 0.46                         | 0.54      | tCK  |              |
| DQS,DQS rising edge to CK,CK rising edge (1 clock preamble)                         | tDQSS            | -0.27                      | 0.27      | -0.27                        | 0.27      | tCK  | 42           |
| DQS,DQS rising edge to CK,CK rising edge (2 clock preamble)                         | tDQSS2           | -0.5                       | 0.5       | -0.5                         | 0.5       | tCK  | 43           |
| DQS,DQS falling edge setup time to CK,CK                                            | tDSS             | 0.18                       | -         | 0.18                         | -         | tCK  |              |
| rising edge DQS,DQS falling edge hold time from CK,CK rising edge                   | tDSH             | 0.18                       | -         | 0.18                         | -         | tCK  |              |
| DQS,DQS rising edge output timing location from rising                              | tDQSCK (DLL On)  | -175                       | 175       | -170                         | 170       | ps   | 37,38,       |
| CK, CK with DLL On mode  DQS, DQS rising edge output variance window per DRAM       | tDQSCKI (DLL On) | _                          | 290       | _                            | 270       | ps   | 39<br>37,38, |
| , , , , , , , , , , , , , , , , , , ,                                               | , ,              |                            |           |                              |           |      | 39           |
| MPSM Timing Command path disable delay upon MPSM                                    |                  | tMOD(min)                  |           | tMOD(min)                    | I         |      |              |
| entry                                                                               | tMPED            | +tCPDED(min)               | -         | +tCPDED(min)                 | -         | nCK  |              |
| Valid clock requirement after MPSM entry                                            | tCKMPE           | tMOD(min)<br>+tCPDED(min)  | -         | tMOD(min)<br>+tCPDED(min)    | -         | nCK  |              |
| Valid clock requirement before MPSM exit                                            | tCKMPX           | tCKSRX(min)                |           | tCKSRX(min)                  |           | nCK  |              |
| Exit MPSM to commands not requiring a locked DLL                                    | tXMP             | tXS                        |           | tXS                          |           | nCK  |              |
| Exit MPSM to commands requiring a locked<br>DLL                                     | tXMPDLL          | tXMP(min) +<br>tXSDLL(min) |           | tXMP(min) +<br>tXSDLL(min)   |           | nCK  |              |
| CS setup time to CKE                                                                | tMPX_S           | tIS(min)+<br>tIH(min)      | -         | tIS(min)+<br>tIH(min)        | -         | ns   |              |
| CS High hold time to CKE                                                            | tMPX_HH          | tXP                        | -         | tXP                          | -         | ns   |              |
| CS Low hold time to CKE                                                             | tMPX_LH          | 12                         | tXMP-10ns | 12                           | tXMP-10ns | ns   |              |
| Calibration Timing                                                                  |                  |                            |           |                              |           |      |              |
| Power-up and RESET calibration time                                                 | tZQinit          | 1024                       | -         | 1024                         | -         | nCK  |              |
| Normal operation Full calibration time                                              | tZQoper          | 512                        | -         | 512                          | -         | nCK  |              |
| Normal operation Short calibration time                                             | tZQCS            | 128                        | -         | 128                          | -         | nCK  |              |
| Reset/Self Refresh Timing  Exit Reset from CKE HIGH to a valid                      |                  | Max(5nCK,tRF               |           | May/EnCV +DF                 | ı         |      |              |
| command                                                                             | tXPR             | C(min)+10ns)               | -         | Max(5nCK,tRF<br>C(min)+10ns) | -         | nCK  |              |
| Exit Self Refresh to commands not requiring a locked DLL                            | tXS              | tRFC(min)+<br>10ns         | -         | tRFC(min)+<br>10ns           | -         | ns   |              |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT                    | tXS_ABORT(min)   | tRFC4(min)+<br>10ns        | -         | tRFC4(min)+<br>10ns          | -         | ns   |              |
| Exit Self Refresh to ZQCL,ZQCS and MRS (CL,CWL,WR,RTP and Gear Down)                | tXS_FAST(min)    | tRFC4(min)+<br>10ns        | -         | tRFC4(min)+<br>10ns          | -         | ns   |              |
| Exit Self Refresh to commands requiring a locked DLL                                | tXSDLL           | tDLLK(min)                 | -         | tDLLK(min)                   | -         | nCK  |              |
| Minimum CKE low width for Self refresh entry to exit timing                         | tCKESR           | tCKE(min)+<br>1nCK         | -         | tCKE(min)+<br>1nCK           | -         | nCK  |              |
| Minimum CKE low width for Self refresh entry to exit timing with CA Parity enabled  | tCKESR_PAR       | tCKE(min)+<br>1nCK+PL      | -         | tCKE(min)+<br>1nCK+PL        | -         | nCK  |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE) | tCKSRE           | max<br>(5nCK,10ns)         | -         | max<br>(5nCK,10ns)           | -         | nCK  |              |
|                                                                                     |                  |                            |           |                              |           |      |              |

| Speed                                                                                    |                   | DDR4-                   | 2400    | DDR4                    | -2666   |          |          |
|------------------------------------------------------------------------------------------|-------------------|-------------------------|---------|-------------------------|---------|----------|----------|
| Parameter                                                                                | Symbol            | Min                     | Max     | Min                     | Max     | Unit     | Notes    |
| Power Down Timing                                                                        |                   |                         |         |                         |         |          |          |
| , , , , , , , , , , , , , , , , , , ,                                                    |                   |                         |         |                         |         |          |          |
| Exit Power Down with DLL on to any valid                                                 | +VD               | max                     |         | max                     |         | - CV     |          |
| command;Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | tXP               | (4nCK,6ns)              | -       | (4nCK,6ns)              | _       | nCK      |          |
| inozen to commands not requiring a locked DLL                                            |                   |                         |         |                         |         |          |          |
| CKE minimum pulse width                                                                  | tCKE              | max<br>(3nCK,5ns)       | -       | max<br>(3nCK,5ns)       | -       | nCK      | 31,32    |
| Command pass disable delay                                                               | tCPDED            | 4                       | _       | 4                       | _       | nCK      |          |
| Power Down Entry to Exit Timing                                                          | tPD               | tCKE(min)               | 9xtREFI | tCKE(min)               | 9xtREFI | nCK      | 6        |
| Timing of ACT command to                                                                 |                   |                         | SKINETT |                         | SKINEIT |          |          |
| Power Down entry                                                                         | tACTPDEN          | 2                       | -       | 2                       | -       | nCK      | 7        |
| Timing of PRE or PREA command to                                                         | tPRPDEN           | 2                       | _       | 2                       | _       | nCK      | 7        |
| Power Down entry                                                                         | ti ti ben         | _                       |         | -                       |         | HER      | <i>'</i> |
| Timing of RD/RDA command to Power Down entry                                             | trdpden           | RL+4+1                  | -       | RL+4+1                  | -       | nCK      |          |
| Timing of WR command to Power Down entry                                                 |                   | WL+4+(tWR/              |         | WL+4+(tWR/              |         |          |          |
| (BL8OTF, BL8MRS, BC4OTF)                                                                 | tWRPDEN           | tCK(avg))               | -       | tCK(avg))               | -       | nCK      | 4        |
| Timing of WRA command to Power Down entry                                                | tWRAPDEN          | WL+4+WR+1               | _       | WL+4+WR+1               | _       | nCK      | 5        |
| (BL8OTF, BL8MRS, BC4OTF)                                                                 | CONTO IL DEIG     |                         |         |                         |         |          |          |
| Timing of WR command to Power Down entry (BC4MRS)                                        | tWRPBC4DEN        | WL+2+(tWR/<br>tCK(avg)) | -       | WL+2+(tWR/<br>tCK(avg)) | -       | nCK      | 4        |
| Timing of WRA command to                                                                 | UMD A DDG ADEN    |                         |         |                         |         | 211      | _        |
| Power Down entry (BC4MRS)                                                                | tWRAPBC4DEN       | WL+2+WR+1               | -       | WL+2+WR+1               | -       | nCK      | 5        |
| Timing of REF command to                                                                 | trefpden          | 2                       | _       | 2                       | _       | nCK      | 7        |
| Power Down entry                                                                         | · · ·             |                         |         |                         |         |          |          |
| Timing of MRS command to Power Down entry                                                | tMRSPDEN          | tMOD(min)               | -       | tMOD(min)               | -       | nCK      |          |
| PDA Timing                                                                               |                   |                         |         |                         |         |          |          |
| Mode Register Set command cycle time in                                                  | 4MDD DD4          | max(16nCK,              |         | max(16nCK,              |         |          |          |
| PDA mode                                                                                 | tMRD_PDA          | 10ns)                   | -       | 10ns)                   | -       | nCK      |          |
| Mode Register Set command update                                                         | tMOD_PDA          | tMOD                    | _       | tMOD                    | _       | nCK      |          |
| delay in PDA mode                                                                        |                   |                         |         |                         |         |          |          |
| ODT Timing                                                                               |                   | I                       |         | 1                       |         |          |          |
| Asynchronous RTT turn-on delay<br>(Power- Down with DLL frozen)                          | taonas            | 1.0                     | 9.0     | 1.0                     | 9.0     | ns       |          |
| Asynchronous RTT turn-off delay                                                          | tAOFAS            | 1.0                     | 0.0     | 1.0                     | 0.0     |          |          |
| (Power- Down with DLL frozen)                                                            | IAUFAS            | 1.0                     | 9.0     | 1.0                     | 9.0     | ns       |          |
| RTT dynamic change skew                                                                  | tADC              | 0.3                     | 0.7     | 0.28                    | 0.72    | tCK(avg) |          |
| Write Leveling Timing                                                                    |                   |                         |         |                         |         |          |          |
| First DQS/DQS rising edge after write leveling mode                                      | tWLMRD            | 40                      | -       | 40                      | _       | nCK      | 12       |
| is programmed DQS/DQS delay after write leveling mode is                                 |                   |                         |         |                         |         |          |          |
| programmed                                                                               | tWLDQSEN          | 25                      | -       | 25                      | -       | nCK      | 12       |
| Write leveling setup time from rising CK√CK                                              | tWLS              | 0.13                    | _       | 0.13                    | _       | tCK(avg) |          |
| crossing to rising DQS/DQS crossing                                                      | IVVLS             | 0.13                    |         | 0.13                    |         | (CK(avg) |          |
| Write leveling hold time from rising                                                     | ±\A/I I I         | 0.12                    |         | 0.12                    |         | +CV/)    |          |
| DQS/DQS crossing to rising CK/CK crossing                                                | tWLH              | 0.13                    | -       | 0.13                    | -       | tCK(avg) |          |
| Write leveling output delay                                                              | tWLO              | 0                       | 9.5     | 0                       | 9.5     | ns       |          |
| Write leveling output error                                                              | tWLOE             | 0                       | 2       | 0                       | 2       | ns       |          |
| CA Parity Timing                                                                         |                   | -                       |         |                         |         |          |          |
| Commands not guaranteed to be executed during                                            | ADAD HAII/AIOIAIA |                         |         |                         |         |          |          |
| this time                                                                                | tPAR_UNKNOWN      | -                       | PL      | -                       | PL      | nCK      |          |
| Delay from errant command to ALERT                                                       | tPAR_ALERT_ON     | -                       | PL+6ns  | -                       | PL+6ns  | nCK      |          |
| assertion                                                                                |                   |                         |         |                         |         |          |          |
| Pulse width of ALERTsignal when asserted                                                 | tPAR_ALERT_PW     | 72                      | 144     | 80                      | 160     | nCK      |          |
| Time from when Alert is asserted till controller must start providing DES                | tPAR_ALERT_RSP    | _                       | 64      | _                       | 71      | nCK      |          |
| commands in Persistent CA parity mode                                                    |                   |                         |         |                         |         |          |          |
|                                                                                          |                   |                         |         | _                       |         | _        |          |



| Speed                                                          |              | DDR4-2400<br>Min Max |    | DDR4   | DDR4-2666 |      |       |
|----------------------------------------------------------------|--------------|----------------------|----|--------|-----------|------|-------|
| Parameter                                                      | Symbol       |                      |    | Min    | Max       | Unit | Notes |
| CRC Error Reporting                                            |              | •                    |    | •      |           |      |       |
| CRC error to ALERT latency                                     | tCRC_ALERT   | 3                    | 13 | 3      | 13        | ns   |       |
| CRC ALERT pulse width                                          | CRC_ALERT_PW | 6                    | 10 | 6      | 10        | nCK  |       |
| Geardown timing - Not applicable                               |              |                      |    |        |           |      |       |
| Exit RESET from CKE HIGH to a valid<br>MRS geardown (T2/Reset) | tXPR_GEAR    | -                    |    | tXPR   | -         | nCK  |       |
| CKE High Assert to Gear Down Enable time(T2/CKE)               | tXS_GEAR     | -                    |    | tXS    | -         | nCK  |       |
| MRS command to Sync pulse time(T3)                             | tSYNC_GEAR   | -                    | -  | tMOD+4 | -         | nCK  | 27    |
| Sync pulse to First valid command(T4)                          | tCMD_GEAR    | -                    |    | tMOD   | -         | nCK  | 27    |
| Geardown setup time                                            | tGEAR_setup  | -                    | -  | 2      | -         | nCK  |       |
| Geardown hold time                                             | tGEAR_hold   | -                    | -  | 2      | -         | nCK  |       |
| trefi                                                          |              | -                    |    | -      | -         | -    | •     |
| Defrech to Active or                                           | tRFC1        | 260                  | -  | 260    | -         | ns   | 34    |
| Refresh-to-Active, or<br>Refresh Command Period                | tRFC2        | 160                  | -  | 160    | -         | ns   | 34    |
| Renesii oominana i enou                                        | tRFC4        | 110                  | -  | 110    | -         | ns   | 34    |

NOTE 1 Start of internal write transaction is defined as follows:

For BL8 (Fixed by MRS and on-the-fly): Rising clock edge 4 clock cycles after WL.

For BC4 (on-the-fly): Rising clock edge 4 clock cycles after WL.

For BC4 (fixed by MRS): Rising clock edge 2 clock cycles after WL.

NOTE 2 A separate timing parameter will cover the delay from write to read when CRC and DM are simultaneously enabled

NOTE 3 Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.

NOTE 4 tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR/tCK using the appropriate rounding algorithm.

NOTE 5 WR in clock cycles as programmed in MR0.

NOTE 6 tREFI depends on TOPER.

NOTE 7 CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but powerdown IDD spec will not be applied until finishing those operations.

NOTE 8 For these parameters, the DDR4 SDRAM device supports tnPARAM[nCK]=RU{tPARAM[ns]/tCK(avg)[ns]}, which is in clock cycles assuming all input clock jitter specifications are satisfied

NOTE 9 When CRC and DM are both enabled, tWR\_CRC\_DM is used in place of tWR.

NOTE 10 When CRC and DM are both enabled tWTR\_S\_CRC\_DM is used in place of tWTR\_S.

NOTE 11 When CRC and DM are both enabled tWTR\_L\_CRC\_DM is used in place of tWTR\_L.

NOTE 12 The max values are system dependent.

NOTE 13 DQ to DQS total timing per group where the total includes the sum of deterministic and random timing terms for a specified BER.

NOTE 14 The deterministic component of the total timing.

NOTE 15 DQ to DQ static offset relative to strobe per group.

NOTE 16 This parameter will be characterized and guaranteed by design.

NOTE 17 When the device is operated with the input clock jitter, this parameter needs to be derated by the actual tjit(per)\_total of the input clock. (output deratings are relative to the SDRAM input clock).

NOTE 18 DRAM DBI mode is off.

NOTE 19 DRAM DBI mode is enabled. Applicable to x8 and x16 DRAM only.

NOTE 20 tQSL describes the instantaneous differential output low pulse width on DQS\_t - DQS\_c, as measured from on falling edge to the next consecutive rising edge

# IS43/46QR85120B IS43/46QR16256B



NOTE 21 tQSH describes the instantaneous differential output high pulse width on DQS\_t - DQS\_c, as measured from on falling edge to the next consecutive rising edge

NOTE 22 There is no maximum cycle time limit besides the need to satisfy the refresh interval tREFI

NOTE 23 tCH(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge

NOTE 24 tCL(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge

NOTE 25 Total jitter includes the sum of deterministic and random jitter terms for a specified BER.

NOTE 26 The deterministic jitter component out of the total jitter. This parameter is characterized and gauranteed by design.

NOTE 27 This parameter has to be even number of clocks

NOTE 28 When CRC and DM are both enabled, tWR\_CRC\_DM is used in place of tWR.

NOTE 29 When CRC and DM are both enabled tWTR\_S\_CRC\_DM is used in place of tWTR\_S.

NOTE 30 When CRC and DM are both enabled tWTR\_L\_CRC\_DM is used in place of tWTR\_L.

NOTE 31 After CKE is registered LOW, CKE signal level shall be maintained below VILDC for tCKE specification ( Low pulse width ).

NOTE 32 After CKE is registered HIGH, CKE signal level shall be maintained above VIHDC for tCKE specification (HIGH pulse width).

NOTE 33 Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.

NOTE 34 Parameters apply from tCK(avg)min to tCK(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.

NOTE 35 This parameter must keep consistency with corresponding Speed-Bin Table(s).

NOTE 36 DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate. UI=tCK(avg).min/2

NOTE 37 applied when DRAM is in DLL ON mode.

NOTE 38 Assume no jitter on input clock signals to the DRAM

NOTE 39 Value is only valid for RONNOM = 34 ohms

NOTE 40 1tCK toggle mode with setting MR4:A11 to 0

NOTE 41 2tCK toggle mode with setting MR4:A11 to 1, which is valid for DDR4-2400/2666/3200 speed grade.

NOTE 42 1tCK mode with setting MR4:A12 to 0

NOTE 43 2tCK mode with setting MR4:A12 to 1, which is valid for DDR4-2400/2666/3200 speed grade.

NOTE 44 The maximum read preamble is bounded by tLZ(DQS)min on the left side and tDQSCK(max) on the right side. See figure titled "Clock to Data Strobe Relationship". Boundary of DQS Low-Z occur one cycle earlier in 2tCK toggle mode which is illustrated in diagram "Read Preamble".

NOTE 45 DQ falling signal middle-point of transferring from High to Low to first rising edge of DQS diff-signal cross-point

NOTE 46 last falling edge of DQS diff-signal cross-point to DQ rising signal middle-point of transferring from Low to High

NOTE 47 VrefDQ value must be set to either its midpoint or Vcent\_DQ(midpoint) in order to capture DQ0 or DQL0 low level for entering PDA mode.

NOTE 48 The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZ(DQS)max on the right side. See Figure 84 on page 95

NOTE 49 Reference level of DQ output signal is specified with a midpoint as a widest part of Output signal eye which should be approximately 0.7 \* VDDQ as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to VTT = VDDQ

NOTE 50 For MR7 commands, the minimum delay to a subsequent non-MRS command is 5nCK.

NOTE 51 Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. tRFC2 and tRFC4 needs

to be set corresponding to each setting's value (default / optional-1 / optional-2) accordingly. Refer to supplier's data sheet and/or the DIMM SPD information if and how this setting is supported.

NOTE 52 DALmin is required such that the appropriate rounding algorithm was applied.



#### The DQ input receiver compliance mask for voltage and timing

The DQ input receiver compliance mask for voltage and timing is shown in the figure below. The receiver mask (Rx Mask) defines area the input signal must not encroach in order for the DRAM input receiver to be expected to be able to successfully capture a valid input signal with BER of 1e-16; any input signal encroaching within the Rx Mask is subject to being invalid data. The Rx Mask is the receiver property for each DQ input pin and it is not the valid data-eye.



DQ Receiver(Rx) compliance mask



Vcent\_DQ Variation to Vcent\_DQ(midpoint)

The Vref\_DQ voltage is an internal reference voltage level that shall be set to the properly trained setting, which is generally Vcent\_DQ(midpoint), in order to have valid Rx Mask values.

Vcent\_DQ(midpoint) is defined as the midpoint between the largest Vref\_DQ voltage level and the smallest Vref\_DQ voltage level across all DQ pins for a given DDR4 DRAM component. Each DQ pin Vref level is defined by the center, i.e., widest opening, of the cumulative data input eye as depicted in the figure above. This clarifies that any DDR4 DRAM component level variation must be accounted for within the DDR4 DRAM Rx mask. The component level Vref will be set by the system to account for Ron and ODT settings.





NOTE 2 Figures show skew allowed between DRAM to DRAM and DQ to DQ for a DRAM. Signals assume data centered aligned at DRAM Latch. TdiPW is not shown; composite data-eyes shown would violate TdiPW.

VCENT DQ (midpoint) is not shown but is assumed to be midpoint of VdiVW.

DRAMb represents a DRAM with early skews (negative  $t_{DQS2DQ}$ ). DRAMc represents a DRAM with delayed skews (positive  $t_{DQS2DQ}$ ).

#### DQS to DQ and DQ to DQ Timings at DRAM Balls

All of the timing terms in the figures above are measured at the VdIVW voltage levels centered around Vcent\_DQ( midpoint) and are referenced to the DQS\_t/DQS\_c center aligned to the DQ per pin.

DQy represents earliest valid mask.

DQz represents latest valid mask.



#### DQ TdIPW and SRIN dIVW definitions.

The rising edge slew rates are defined by srr1 and srr2. The slew rate measurement points for a rising edge are shown in the figure below: A low to high transition tr1 is measured from 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) to the last transition through 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) while tr2 is measured from the last transition through 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) to the first transition through the 0.5\*VIHL\_AC(min) above Vcent\_DQ(midpoint).

Rising edge slew rate equations:

srr1 = VdIVW(max) / tr1

srr2 = (VIHL\_AC(min) - VdIVW(max)) / (2\*tr2)



#### **Slew Rate Conditions For Rising Transition**

The falling edge slew rates are defined by srf1 and srf2. The slew rate measurement points for a falling edge are shown in the figure below: A high to low transition tf1 is measured from 0.5\*VdiVW(max) above Vcent\_DQ(midpoint) to the last transition through 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) while tf2 is measured from the last transition through 0.5\*VdiVW(max) below Vcent\_DQ(midpoint) to the first transition through the 0.5\*VIHL\_AC(min) below Vcent\_DQ(pin mid).

Falling edge slew rate equations:

srf1 = VdIVW(max) / tf1

 $srf2 = (VIHL\_AC(min) - VdIVW(max)) / (2*tf2)$ 



**Slew Rate Conditions For Falling Transition** 



#### **DQ Input Receiver Specifications**

|            |                                              | DDR4-160 | 0/1866/2133 | DDR4  | -2400 | DDR   | R4-2666 |      |        |
|------------|----------------------------------------------|----------|-------------|-------|-------|-------|---------|------|--------|
| Symbol     | Parameter                                    | Min.     | Max.        | Min.  | Max.  | Min.  | Max.    | Unit | NOTE   |
| VdIVW      | Rx Mask voltage - p - p                      | -        | 136         | -     | 130   | -     | 120     | mV   | 1,2,10 |
| TdIVW      | Rx timing window                             | -        | 0.2         | -     | 0.2   | -     | 0.22    | UI   | 1,2,10 |
| VIHL_AC    | DQ AC input swing pk-pk                      | 186      | -           | 160   | -     | 150   | -       | mV   | 6,10   |
| TdIPW      | DQ input pulse width                         | 0.58     | -           | 0.58  | -     | 0.58  | -       | UI   | 5,10   |
| tDQS2DQS   | DQS-to-DQ Rx Mask Offset                     | -0.17    | 0.17        | -0.17 | 0.17  | -0.19 | 0.19    | UI   | 6,10   |
| tDQ2DQ     | DQ-to-DQ Rx Mask Offset                      | -        | 0.100       | -     | 0.100 | -     | 0.105   | UI   | 7      |
| srr1, srf1 | Input Slew Rate over VdIVW, if tCK ≥ 0.937ns | 1        | 9           | 1     | 9     | 1     | 9       | V/ns | 8,10   |
| 3111, 3111 | Input Slew Rate over VdIVW, if tCK < 0.937ns | -        | -           | 1.25  | 9     | 1.25  | 9       | V/ns | 8,10   |

- NOTE 1 Data Rx mask voltage and timing total input valid window where VdIVW is centered around Vcent\_DQ( midpoint) after VrefDQ training is completed. The data Rx mask is applied per bit and should include voltage and temperature drift terms. The input buffer design specification is to achieve at least a BER = e-16 when the RxMask is not violated. The BER will be characterized and extrapolated if necessary using a dual dirac method from a higher BER(tbd).
- NOTE 2 Defined over the DQ internal Vref range 1.
- NOTE 3 Refer to Overshoot and Undershoot Specifications.
- NOTE 4 DQ input pulse signal swing into the receiver must meet or exceed VIHL AC(min). VIHL\_AC(min) is to be achieved on an UI basis when a rising and falling edge occur in the same UI, i.e., a valid TdiPW.
- NOTE 5 DQ minimum input pulse width defined at the Vcent\_DQ( midpoint).
- NOTE 6 DQS to DQ offset is skew between DQS and DQs within a nibble (x4) or word (x8, x16) at the DDR4 SDRAM balls over process, voltage, and temperature.
- NOTE 7 DQ to DQ offset is skew between DQs within a nibble (x4) or word (x8, x16) at the DDR4 SDRAM balls for a given component over process, voltage, and temperature.
- NOTE 8 Input slew rate over VdIVW Mask centered at Vcent\_DQ( midpoint). Slowest DQ slew rate to fastest DQ slew rate per transition edge must be within 1.7 V/ns of each other.
- NOTE 9 Input slew rate between VdIVW Mask edge and VIHL\_AC(min) points.
- NOTE 10 All Rx Mask specifications must be satisfied for each UI. For example, if the minimum input pulse width is violated when satisfying TdiVW(min), VdiVW(max), and minimum slew rate limits, then either TdiVW(min) or minimum slew rates would have to be increased to the point where the minimum input pulse width would no longer be violated.



# **Function Matrix By Organization**

(V:Supported, Blank:Not supported)

| Functions                      | Х8 | X16 |
|--------------------------------|----|-----|
| Write Leveling                 | V  | V   |
| Temperature controlled Refresh | V  | V   |
| Low Power Auto Self Refresh    | V  | V   |
| Fine Granularity Refresh       | V  | V   |
| Multi Purpose Register         | V  | V   |
| Data Mask                      | V  | V   |
| Data Bus Inversion             |    | V   |
| TDQS                           | V  |     |
| ZQ calibration                 | V  | V   |
| DQ Vref Training               | V  | V   |
| Per DRAM Addressability        | V  | V   |
| Mode Register Readout          | V  | V   |
| CAL                            | V  | V   |
| WRITE CRC                      | V  | V   |
| CA Parity                      | V  | V   |
| Control Gear Down Mode         | V  | V   |
| Programmable Preamble          | V  | V   |
| Maximum Power Down Mode        | V  |     |
| Boundary Scan Mode             |    | V   |
| Additive Latency               | V  |     |



#### Function Matrix By Speed (V:Supported, Blank:Not supported)

|                                 | DLL Off mode                              |                         | DLL On mode |           |  |
|---------------------------------|-------------------------------------------|-------------------------|-------------|-----------|--|
| Functions                       | equal or slower than<br>250Mbps Data Rate | DDR4-1600/<br>1866/2133 | DDR4-2400   | DDR4-2666 |  |
| Write Leveling                  | V                                         | V                       | V           | V         |  |
| Temperature controlled Refresh  | V                                         | V                       | V           | V         |  |
| Low Power Auto Self Refresh     | V                                         | V                       | V           | V         |  |
| Fine Granularity Refresh        | V                                         | V                       | V           | V         |  |
| Multi Purpose Register          | V                                         | V                       | V           | V         |  |
| Data Mask                       | V                                         | V                       | V           | V         |  |
| Data Bus Inversion              | V                                         | V                       | V           | V         |  |
| TDQS                            |                                           | V                       | V           | V         |  |
| ZQ calibration                  | V                                         | V                       | V           | V         |  |
| DQ Vref Training                | V                                         | V                       | V           | V         |  |
| Per DRAM Addressability         |                                           | V                       | V           | V         |  |
| Mode Register Readout           | V                                         | V                       | V           | V         |  |
| CAL                             |                                           | V                       | V           | V         |  |
| WRITE CRC                       |                                           | V                       | V           | V         |  |
| CA Parity                       |                                           | V                       | V           | V         |  |
| Control Gear Down Mode          |                                           |                         |             | V         |  |
| Programmable Preamble ( = 2tCK) |                                           |                         | V           | V         |  |
| Maximum Power Down Mode         |                                           | V                       | V           | V         |  |
| Boundary Scan Mode              | V                                         | V                       | V           | V         |  |



### **Ordering Information:**

# 512Mx8 - Commercial Range: (Tc: 0°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.      | Package                 |
|-----------|-------------|---------------------|-------------------------|
| 2400      | 16-16-16    | IS43QR85120B-083RBL | 78-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS43QR85120B-075UBL | 78-ball FBGA, Lead-free |

# 512Mx8 - Industrial Range: (Tc:-40°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.       | Package                 |
|-----------|-------------|----------------------|-------------------------|
| 2400      | 16-16-16    | IS43QR85120B-083RBLI | 78-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS43QR85120B-075UBLI | 78-ball FBGA, Lead-free |

# 512Mx8 - Automotive A1 Range: (Tc:-40°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.        | Package                 |
|-----------|-------------|-----------------------|-------------------------|
| 2400      | 16-16-16    | IS46QR85120B-083RBLA1 | 78-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS46QR85120B-075UBLA1 | 78-ball FBGA, Lead-free |

### 512Mx8 - Automotive A2 Range: (Tc:-40°C to +105°C)

| Data Rate | CL-tRCD-tRP | Order Part No.        | Package                 |
|-----------|-------------|-----------------------|-------------------------|
| 2400      | 16-16-16    | IS46QR85120B-083RBLA2 | 78-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS46QR85120B-075UBLA2 | 78-ball FBGA, Lead-free |



#### **Ordering Information:**

# 256Mx16 - Commercial Range: (Tc: 0°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.      | Package                 |
|-----------|-------------|---------------------|-------------------------|
| 2400      | 16-16-16    | IS43QR16256B-083RBL | 96-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS43QR16256B-075UBL | 96-ball FBGA, Lead-free |

#### 256Mx16 - Industrial Range: (Tc: -40°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.       | Package                 |
|-----------|-------------|----------------------|-------------------------|
| 2400      | 16-16-16    | IS43QR16256B-083RBLI | 96-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS43QR16256B-075UBLI | 96-ball FBGA, Lead-free |

### 256Mx16 - Automotive A1 Range: (Tc : -40°C to +95°C)

| Data Rate | CL-tRCD-tRP | Order Part No.        | Package                 |
|-----------|-------------|-----------------------|-------------------------|
| 2400      | 16-16-16    | IS46QR16256B-083RBLA1 | 96-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS46QR16256B-075UBLA1 | 96-ball FBGA, Lead-free |

#### 256Mx16 - Automotive A2 Range: (Tc : -40°C to +105°C)

| Data Rate | CL-tRCD-tRP | Order Part No.        | Package                 |
|-----------|-------------|-----------------------|-------------------------|
| 2400      | 16-16-16    | IS46QR16256B-083RBLA2 | 96-ball FBGA, Lead-free |
| 2666      | 18-18-18    | IS46QR16256B-075UBLA2 | 96-ball FBGA, Lead-free |

# 256Mx16 - Automotive A3 Range: (Tc:-40°C to +125°C)

| Data Rate | CL-tRCD-tRP | Order Part No.        | Package                 |
|-----------|-------------|-----------------------|-------------------------|
| 2400      | 16-16-16    | IS46QR16256B-083RBLA3 | 96-ball FBGA, Lead-free |



### **Package Outline Drawing:**





#### Package Outline Drawing for x8: 78-ball BGA

